# E·XFL

### Intel - 5SGXEA5N2F40I2N Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Obsolete                                                   |
|--------------------------------|------------------------------------------------------------|
| Number of LABs/CLBs            | 185000                                                     |
| Number of Logic Elements/Cells | 490000                                                     |
| Total RAM Bits                 | 46080000                                                   |
| Number of I/O                  | 600                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 0.87V ~ 0.93V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                         |
| Package / Case                 | 1517-BBGA, FCBGA                                           |
| Supplier Device Package        | 1517-FBGA (40x40)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5sgxea5n2f40i2n |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

|                            |                  |         |     | shoon and | le entening |         | (            | -,  |  |
|----------------------------|------------------|---------|-----|-----------|-------------|---------|--------------|-----|--|
| Transceiver Speed<br>Grade | iver Speed Grade |         |     |           |             |         |              |     |  |
|                            | C1               | C2, C2L | C3  | C4        | 12, 12L     | 13, 13L | <b>I</b> 3YY | 14  |  |
| 3                          |                  | Yes     | Yes | Yes       |             | Yes     | Yes (4)      | Yes |  |
| GX channel—8.5 Gbps        | -                | 165     | 165 | 165       |             | 163     | 163 17       | 165 |  |

#### Table 1. Stratix V GX and GS Commercial and Industrial Speed Grade Offering <sup>(1), (2), (3)</sup> (Part 2 of 2)

Notes to Table 1:

(1) C = Commercial temperature grade; I = Industrial temperature grade.

(2) Lower number refers to faster speed grade.

(3) C2L, I2L, and I3L speed grades are for low-power devices.

(4) I3YY speed grades can achieve up to 10.3125 Gbps.

Table 2 lists the industrial and commercial speed grades for the Stratix V GT devices. **Table 2. Stratix V GT Commercial and Industrial Speed Grade Offering** <sup>(1)</sup>, <sup>(2)</sup>

| Transaction Oracle Oracle                          | Core Speed Grade |     |     |     |  |  |
|----------------------------------------------------|------------------|-----|-----|-----|--|--|
| Transceiver Speed Grade                            | C1               | C2  | 12  | 13  |  |  |
| 2<br>GX channel—12.5 Gbps<br>GT channel—28.05 Gbps | Yes              | Yes | _   | _   |  |  |
| 3<br>GX channel—12.5 Gbps<br>GT channel—25.78 Gbps | Yes              | Yes | Yes | Yes |  |  |

#### Notes to Table 2:

(1) C = Commercial temperature grade; I = Industrial temperature grade.

(2) Lower number refers to faster speed grade.

### **Absolute Maximum Ratings**

Absolute maximum ratings define the maximum operating conditions for Stratix V devices. The values are based on experiments conducted with the devices and theoretical modeling of breakdown and damage mechanisms. The functional operation of the device is not implied for these conditions.



Conditions other than those listed in Table 3 may cause permanent damage to the device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse effects on the device.

| Table 3. | Absolute | Maximum | <b>Ratings</b> | for Stratix \ | / Devices | (Part 1 of 2) |
|----------|----------|---------|----------------|---------------|-----------|---------------|
|----------|----------|---------|----------------|---------------|-----------|---------------|

| Symbol              | Description                                                            | Minimum | Maximum | Unit |
|---------------------|------------------------------------------------------------------------|---------|---------|------|
| V <sub>CC</sub>     | Power supply for core voltage and periphery circuitry                  | -0.5    | 1.35    | V    |
| V <sub>CCPT</sub>   | Power supply for programmable power technology                         | -0.5    | 1.8     | V    |
| V <sub>CCPGM</sub>  | Power supply for configuration pins                                    | -0.5    | 3.9     | V    |
| V <sub>CC_AUX</sub> | Auxiliary supply for the programmable power technology                 | -0.5    | 3.4     | V    |
| V <sub>CCBAT</sub>  | Battery back-up power supply for design security volatile key register | -0.5    | 3.9     | V    |
| V <sub>CCPD</sub>   | I/O pre-driver power supply                                            | -0.5    | 3.9     | V    |
| V <sub>CCIO</sub>   | I/O power supply                                                       | -0.5    | 3.9     | V    |

This section lists the functional operating limits for the AC and DC parameters for Stratix V devices. Table 6 lists the steady-state voltage and current values expected from Stratix V devices. Power supply ramps must all be strictly monotonic, without plateaus.

Table 6. Recommended Operating Conditions for Stratix V Devices (Part 1 of 2)

| Symbol                                                                              | Description                                                                                                       | Condition                                                                                                                                                                                                                                                                                                                                                                                                                                       | Min <sup>(4)</sup> | Тур  | Max <sup>(4)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Unit |
|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
|                                                                                     | Core voltage and periphery circuitry power supply (C1, C2, I2, and I3YY speed grades)                             | _                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0.87               | 0.9  | 0.93                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | V    |
| V <sub>CC</sub>                                                                     | Core voltage and periphery circuitry power supply (C2L, C3, C4, I2L, I3, I3L, and I4 speed grades) <sup>(3)</sup> | _                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0.82               | 0.85 | 0.88                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | V    |
| V <sub>CCPT</sub>                                                                   | Power supply for programmable power technology                                                                    | _                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1.45               | 1.50 | 1.55                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | V    |
| V <sub>CC_AUX</sub>                                                                 | Auxiliary supply for the programmable power technology                                                            | _                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2.375              | 2.5  | 2.625                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | V    |
| VI (1)                                                                              | I/O pre-driver (3.0 V) power supply                                                                               | _                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2.85               | 3.0  | 0.93<br>0.88<br>1.55                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | V    |
| VCCPD                                                                               | I/O pre-driver (2.5 V) power supply                                                                               | _                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2.375              | 2.5  | 2.625                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | V    |
| $V_{CCPT}$                                                                          | I/O buffers (3.0 V) power supply                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 2.85               | 3.0  | 3.15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | V    |
|                                                                                     | I/O buffers (2.5 V) power supply                                                                                  | _                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2.375              | 2.5  | 2.625                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | V    |
|                                                                                     | I/O buffers (1.8 V) power supply                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1.71               | 1.8  | 1.89                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | V    |
|                                                                                     | I/O buffers (1.5 V) power supply                                                                                  | _                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1.425              | 1.5  | 1.575                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | V    |
|                                                                                     | I/O buffers (1.35 V) power supply                                                                                 | _                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1.283              | 1.35 | 1.45                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | V    |
|                                                                                     | I/O buffers (1.25 V) power supply                                                                                 | uitry power<br>beed grades) $0.87$ $0.9$ $0.93$ uitry power<br>L, and I4 $0.82$ $0.85$ $0.88$ le power $1.45$ $1.50$ $1.55$ mmable $2.375$ $2.5$ $2.625$ pply $2.375$ $2.5$ $2.625$ pply $2.375$ $2.5$ $2.625$ py $2.375$ $2.5$ $2.625$ ly $2.375$ $2.5$ $2.625$ ly $2.375$ $2.5$ $2.625$ ly $2.375$ $2.5$ $2.625$ ly $1.71$ $1.8$ $1.89$ ly $1.71$ $1.8$ $1.89$ ly $1.19$ $1.25$ $1.31$ ly $1.14$ $1.2$ $1.26$ er supply $2.375$ $2.5$ $2.625$ | V                  |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |      |
|                                                                                     | I/O buffers (1.2 V) power supply                                                                                  | _                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1.14               | 1.2  | 1.26                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | V    |
|                                                                                     | Configuration pins (3.0 V) power supply                                                                           | _                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2.85               | 3.0  | 0.93<br>0.88<br>1.55<br>2.625<br>3.15<br>2.625<br>3.15<br>2.625<br>1.89<br>1.575<br>1.45<br>1.31<br>1.26<br>3.15<br>2.625<br>1.89<br>2.625<br>1.89<br>2.625<br>1.89<br>2.625<br>1.89<br>2.625<br>1.89<br>2.625<br>3.15<br>2.625<br>3.15<br>2.625<br>3.15<br>2.625<br>3.15<br>3.15<br>2.625<br>3.15<br>3.15<br>2.625<br>3.15<br>3.15<br>2.625<br>3.15<br>3.15<br>2.625<br>3.15<br>3.15<br>3.15<br>2.625<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>2.625<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.15<br>3.0<br>3.6<br>V <sub>CCI0</sub><br>85 | V    |
| V <sub>CCPGM</sub>                                                                  | Configuration pins (2.5 V) power supply                                                                           | _                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2.375              | 2.5  | 2.625                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | V    |
|                                                                                     | Configuration pins (1.8 V) power supply                                                                           | _                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1.71               | 1.8  | 1.89                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | V    |
| V <sub>CCA_FPLL</sub>                                                               | PLL analog voltage regulator power supply                                                                         | _                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2.375              | 2.5  | 2.625                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | V    |
| V <sub>CCD_FPLL</sub>                                                               | PLL digital voltage regulator power supply                                                                        | _                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1.45               | 1.5  | 1.55                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | V    |
| V <sub>CCBAT</sub> (2)                                                              | Battery back-up power supply (For design security volatile key register)                                          | _                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1.2                | _    | 3.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | V    |
| VI                                                                                  | DC input voltage                                                                                                  | _                                                                                                                                                                                                                                                                                                                                                                                                                                               | -0.5               | _    | 3.6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | V    |
| V <sub>0</sub>                                                                      | Output voltage                                                                                                    | —                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0                  | —    | V <sub>CCIO</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | V    |
| т                                                                                   | Operating junction temperature                                                                                    | Commercial                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0                  | —    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | °C   |
| / <sub>CCA_FPLL</sub><br>/ <sub>CCD_FPLL</sub><br>/ <sub>CCBAT</sub> <sup>(2)</sup> | Operating junction temperature                                                                                    | Industrial                                                                                                                                                                                                                                                                                                                                                                                                                                      | -40                | _    | 100                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | °C   |

| Symbol                       | Description                                                  | Devices    | Minimum <sup>(4)</sup> | Typical | Maximum <sup>(4)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Unit |  |
|------------------------------|--------------------------------------------------------------|------------|------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--|
|                              |                                                              |            | 0.82                   | 0.85    | 0.88                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |      |  |
| V <sub>CCR_GXBR</sub>        | Receiver analog power supply (right side)                    | GX, GS, GT | 0.87                   | 0.90    | 0.93                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | v    |  |
| (2)                          | Receiver analog power supply (right side)                    | un, us, ui | 0.97                   | 1.0     | 1.03                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | v    |  |
|                              |                                                              |            | 1.03                   | 1.05    | 0.88           0.93           1.03           1.07           1.08           0.88           0.93           1.07           1.08           0.88           0.93           1.03           1.03           1.03           1.03           1.03           1.03           1.07           0.88           0.93           1.07           1.03           1.07           1.03           1.03           1.03           1.03           1.03           1.03           1.03           1.03           1.03           1.03           1.03           1.03           1.08           V           1.575 |      |  |
| V <sub>CCR_GTBR</sub>        | Receiver analog power supply for GT channels (right side)    | GT         | 1.02                   | 1.05    | 1.08                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | V    |  |
|                              |                                                              |            | 0.82                   | 0.85    | 0.88                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |      |  |
| V <sub>CCT_GXBL</sub><br>(2) | Transmitter analog power supply (left side)                  | GX, GS, GT | 0.87                   | 0.90    | 0.93                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | V    |  |
|                              |                                                              |            | 0.97                   | 1.0     | 1.03                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |      |  |
|                              |                                                              |            | 1.03                   | 1.05    | 1.07                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |      |  |
|                              |                                                              |            | 0.82                   | 0.85    | 0.88                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | V    |  |
| V <sub>CCT_GXBR</sub>        | Transmitter angles never supply (right side)                 |            | 0.87                   | 0.90    | 0.93                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |      |  |
| (2)                          | Transmitter analog power supply (right side)                 | GX, GS, GT | 0.97                   | 1.0     | 0.88           0.93           1.03           1.07           1.08           0.88           0.93           1.03           1.07           1.08           0.88           0.93           1.03           1.07           0.88           0.93           1.07           0.88           0.93           1.07           1.03           1.03           1.03           1.03           1.03           1.03           1.03           1.03           1.03           1.08                                                                                                                       | v    |  |
|                              |                                                              |            | 1.03                   | 1.05    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      |  |
| V <sub>CCT_GTBR</sub>        | Transmitter analog power supply for GT channels (right side) | GT         | 1.02                   | 1.05    | 1.08                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | V    |  |
| $V_{CCL\_GTBR}$              | Transmitter clock network power supply                       | GT         | 1.02                   | 1.05    | 1.08                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | V    |  |
| V <sub>CCH_GXBL</sub>        | Transmitter output buffer power supply (left side)           | GX, GS, GT | 1.425                  | 1.5     | 1.575                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | V    |  |
| V <sub>CCH_GXBR</sub>        | Transmitter output buffer power supply (right side)          | GX, GS, GT | 1.425                  | 1.5     | 1.575                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | V    |  |

| Table 7. | Recommended Transceiver Power Supply Operating Conditions for Stratix V GX, | GS, and GT Devices |
|----------|-----------------------------------------------------------------------------|--------------------|
| (Part 2  | of 2)                                                                       |                    |

### Notes to Table 7:

(1) This supply must be connected to 3.0 V if the CMU PLL, receiver CDR, or both, are configured at a base data rate > 6.5 Gbps. Up to 6.5 Gbps, you can connect this supply to either 3.0 V or 2.5 V.

(2) Refer to Table 8 to select the correct power supply level for your design.

(3) When using ATX PLLs, the supply must be 3.0 V.

(4) This value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

|                                                                                 |                                                                                                                                                                  |                                                  | Calibration Accuracy |            |                |            |      |
|---------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|----------------------|------------|----------------|------------|------|
| Symbol                                                                          | Description                                                                                                                                                      | Conditions                                       | C1                   | C2,12      | C3,I3,<br>I3YY | C4,14      | Unit |
| 50-Ω R <sub>S</sub>                                                             | Internal series termination with calibration (50- $\Omega$ setting)                                                                                              | V <sub>CCI0</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15                  | ±15        | ±15            | ±15        | %    |
| 34-Ω and<br>40-Ω R <sub>S</sub>                                                 | Internal series termination with calibration (34- $\Omega$ and 40- $\Omega$ setting)                                                                             | V <sub>CCI0</sub> = 1.5, 1.35,<br>1.25, 1.2 V    | ±15                  | ±15        | ±15            | ±15        | %    |
| 48-Ω, 60-Ω,<br>80-Ω, and<br>240-Ω R <sub>S</sub>                                | Internal series termination with calibration (48- $\Omega$ , 60- $\Omega$ , 80- $\Omega$ , and 240- $\Omega$ setting)                                            | V <sub>CCI0</sub> = 1.2 V                        | ±15                  | ±15        | ±15            | ±15        | %    |
| 50-Ω R <sub>T</sub>                                                             | Internal parallel<br>termination with<br>calibration (50-Ω setting)                                                                                              | V <sub>CCIO</sub> = 2.5, 1.8,<br>1.5, 1.2 V      | -10 to +40           | -10 to +40 | -10 to +40     | -10 to +40 | %    |
| 20- $Ω$ , 30- $Ω$ ,<br>40- $Ω$ ,60- $Ω$ ,<br>and<br>120- $Ω$ R <sub>T</sub>     | Internal parallel termination with calibration ( $20 \cdot \Omega$ , $30 \cdot \Omega$ , $40 \cdot \Omega$ , $60 \cdot \Omega$ , and $120 \cdot \Omega$ setting) | V <sub>CCI0</sub> = 1.5, 1.35,<br>1.25 V         | -10 to +40           | -10 to +40 | -10 to +40     | -10 to +40 | %    |
| 60-Ω and 120-Ω $R_T$                                                            | Internal parallel termination with calibration (60- $\Omega$ and 120- $\Omega$ setting)                                                                          | V <sub>CCI0</sub> = 1.2                          | -10 to +40           | -10 to +40 | -10 to +40     | -10 to +40 | %    |
| $\begin{array}{l} \textbf{25-}\Omega\\ \textbf{R}_{S\_left\_shift} \end{array}$ | Internal left shift series termination with calibration (25- $\Omega$ R <sub>S_left_shift</sub> setting)                                                         | V <sub>CCI0</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15                  | ±15        | ±15            | ±15        | %    |

| Table 11. OCT Calibration Accurat | y Specifications for Stratix V Devices <sup>(1)</sup> ( | (Part 2 of 2) |
|-----------------------------------|---------------------------------------------------------|---------------|
|-----------------------------------|---------------------------------------------------------|---------------|

### Note to Table 11:

(1) OCT calibration accuracy is valid at the time of calibration only.

Table 12 lists the Stratix V OCT without calibration resistance to PVT changes.

| Symbol                      |                                                                        |                            | <b>Resistance Tolerance</b> |       |                 |        |      |
|-----------------------------|------------------------------------------------------------------------|----------------------------|-----------------------------|-------|-----------------|--------|------|
|                             | Description                                                            | Conditions                 | C1                          | C2,I2 | C3, I3,<br>I3YY | C4, I4 | Unit |
| 25-Ω R, 50-Ω R <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | $V_{CCIO} = 3.0$ and 2.5 V | ±30                         | ±30   | ±40             | ±40    | %    |
| 25-Ω R <sub>S</sub>         | Internal series termination<br>without calibration (25-Ω<br>setting)   | $V_{CCI0} = 1.8$ and 1.5 V | ±30                         | ±30   | ±40             | ±40    | %    |
| 25-Ω R <sub>S</sub>         | Internal series termination<br>without calibration (25-Ω<br>setting)   | V <sub>CCI0</sub> = 1.2 V  | ±35                         | ±35   | ±50             | ±50    | %    |

| Symbol/                                                                                                                                 | Conditions                                                               | Trai | nsceive<br>Grade | r Speed<br>1 | Trai     | nsceive<br>Grade | r Speed<br>2 | Trai    | isceive<br>Grade | er Speed<br>e 3          | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|------|------------------|--------------|----------|------------------|--------------|---------|------------------|--------------------------|------|
| Description                                                                                                                             |                                                                          | Min  | Тур              | Max          | Min      | Тур              | Max          | Min     | Тур              | Max                      |      |
| Reconfiguration<br>clock<br>(mgmt_clk_clk)<br>frequency                                                                                 | _                                                                        | 100  | _                | 125          | 100      |                  | 125          | 100     |                  | 125                      | MHz  |
| Receiver                                                                                                                                |                                                                          |      |                  |              |          |                  |              |         |                  |                          |      |
| Supported I/O<br>Standards                                                                                                              | _                                                                        |      |                  | 1.4-V PCM    | L, 1.5-V | PCML,            | 2.5-V PCM    | L, LVPE | CL, and          | d LVDS                   |      |
| Data rate<br>(Standard PCS)<br>(9), (23)                                                                                                | _                                                                        | 600  | _                | 12200        | 600      | _                | 12200        | 600     | _                | 8500/<br>10312.5<br>(24) | Mbps |
| Data rate<br>(10G PCS) <sup>(9),</sup> <sup>(23)</sup>                                                                                  |                                                                          | 600  | _                | 14100        | 600      | _                | 12500        | 600     | _                | 8500/<br>10312.5<br>(24) | Mbps |
| Absolute $V_{MAX}$ for a receiver pin $(5)$                                                                                             |                                                                          | _    | _                | 1.2          | —        | _                | 1.2          | —       | _                | 1.2                      | V    |
| Absolute V <sub>MIN</sub> for a receiver pin                                                                                            | _                                                                        | -0.4 | _                |              | -0.4     | _                | _            | -0.4    | _                | _                        | V    |
| Maximum peak-<br>to-peak<br>differential input<br>voltage V <sub>ID</sub> (diff p-<br>p) before device<br>configuration <sup>(22)</sup> | _                                                                        | _    | _                | 1.6          | _        | _                | 1.6          | _       | _                | 1.6                      | V    |
| Maximum peak-<br>to-peak                                                                                                                | V <sub>CCR_GXB</sub> =<br>1.0 V/1.05 V<br>(V <sub>ICM</sub> =<br>0.70 V) | _    | _                | 2.0          | _        | _                | 2.0          | _       | _                | 2.0                      | V    |
| differential input<br>voltage $V_{ID}$ (diff p-<br>p) after device<br>configuration <sup>(18)</sup> ,                                   | $V_{CCR_GXB} = 0.90 V$<br>(V <sub>ICM</sub> = 0.6 V)                     | _    | _                | 2.4          | _        | _                | 2.4          | _       | _                | 2.4                      | V    |
| (22)                                                                                                                                    | $V_{CCR\_GXB} = 0.85 V$<br>(V <sub>ICM</sub> = 0.6 V)                    |      |                  | 2.4          |          |                  | 2.4          |         |                  | 2.4                      | V    |
| Minimum<br>differential eye<br>opening at<br>receiver serial<br>input pins <sup>(6), (22),</sup><br>(27)                                | _                                                                        | 85   |                  | _            | 85       |                  | _            | 85      | _                | _                        | mV   |

### Table 23. Transceiver Specifications for Stratix V GX and GS Devices <sup>(1)</sup> (Part 3 of 7)

| Symbol/                                                               | Conditions                                                 | Tra | nsceive<br>Grade | r Speed<br>1 | Trai | nsceive<br>Grade | r Speed<br>2 | Trar | isceive<br>Grade | r Speed<br>3             | Unit |
|-----------------------------------------------------------------------|------------------------------------------------------------|-----|------------------|--------------|------|------------------|--------------|------|------------------|--------------------------|------|
| Description                                                           |                                                            | Min | Тур              | Max          | Min  | Тур              | Max          | Min  | Тур              | Max                      |      |
|                                                                       | DC Gain<br>Setting = 0                                     |     | 0                | _            | _    | 0                |              | _    | 0                | —                        | dB   |
|                                                                       | DC Gain<br>Setting = 1                                     | _   | 2                | _            | —    | 2                | _            | _    | 2                | _                        | dB   |
| Programmable<br>DC gain                                               | DC Gain<br>Setting = 2                                     | _   | 4                | _            | _    | 4                | _            | _    | 4                | _                        | dB   |
|                                                                       | DC Gain<br>Setting = 3                                     | _   | 6                | _            | _    | 6                | _            | _    | 6                | _                        | dB   |
|                                                                       | DC Gain<br>Setting = 4                                     | _   | 8                | _            | _    | 8                | _            | _    | 8                | —                        | dB   |
| Transmitter                                                           |                                                            |     |                  |              |      |                  |              |      |                  |                          |      |
| Supported I/O<br>Standards                                            | _                                                          |     |                  |              | -    | I.4-V ar         | nd 1.5-V PC  | ML   |                  |                          |      |
| Data rate<br>(Standard PCS)                                           | _                                                          | 600 | _                | 12200        | 600  | _                | 12200        | 600  | _                | 8500/<br>10312.5<br>(24) | Mbps |
| Data rate<br>(10G PCS)                                                | _                                                          | 600 | _                | 14100        | 600  |                  | 12500        | 600  |                  | 8500/<br>10312.5<br>(24) | Mbps |
|                                                                       | 85-Ω<br>setting                                            |     | 85 ±<br>20%      | _            | _    | 85 ±<br>20%      |              | _    | 85 ±<br>20%      | _                        | Ω    |
| Differential on-                                                      | 100-Ω<br>setting                                           | _   | 100<br>±<br>20%  | _            | _    | 100<br>±<br>20%  | _            | _    | 100<br>±<br>20%  | , —<br>—                 | Ω    |
| chip termination<br>resistors                                         | 120-Ω<br>setting                                           | _   | 120<br>±<br>20%  |              |      | 120<br>±<br>20%  |              | _    | 120<br>±<br>20%  |                          | Ω    |
|                                                                       | 150-Ω<br>setting                                           |     | 150<br>±<br>20%  |              |      | 150<br>±<br>20%  |              |      | 150<br>±<br>20%  |                          | Ω    |
| V <sub>OCM</sub> (AC<br>coupled)                                      | 0.65-V<br>setting                                          |     | 650              |              | _    | 650              |              | _    | 650              | _                        | mV   |
| V <sub>OCM</sub> (DC<br>coupled)                                      | _                                                          |     | 650              |              | _    | 650              |              | _    | 650              | _                        | mV   |
| Rise time (7)                                                         | 20% to 80%                                                 | 30  |                  | 160          | 30   |                  | 160          | 30   |                  | 160                      | ps   |
| Fall time <sup>(7)</sup>                                              | 80% to 20%                                                 | 30  |                  | 160          | 30   |                  | 160          | 30   |                  | 160                      | ps   |
| Intra-differential<br>pair skew                                       | Tx V <sub>CM</sub> =<br>0.5 V and<br>slew rate of<br>15 ps |     |                  | 15           |      |                  | 15           |      |                  | 15                       | ps   |
| Intra-transceiver<br>block transmitter<br>channel-to-<br>channel skew | x6 PMA<br>bonded mode                                      |     |                  | 120          |      |                  | 120          |      |                  | 120                      | ps   |

### Table 23. Transceiver Specifications for Stratix V GX and GS Devices <sup>(1)</sup> (Part 5 of 7)

Table 24 shows the maximum transmitter data rate for the clock network.

Table 24. Clock Network Maximum Data Rate Transmitter Specifications (1)

|                                   |                                  | ATX PLL                  |                                                      |                                  | CMU PLL <sup>(2)</sup>   | )                             |                                  | fPLL                     |                               |
|-----------------------------------|----------------------------------|--------------------------|------------------------------------------------------|----------------------------------|--------------------------|-------------------------------|----------------------------------|--------------------------|-------------------------------|
| Clock Network                     | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span                                      | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span               | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span               |
| x1 <sup>(3)</sup>                 | 14.1                             | —                        | 6                                                    | 12.5                             | _                        | 6                             | 3.125                            | _                        | 3                             |
| x6 <sup>(3)</sup>                 | _                                | 14.1                     | 6                                                    | _                                | 12.5                     | 6                             | _                                | 3.125                    | 6                             |
| x6 PLL<br>Feedback <sup>(4)</sup> | _                                | 14.1                     | Side-<br>wide                                        | _                                | 12.5                     | Side-<br>wide                 |                                  | _                        | _                             |
| xN (PCIe)                         | _                                | 8.0                      | 8                                                    | _                                | 5.0                      | 8                             | _                                | _                        | _                             |
| xN (Native PHY IP)                | 8.0                              | 8.0                      | Up to 13<br>channels<br>above<br>and<br>below<br>PLL | 7 00                             | 7 00                     | Up to 13<br>channels<br>above | 3.125                            | 3.125                    | Up to 13<br>channels<br>above |
|                                   | _                                |                          | 7.55                                                 | and<br>below<br>PLL              | 3.120                    | 0.120                         | and<br>below<br>PLL              |                          |                               |

Notes to Table 24:

(1) Valid data rates below the maximum specified in this table depend on the reference clock frequency and the PLL counter settings. Check the MegaWizard message during the PHY IP instantiation.

(2) ATX PLL is recommended at 8 Gbps and above data rates for improved jitter performance.

(3) Channel span is within a transceiver bank.

(4) Side-wide channel bonding is allowed up to the maximum supported by the PHY IP.

Table 26 shows the approximate maximum data rate using the 10G PCS.

| Table 26. Stratix V 10G PCS Approximate Maximum Data Rate (1) |
|---------------------------------------------------------------|
|---------------------------------------------------------------|

| Mada (2)            | Transceiver                     | PMA Width                                | 64            | 40    | 40    | 40      | 32       | 32                                |  |  |  |  |
|---------------------|---------------------------------|------------------------------------------|---------------|-------|-------|---------|----------|-----------------------------------|--|--|--|--|
| Mode <sup>(2)</sup> | Speed Grade                     | PCS Width                                | 64            | 66/67 | 50    | 40      | 64/66/67 | 32<br>32<br>13.6<br>12.5<br>10.88 |  |  |  |  |
|                     | 1                               | C1, C2, C2L, I2, I2L<br>core speed grade | 14.1          | 14.1  | 10.69 | 14.1    | 13.6     | 13.6                              |  |  |  |  |
|                     | 2                               | C1, C2, C2L, I2, I2L<br>core speed grade | 12.5          | 12.5  | 10.69 | 12.5    | 12.5     | 12.5                              |  |  |  |  |
|                     | C3, I3, I3L<br>core speed grade | 12.5                                     | 12.5          | 10.69 | 12.5  | 10.88   | 10.88    |                                   |  |  |  |  |
| FIFO or<br>Register |                                 | C1, C2, C2L, I2, I2L<br>core speed grade |               |       |       |         |          |                                   |  |  |  |  |
| 3                   | 2                               | C3, I3, I3L<br>core speed grade          | -<br>8.5 Gbps |       |       |         |          |                                   |  |  |  |  |
|                     | 3                               | C4, I4<br>core speed grade               |               |       |       |         |          |                                   |  |  |  |  |
|                     |                                 | I3YY<br>core speed grade                 |               |       | 10.31 | 25 Gbps |          |                                   |  |  |  |  |

Notes to Table 26:

(1) The maximum data rate is in Gbps.

(2) The Phase Compensation FIFO can be configured in FIFO mode or register mode. In the FIFO mode, the pointers are not fixed, and the latency can vary. In the register mode the pointers are fixed for low latency.

| Table 28. Transceiver Specifications for Stratix V GT Devices (Part 4 of 5) <sup>(1)</sup> |
|--------------------------------------------------------------------------------------------|
|--------------------------------------------------------------------------------------------|

| Symbol/                                                            | Conditions                                   |        | Transceive<br>peed Grade |                                |        | Fransceive<br>Deed Grade |                                | Unit |
|--------------------------------------------------------------------|----------------------------------------------|--------|--------------------------|--------------------------------|--------|--------------------------|--------------------------------|------|
| Description                                                        |                                              | Min    | Тур                      | Max                            | Min    | Тур                      | Max                            |      |
| Data rate                                                          | GT channels                                  | 19,600 |                          | 28,050                         | 19,600 |                          | 25,780                         | Mbps |
| Differential on-chip                                               | GT channels                                  |        | 100                      | _                              |        | 100                      |                                | Ω    |
| termination resistors                                              | GX channels                                  |        | 1                        | 1                              | (8)    |                          | 11                             |      |
|                                                                    | GT channels                                  |        | 500                      | _                              |        | 500                      | —                              | mV   |
| $V_{OCM}$ (AC coupled)                                             | GX channels                                  |        | 1                        | 1                              | (8)    |                          | 11                             |      |
| Dies/Fall times                                                    | GT channels                                  | _      | 15                       | _                              |        | 15                       | —                              | ps   |
| Rise/Fall time                                                     | GX channels                                  |        |                          |                                | (8)    |                          | 1                              |      |
| Intra-differential pair<br>skew                                    | GX channels                                  |        |                          |                                | (8)    |                          |                                |      |
| Intra-transceiver block<br>transmitter channel-to-<br>channel skew | GX channels                                  |        |                          |                                | (8)    |                          |                                |      |
| Inter-transceiver block<br>transmitter channel-to-<br>channel skew | GX channels                                  |        |                          |                                | (8)    |                          |                                |      |
| CMU PLL                                                            | · · · · · ·                                  |        |                          |                                |        |                          |                                |      |
| Supported Data Range                                               | —                                            | 600    | —                        | 12500                          | 600    | —                        | 8500                           | Mbps |
| t <sub>pll_powerdown</sub> (13)                                    | —                                            | 1      | —                        | —                              | 1      | _                        | —                              | μs   |
| t <sub>pll_lock</sub> <sup>(14)</sup>                              | —                                            | _      | —                        | 10                             | —      | _                        | 10                             | μs   |
| ATX PLL                                                            |                                              |        |                          |                                |        |                          |                                |      |
|                                                                    | VCO post-<br>divider L=2                     | 8000   | _                        | 12500                          | 8000   | _                        | 8500                           | Mbps |
|                                                                    | L=4                                          | 4000   | —                        | 6600                           | 4000   | _                        | 6600                           | Mbps |
| Supported Data Rate                                                | L=8                                          | 2000   | —                        | 3300                           | 2000   | -                        | 3300                           | Mbps |
| Range for GX Channels                                              | L=8,<br>Local/Central<br>Clock Divider<br>=2 | 1000   | _                        | 1762.5                         | 1000   | _                        | 1762.5                         | Mbps |
| Supported Data Rate<br>Range for GT Channels                       | VCO post-<br>divider L=2                     | 9800   | _                        | 14025                          | 9800   | _                        | 12890                          | Mbps |
| t <sub>pll_powerdown</sub> <sup>(13)</sup>                         | —                                            | 1      | —                        | —                              | 1      | —                        | —                              | μs   |
| t <sub>pll_lock</sub> <sup>(14)</sup>                              | —                                            |        | —                        | 10                             | —      | —                        | 10                             | μs   |
| fPLL                                                               |                                              |        |                          |                                |        |                          | · ·                            |      |
| Supported Data Range                                               | _                                            | 600    |                          | 3250/<br>3.125 <sup>(23)</sup> | 600    | _                        | 3250/<br>3.125 <sup>(23)</sup> | Mbps |
| t <sub>pll_powerdown</sub> (13)                                    |                                              | 1      | _                        |                                | 1      |                          |                                | μs   |

| Table 28. Transceiver Specifications for Stratix V GT Devices (Part 5 of 5) ( | Fransceiver Specifications for Stratix V GT Devices (Part 5 of 5) <sup>(1)</sup> |
|-------------------------------------------------------------------------------|----------------------------------------------------------------------------------|
|-------------------------------------------------------------------------------|----------------------------------------------------------------------------------|

| Symbol/<br>Description                | Conditions |     | Transceivei<br>peed Grade |     |     | Fransceive<br>Deed Grade |     | Unit |
|---------------------------------------|------------|-----|---------------------------|-----|-----|--------------------------|-----|------|
| Description                           |            | Min | Тур                       | Max | Min | Тур                      | Max |      |
| t <sub>pll_lock</sub> <sup>(14)</sup> | —          | —   | _                         | 10  | —   | —                        | 10  | μs   |

#### Notes to Table 28:

- (1) Speed grades shown refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the Stratix V Device Overview.
- (2) The reference clock common mode voltage is equal to the VCCR\_GXB power supply level.
- (3) The device cannot tolerate prolonged operation at this absolute maximum.
- (4) The differential eye opening specification at the receiver input pins assumes that receiver equalization is disabled. If you enable receiver equalization, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level.
- (5) Refer to Figure 5 for the GT channel AC gain curves. The total effective AC gain is the AC gain minus the DC gain.
- (6) Refer to Figure 6 for the GT channel DC gain curves.
- (7) CFP2 optical modules require the host interface to have the receiver data pins differentially terminated with 100 Ω. The internal OCT feature is available after the Stratix V FPGA configuration is completed. Altera recommends that FPGA configuration is completed before inserting the optical module. Otherwise, minimize unnecessary removal and insertion with unconfigured devices.
- (8) Specifications for this parameter are the same as for Stratix V GX and GS devices. See Table 23 for specifications.
- (9) t<sub>1 TR</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset.
- (10) t<sub>LTD</sub> is time required for the receiver CDR to start recovering valid data after the rx is lockedtodata signal goes high.
- (11)  $t_{LTD\_manual}$  is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode.
- (12) t<sub>LTR\_LTD\_manual</sub> is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode.
- (13) tpll\_powerdown is the PLL powerdown minimum pulse width.
- (14) tpll lock is the time required for the transmitter CMU/ATX PLL to lock to the input reference clock frequency after coming out of reset.
- (15) To calculate the REFCLK rms phase jitter requirement for PCle at reference clock frequencies other than 100 MHz, use the following formula: REFCLK rms phase jitter at f(MHz) = REFCLK rms phase jitter at 100 MHz × 100/f.
- (16) The maximum peak to peak differential input voltage  $V_{ID}$  after device configuration is equal to 4 × (absolute  $V_{MAX}$  for receiver pin  $V_{ICM}$ ).
- (17) For ES devices, RREF is 2000  $\Omega \pm 1\%$ .
- (18) To calculate the REFCLK phase noise requirement at frequencies other than 622 MHz, use the following formula: REFCLK phase noise at f(MHz) = REFCLK phase noise at 622 MHz + 20\*log(f/622).
- (19) SFP/+ optical modules require the host interface to have RD+/- differentially terminated with 100 Ω. The internal OCT feature is available after the Stratix V FPGA configuration is completed. Altera recommends that FPGA configuration is completed before inserting the optical module. Otherwise, minimize unnecessary removal and insertion with unconfigured devices.
- (20) Refer to Figure 4.
- (21) For oversampling design to support data rates less than the minimum specification, the CDR needs to be in LTR mode only.
- (22) This supply follows VCCR\_GXB for both GX and GT channels.
- (23) When you use fPLL as a TXPLL of the transceiver.

- XFI
- ASI
- HiGig/HiGig+
- HiGig2/HiGig2+
- Serial Data Converter (SDC)
- GPON
- SDI
- SONET
- Fibre Channel (FC)
- PCIe
- QPI
- SFF-8431

Download the Stratix V Characterization Report Tool to view the characterization report summary for these protocols.

### **Core Performance Specifications**

This section describes the clock tree, phase-locked loop (PLL), digital signal processing (DSP), memory blocks, configuration, and JTAG specifications.

### **Clock Tree Specifications**

Table 30 lists the clock tree specifications for Stratix V devices.

Table 30. Clock Tree Performance for Stratix V Devices (1)

|                              |                             | Performance              |        |      |
|------------------------------|-----------------------------|--------------------------|--------|------|
| Symbol                       | C1, C2, C2L, I2, and<br>I2L | C3, I3, I3L, and<br>I3YY | C4, I4 | Unit |
| Global and<br>Regional Clock | 717                         | 650                      | 580    | MHz  |
| Periphery Clock              | 550                         | 500                      | 500    | MHz  |

### Note to Table 30:

(1) The Stratix V ES devices are limited to 600 MHz core clock tree performance.

|                        | Peformance |         |         |     |                  |     |     |      |  |  |
|------------------------|------------|---------|---------|-----|------------------|-----|-----|------|--|--|
| Mode                   | C1         | C2, C2L | 12, 12L | C3  | 13, 13L,<br>13YY | C4  | 14  | Unit |  |  |
| Modes using Three DSPs |            |         |         |     |                  |     |     |      |  |  |
| One complex 18 x 25    | 425        | 425     | 415     | 340 | 340              | 275 | 265 | MHz  |  |  |
| Modes using Four DSPs  |            |         |         |     |                  |     |     |      |  |  |
| One complex 27 x 27    | 465        | 465     | 465     | 380 | 380              | 300 | 290 | MHz  |  |  |

### Table 32. Block Performance Specifications for Stratix V DSP Devices (Part 2 of 2)

### **Memory Block Specifications**

Table 33 lists the Stratix V memory block specifications.

### Table 33. Memory Block Performance Specifications for Stratix V Devices <sup>(1), (2)</sup> (Part 1 of 2)

|        |                                            | <b>Resources Used</b> |        | Performance |            |     |     |         |                     |     |      |  |
|--------|--------------------------------------------|-----------------------|--------|-------------|------------|-----|-----|---------|---------------------|-----|------|--|
| Memory | Mode                                       | ALUTS                 | Memory | C1          | C2,<br>C2L | C3  | C4  | 12, 12L | 13,<br>13L,<br>13YY | 14  | Unit |  |
|        | Single port, all supported widths          | 0                     | 1      | 450         | 450        | 400 | 315 | 450     | 400                 | 315 | MHz  |  |
|        | Simple dual-port,<br>x32/x64 depth         | 0                     | 1      | 450         | 450        | 400 | 315 | 450     | 400                 | 315 | MHz  |  |
| MLAB   | Simple dual-port, x16 depth <sup>(3)</sup> | 0                     | 1      | 675         | 675        | 533 | 400 | 675     | 533                 | 400 | MHz  |  |
|        | ROM, all supported widths                  | 0                     | 1      | 600         | 600        | 500 | 450 | 600     | 500                 | 450 | MHz  |  |

| i ani o o o i i i i gii               | -Speed I/U Specifica                                                                                        |     | C1  |      |     |     | 2, I2L |     | -   | ., I3YY |     | C4,I | A                                                             |      |
|---------------------------------------|-------------------------------------------------------------------------------------------------------------|-----|-----|------|-----|-----|--------|-----|-----|---------|-----|------|---------------------------------------------------------------|------|
| Symbol                                | Conditions                                                                                                  |     |     |      | -   | -   | -      |     | -   | -       |     | -    |                                                               | Unit |
|                                       |                                                                                                             | Min | Тур | Max  | Min | Тур | Max    | Min | Тур | Max     | Min | Тур  | Max                                                           |      |
| t <sub>duty</sub>                     | Transmitter<br>output clock duty<br>cycle for both<br>True and<br>Emulated<br>Differential I/O<br>Standards | 45  | 50  | 55   | 45  | 50  | 55     | 45  | 50  | 55      | 45  | 50   | 55                                                            | %    |
|                                       | True Differential<br>I/O Standards                                                                          | _   | _   | 160  | _   | _   | 160    | _   | _   | 200     | _   | _    | 200                                                           | ps   |
| t <sub>rise</sub> & t <sub>fall</sub> | Emulated<br>Differential I/O<br>Standards with<br>three external<br>output resistor<br>networks             |     |     | 250  |     |     | 250    |     |     | 250     |     |      | 300                                                           | ps   |
|                                       | True Differential<br>I/O Standards                                                                          | _   | _   | 150  | _   | _   | 150    | _   | _   | 150     | _   | _    | 200<br>300<br>150<br>300<br>1050<br>1250                      | ps   |
| TCCS                                  | Emulated<br>Differential I/O<br>Standards                                                                   | _   |     | 300  | _   | _   | 300    | _   | _   | 300     | _   | _    |                                                               | ps   |
| Receiver                              |                                                                                                             |     |     |      |     |     |        |     |     |         |     |      |                                                               |      |
|                                       | SERDES factor J<br>= 3 to 10 (11), (12),<br>(13), (14), (15), (16)                                          | 150 |     | 1434 | 150 | _   | 1434   | 150 | _   | 1250    | 150 | _    | 1050                                                          | Mbps |
| True<br>Differential<br>I/O Standards | SERDES factor J<br>≥ 4<br>LVDS RX with<br>DPA (12), (14), (15),<br>(16)                                     | 150 |     | 1600 | 150 |     | 1600   | 150 |     | 1600    | 150 |      | 1250                                                          | Mbps |
| - f <sub>HSDRDPA</sub><br>(data rate) | SERDES factor J<br>= 2,<br>uses DDR<br>Registers                                                            | (6) |     | (7)  | (6) | _   | (7)    | (6) | _   | (7)     | (6) | _    | - 200<br>- 300<br>- 150<br>- 300<br>- 1050<br>- 1250<br>- (7) | Mbps |
|                                       | SERDES factor J<br>= 1,<br>uses SDR<br>Register                                                             | (6) |     | (7)  | (6) |     | (7)    | (6) |     | (7)     | (6) |      |                                                               | Mbps |

### Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 3 of 4)

Figure 7 shows the dynamic phase alignment (DPA) lock time specifications with the DPA PLL calibration option enabled.

Figure 7. DPA Lock Time Specification with DPA PLL Calibration Enabled

| rx_reset      | i |  |  |
|---------------|---|--|--|
| rx_dpa_locked |   |  |  |
|               |   |  |  |

Table 37 lists the DPA lock time specifications for Stratix V devices.

Table 37. DPA Lock Time Specifications for Stratix V GX Devices Only (1), (2), (3)

| Standard           | Training Pattern    | Number of Data<br>Transitions in One<br>Repetition of the<br>Training Pattern | Number of<br>Repetitions per 256<br>Data Transitions <sup>(4)</sup> | Maximum              |  |
|--------------------|---------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------|--|
| SPI-4              | 0000000001111111111 | 2                                                                             | 128                                                                 | 640 data transitions |  |
| Parallel Rapid I/O | 00001111            | 2                                                                             | 128                                                                 | 640 data transitions |  |
|                    | 00001111 2          | 4                                                                             | 64                                                                  | 640 data transitions |  |
| Miscellaneous      | 10101010            | 8                                                                             | 32                                                                  | 640 data transitions |  |
| Wiscenardous       | 01010101            | 8                                                                             | 32                                                                  | 640 data transitions |  |

#### Notes to Table 37:

(1) The DPA lock time is for one channel.

(2) One data transition is defined as a 0-to-1 or 1-to-0 transition.

(3) The DPA lock time stated in this table applies to both commercial and industrial grade.

(4) This is the number of repetitions for the stated training pattern to achieve the 256 data transitions.

Figure 8 shows the **LVDS** soft-clock data recovery (CDR)/DPA sinusoidal jitter tolerance specification for a data rate  $\geq$  1.25 Gbps. Table 38 lists the **LVDS** soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate  $\geq$  1.25 Gbps.





| Jitter Fre | quency (Hz) | Sinusoidal Jitter (UI) |
|------------|-------------|------------------------|
| F1         | 10,000      | 25.000                 |
| F2         | 17,565      | 25.000                 |
| F3         | 1,493,000   | 0.350                  |
| F4         | 50,000,000  | 0.350                  |

| Table 38. | LVDS Soft-CDR/D | PA Sinusoidal | <b>Jitter Mask Valu</b> | es for a Data Ra | te > 1.25 Gbps |
|-----------|-----------------|---------------|-------------------------|------------------|----------------|
|-----------|-----------------|---------------|-------------------------|------------------|----------------|

Figure 9 shows the **LVDS** soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate < 1.25 Gbps.





### **DLL Range, DQS Logic Block, and Memory Output Clock Jitter Specifications**

Table 39 lists the DLL range specification for Stratix V devices. The DLL is always in 8-tap mode in Stratix V devices.

Table 39. DLL Range Specifications for Stratix V Devices (1)

| C1      | C2, C2L, I2, I2L | C3, I3, I3L, I3YY | C4,I4   | Unit |
|---------|------------------|-------------------|---------|------|
| 300-933 | 300-933          | 300-890           | 300-890 | MHz  |

#### Note to Table 39:

(1) Stratix V devices support memory interface frequencies lower than 300 MHz, although the reference clock that feeds the DLL must be at least 300 MHz. To support interfaces below 300 MHz, multiply the reference clock feeding the DLL to ensure the frequency is within the supported range of the DLL.

Table 40 lists the DQS phase offset delay per stage for Stratix V devices.

Table 40. DQS Phase Offset Delay Per Setting for Stratix V Devices <sup>(1), (2)</sup> (Part 1 of 2)

| Speed Grade      | Min | Max | Unit |
|------------------|-----|-----|------|
| C1               | 8   | 14  | ps   |
| C2, C2L, I2, I2L | 8   | 14  | ps   |
| C3,I3, I3L, I3YY | 8   | 15  | ps   |

| Clock<br>Network | Parameter                       | Symbol                        | C     | 1    | C2, C2L | , 12, 12L | C3, I3<br>I3 |     | C4  | ,14                          | Unit |
|------------------|---------------------------------|-------------------------------|-------|------|---------|-----------|--------------|-----|-----|------------------------------|------|
| NELWURK          |                                 | -                             | Min   | Max  | Min     | Max       | Min          | Max | Min | <b>Max</b><br>35<br>70<br>56 |      |
|                  | Clock period jitter             | $t_{JIT(per)}$                | -25   | 25   | -25     | 25        | -30          | 30  | -35 | 35                           | ps   |
| PHY<br>Clock     | Cycle-to-cycle period<br>jitter | $t_{\text{JIT(cc)}}$          | -50   | 50   | -50     | 50        | -60          | 60  | -70 | 70                           | ps   |
|                  | Duty cycle jitter               | $t_{\text{JIT}(\text{duty})}$ | -37.5 | 37.5 | -37.5   | 37.5      | -45          | 45  | -56 | 56                           | ps   |

### Table 42. Memory Output Clock Jitter Specification for Stratix V Devices (1), (Part 2 of 2) (2), (3)

### Notes to Table 42:

(1) The clock jitter specification applies to the memory output clock pins generated using differential signal-splitter and DDIO circuits clocked by a PLL output routed on a PHY, regional, or global clock network as specified. Altera recommends using PHY clock networks whenever possible.

(2) The clock jitter specification applies to the memory output clock pins clocked by an integer PLL.

(3) The memory output clock jitter is applicable when an input jitter of 30 ps peak-to-peak is applied with bit error rate (BER) -12, equivalent to 14 sigma.

### **OCT Calibration Block Specifications**

Table 43 lists the OCT calibration block specifications for Stratix V devices.

### Table 43. OCT Calibration Block Specifications for Stratix V Devices

| Symbol                | Description                                                                                                                                                   | Min | Тур  | Max | Unit   |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|--------|
| OCTUSRCLK             | Clock required by the OCT calibration blocks                                                                                                                  |     | _    | 20  | MHz    |
| T <sub>OCTCAL</sub>   | Number of OCTUSRCLK clock cycles required for OCT $\rm R_S/R_T$ calibration                                                                                   | _   | 1000 | _   | Cycles |
| T <sub>OCTSHIFT</sub> | Number of OCTUSRCLK clock cycles required for the OCT code to shift out                                                                                       | —   | 32   | _   | Cycles |
| T <sub>RS_RT</sub>    | Time required between the dyn_term_ctrl and oe signal transitions in a bidirectional I/O buffer to dynamically switch between OCT $R_S$ and $R_T$ (Figure 10) | _   | 2.5  |     | ns     |

Figure 10 shows the timing diagram for the oe and dyn\_term\_ctrl signals.

#### Figure 10. Timing Diagram for oe and dyn\_term\_ctrl Signals



| Configuration<br>Scheme | Decompression | Design Security | DCLK-to-DATA[]<br>Ratio |
|-------------------------|---------------|-----------------|-------------------------|
|                         | Disabled      | Disabled        | 1                       |
| FPP ×32                 | Disabled      | Enabled         | 4                       |
| FFF X02                 | Enabled       | Disabled        | 8                       |
|                         | Enabled       | Enabled         | 8                       |

Note to Table 49:

(1) Depending on the DCLK-to-DATA [] ratio, the host must send a DCLK frequency that is r times the data rate in bytes per second (Bps), or words per second (Wps). For example, in FPP ×16 when the DCLK-to-DATA [] ratio is 2, the DCLK frequency must be 2 times the data rate in Wps. Stratix V devices use the additional clock cycles to decrypt and decompress the configuration data.

Figure 11 shows the configuration interface connections between the Stratix V device and a MAX II or MAX V device for single device configuration.

### Figure 11. Single Device FPP Configuration Using an External Host



#### Notes to Figure 11:

- (1) Connect the resistor to a supply that provides an acceptable input signal for the Stratix V device.  $V_{CCPGM}$  must be high enough to meet the  $V_{IH}$  specification of the I/O on the device and the external host. Altera recommends powering up all configuration system I/Os with  $V_{CCPGM}$ .
- (2) You can leave the nCEO pin unconnected or use it as a user I/O pin when it does not feed another device's nCE pin.
- (3) The MSEL pin settings vary for different data width, configuration voltage standards, and POR delay. To connect MSEL, refer to the MSEL Pin Settings section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.
- (4) If you use FPP ×8, use DATA [7..0]. If you use FPP ×16, use DATA [15..0].

IF the DCLK-to-DATA[] ratio is greater than 1, at the end of configuration, you can only stop the DCLK (DCLK-to-DATA[] ratio – 1) clock cycles after the last data is latched into the Stratix V device.

| Parameter               | Available     | Min        |            |       |       | Slow Model |       |       |             |       |       |    |  |
|-------------------------|---------------|------------|------------|-------|-------|------------|-------|-------|-------------|-------|-------|----|--|
| <sup>(1)</sup> Settings | Offset<br>(2) | Industrial | Commercial | C1    | C2    | C3         | C4    | 12    | 13,<br>13YY | 14    | Unit  |    |  |
| D3                      | 8             | 0          | 1.587      | 1.699 | 2.793 | 2.793      | 2.992 | 3.192 | 2.811       | 3.047 | 3.257 | ns |  |
| D4                      | 64            | 0          | 0.464      | 0.492 | 0.838 | 0.838      | 0.924 | 1.011 | 0.843       | 0.920 | 1.006 | ns |  |
| D5                      | 64            | 0          | 0.464      | 0.493 | 0.838 | 0.838      | 0.924 | 1.011 | 0.844       | 0.921 | 1.006 | ns |  |
| D6                      | 32            | 0          | 0.229      | 0.244 | 0.415 | 0.415      | 0.458 | 0.503 | 0.418       | 0.456 | 0.499 | ns |  |

#### Notes to Table 58:

(1) You can set this value in the Quartus II software by selecting D1, D2, D3, D5, and D6 in the Assignment Name column of Assignment Editor.

(2) Minimum offset does not include the intrinsic delay.

### **Programmable Output Buffer Delay**

Table 59 lists the delay chain settings that control the rising and falling edge delays of the output buffer. The default delay is 0 ps.

| Table 59. Programmable Output Buffer Delay for Stratix V Devices ( | Table 59. | Programmable Out | put Buffer Delay | y for Stratix V Devices ( |
|--------------------------------------------------------------------|-----------|------------------|------------------|---------------------------|
|--------------------------------------------------------------------|-----------|------------------|------------------|---------------------------|

| Symbol              | Parameter                           | Typical     | Unit |
|---------------------|-------------------------------------|-------------|------|
|                     | Rising and/or falling edge<br>delay | 0 (default) | ps   |
| D                   |                                     | 25          | ps   |
| D <sub>OUTBUF</sub> |                                     | 50          | ps   |
|                     |                                     | 75          | ps   |

Note to Table 59:

(1) You can set the programmable output buffer delay in the Quartus II software by setting the Output Buffer Delay Control assignment to either positive, negative, or both edges, with the specific values stated here (in ps) for the Output Buffer Delay assignment.

## Glossary

Table 60 lists the glossary for this chapter.

Table 60. Glossary (Part 1 of 4)

| Letter | Subject              | Definitions                                                                                                   |  |
|--------|----------------------|---------------------------------------------------------------------------------------------------------------|--|
| Α      |                      |                                                                                                               |  |
| В      | —                    | —                                                                                                             |  |
| С      |                      |                                                                                                               |  |
| D      | _                    | _                                                                                                             |  |
| E      | —                    | _                                                                                                             |  |
|        | f <sub>HSCLK</sub>   | Left and right PLL input clock frequency.                                                                     |  |
| F      | f <sub>HSDR</sub>    | High-speed I/O block—Maximum and minimum <b>LVDS</b> data transfer rate (f <sub>HSDR</sub> = 1/TUI), non-DPA. |  |
|        | f <sub>hsdrdpa</sub> | High-speed I/O block—Maximum and minimum <b>LVDS</b> data transfer rate (f <sub>HSDRDPA</sub> = 1/TUI), DPA.  |  |

### Table 60. Glossary (Part 2 of 4)

| Letter                | Subject                            | Definitions                                                                                                                                                                                                                   |  |
|-----------------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| G                     |                                    |                                                                                                                                                                                                                               |  |
| Н                     | _                                  | _                                                                                                                                                                                                                             |  |
| Ι                     |                                    |                                                                                                                                                                                                                               |  |
| J                     | J<br>JTAG Timing<br>Specifications | High-speed I/O block—Deserialization factor (width of parallel data bus).<br>JTAG Timing Specifications:<br>TMS<br>TDI<br>$t_{JCP}$<br>$t_{JCP}$<br>$t_{JPCO}$<br>$t_{JPCO}$<br>$t_{JPXZ}$<br>TDO<br>$t_{JPXZ}$<br>$t_{JPXZ}$ |  |
| K<br>L<br>M<br>N<br>O | _                                  | _                                                                                                                                                                                                                             |  |
| Ρ                     | PLL<br>Specifications              | Diagram of PLL Specifications (1)                                                                                                                                                                                             |  |
| Q                     |                                    | _                                                                                                                                                                                                                             |  |
|                       | 1                                  | Receiver differential input discrete resistor (external to the Stratix V device).                                                                                                                                             |  |

| Letter | Subject              | ect Definitions                                                                                                                                                  |  |
|--------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|        | V <sub>CM(DC)</sub>  | DC common mode input voltage.                                                                                                                                    |  |
|        | V <sub>ICM</sub>     | Input common mode voltage—The common mode of the differential signal at the receiver.                                                                            |  |
|        | V <sub>ID</sub>      | Input differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver.     |  |
|        | V <sub>DIF(AC)</sub> | AC differential input voltage—Minimum AC input differential voltage required for switching.                                                                      |  |
|        | V <sub>DIF(DC)</sub> | DC differential input voltage— Minimum DC input differential voltage required for switching.                                                                     |  |
|        | V <sub>IH</sub>      | Voltage input high—The minimum positive voltage applied to the input which is accepted by the device as a logic high.                                            |  |
|        | V <sub>IH(AC)</sub>  | High-level AC input voltage                                                                                                                                      |  |
|        | V <sub>IH(DC)</sub>  | High-level DC input voltage                                                                                                                                      |  |
| V      | V <sub>IL</sub>      | Voltage input low—The maximum positive voltage applied to the input which is accepted by the device as a logic low.                                              |  |
|        | V <sub>IL(AC)</sub>  | Low-level AC input voltage                                                                                                                                       |  |
|        | V <sub>IL(DC)</sub>  | Low-level DC input voltage                                                                                                                                       |  |
|        | V <sub>OCM</sub>     | Output common mode voltage—The common mode of the differential signal at the transmitter.                                                                        |  |
|        | V <sub>OD</sub>      | Output differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the transmitter. |  |
|        | V <sub>SWING</sub>   | Differential input voltage                                                                                                                                       |  |
|        | V <sub>X</sub>       | Input differential cross point voltage                                                                                                                           |  |
|        | V <sub>OX</sub>      | Output differential cross point voltage                                                                                                                          |  |
| W      | W                    | High-speed I/O block—clock boost factor                                                                                                                          |  |
| X      |                      |                                                                                                                                                                  |  |
| Y      | _                    | _                                                                                                                                                                |  |
| Z      |                      |                                                                                                                                                                  |  |

### Table 60. Glossary (Part 4 of 4)