



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 234720                                                     |
| Number of Logic Elements/Cells | 622000                                                     |
| Total RAM Bits                 | 51200000                                                   |
| Number of I/O                  | 432                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 0.82V ~ 0.88V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                         |
| Package / Case                 | 1152-BBGA, FCBGA                                           |
| Supplier Device Package        | 1152-FBGA (35x35)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5sgxea7k3f35i3n |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Page 4 Electrical Characteristics

Table 5 lists the maximum allowed input overshoot voltage and the duration of the overshoot voltage as a percentage of device lifetime. The maximum allowed overshoot duration is specified as a percentage of high time over the lifetime of the device. A DC signal is equivalent to 100% of the duty cycle. For example, a signal that overshoots to 3.95 V can be at 3.95 V for only ~21% over the lifetime of the device; for a device lifetime of 10 years, the overshoot duration amounts to ~2 years.

**Table 5. Maximum Allowed Overshoot During Transitions** 

| Symbol  | Description      | Condition (V) | Overshoot Duration as %<br>@ T <sub>J</sub> = 100°C | Unit |
|---------|------------------|---------------|-----------------------------------------------------|------|
|         |                  | 3.8           | 100                                                 | %    |
|         |                  | 3.85          | 64                                                  | %    |
|         |                  | 3.9           | 36                                                  | %    |
|         |                  | 3.95          | 21                                                  | %    |
| Vi (AC) | AC input voltage | 4             | 12                                                  | %    |
|         |                  | 4.05          | 7                                                   | %    |
|         |                  | 4.1           | 4                                                   | %    |
|         |                  | 4.15          | 2                                                   | %    |
|         |                  | 4.2           | 1                                                   | %    |

Figure 1. Stratix V Device Overshoot Duration



Electrical Characteristics Page 9

### I/O Pin Leakage Current

Table 9 lists the Stratix V I/O pin leakage current specifications.

Table 9. I/O Pin Leakage Current for Stratix V Devices (1)

| Symbol          | Description        | Conditions                                 | Min | Тур | Max | Unit |
|-----------------|--------------------|--------------------------------------------|-----|-----|-----|------|
| I               | Input pin          | $V_I = 0 V to V_{CCIOMAX}$                 | -30 | _   | 30  | μΑ   |
| I <sub>OZ</sub> | Tri-stated I/O pin | $V_0 = 0 V \text{ to } V_{\text{CCIOMAX}}$ | -30 | _   | 30  | μΑ   |

#### Note to Table 9:

(1) If  $V_0 = V_{CCIO}$  to  $V_{CCIOMax}$ , 100  $\mu A$  of leakage current per I/O is expected.

### **Bus Hold Specifications**

Table 10 lists the Stratix V device family bus hold specifications.

Table 10. Bus Hold Parameters for Stratix V Devices

|                               |                   |                                                |       |      |       |      | V     | CIO  |       |      |       |      |      |
|-------------------------------|-------------------|------------------------------------------------|-------|------|-------|------|-------|------|-------|------|-------|------|------|
| Parameter                     | Symbol            | Conditions                                     | 1.2   | 2 V  | 1.9   | 5 V  | 1.8   | B V  | 2.    | 5 V  | 3.0   | V    | Unit |
|                               |                   |                                                | Min   | Max  |      |
| Low<br>sustaining<br>current  | I <sub>SUSL</sub> | V <sub>IN</sub> > V <sub>IL</sub><br>(maximum) | 22.5  | _    | 25.0  | _    | 30.0  | _    | 50.0  | _    | 70.0  | _    | μА   |
| High<br>sustaining<br>current | I <sub>SUSH</sub> | V <sub>IN</sub> < V <sub>IH</sub><br>(minimum) | -22.5 | _    | -25.0 | _    | -30.0 | _    | -50.0 | —    | -70.0 | _    | μА   |
| Low<br>overdrive<br>current   | I <sub>ODL</sub>  | 0V < V <sub>IN</sub> < V <sub>CCIO</sub>       | _     | 120  | _     | 160  | _     | 200  | _     | 300  | _     | 500  | μА   |
| High<br>overdrive<br>current  | I <sub>ODH</sub>  | 0V < V <sub>IN</sub> < V <sub>CCIO</sub>       | _     | -120 | _     | -160 | _     | -200 | _     | -300 | _     | -500 | μА   |
| Bus-hold<br>trip point        | V <sub>TRIP</sub> | _                                              | 0.45  | 0.95 | 0.50  | 1.00 | 0.68  | 1.07 | 0.70  | 1.70 | 0.80  | 2.00 | V    |

### **On-Chip Termination (OCT) Specifications**

If you enable OCT calibration, calibration is automatically performed at power-up for I/Os connected to the calibration block. Table 11 lists the Stratix V OCT termination calibration accuracy specifications.

Table 11. OCT Calibration Accuracy Specifications for Stratix V Devices (1) (Part 1 of 2)

|                     |                                                                     |                                                  |            | Calibratio | n Accuracy     |       |      |
|---------------------|---------------------------------------------------------------------|--------------------------------------------------|------------|------------|----------------|-------|------|
| Symbol              | Description                                                         | Conditions                                       | <b>C</b> 1 | C2,I2      | C3,I3,<br>I3YY | C4,I4 | Unit |
| 25-Ω R <sub>S</sub> | Internal series termination with calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15        | ±15        | ±15            | ±15   | %    |

Page 12 Electrical Characteristics

Table 13. OCT Variation after Power-Up Calibration for Stratix V Devices (Part 2 of 2) (1)

| Symbol | Description                                          | V <sub>CCIO</sub> (V) | Typical | Unit |
|--------|------------------------------------------------------|-----------------------|---------|------|
|        |                                                      | 3.0                   | 0.189   |      |
|        |                                                      | 2.5                   | 0.208   |      |
| dR/dT  | OCT variation with temperature without recalibration | 1.8                   | 0.266   | %/°C |
|        | Willout recalibration                                | 1.5                   | 0.273   | 1    |
|        |                                                      | 1.2                   | 0.317   |      |

#### Note to Table 13:

(1) Valid for a  $V_{\text{CCIO}}$  range of  $\pm 5\%$  and a temperature range of  $0^\circ$  to  $85^\circ\text{C}.$ 

### **Pin Capacitance**

Table 14 lists the Stratix V device family pin capacitance.

**Table 14. Pin Capacitance for Stratix V Devices** 

| Symbol             | Description                                                      | Value | Unit |
|--------------------|------------------------------------------------------------------|-------|------|
| C <sub>IOTB</sub>  | Input capacitance on the top and bottom I/O pins                 | 6     | pF   |
| C <sub>IOLR</sub>  | Input capacitance on the left and right I/O pins                 | 6     | pF   |
| C <sub>OUTFB</sub> | Input capacitance on dual-purpose clock output and feedback pins | 6     | pF   |

#### **Hot Socketing**

Table 15 lists the hot socketing specifications for Stratix V devices.

Table 15. Hot Socketing Specifications for Stratix V Devices

| Symbol                    | Description                                | Maximum             |
|---------------------------|--------------------------------------------|---------------------|
| I <sub>IOPIN (DC)</sub>   | DC current per I/O pin                     | 300 μΑ              |
| I <sub>IOPIN (AC)</sub>   | AC current per I/O pin                     | 8 mA <sup>(1)</sup> |
| I <sub>XCVR-TX (DC)</sub> | DC current per transceiver transmitter pin | 100 mA              |
| I <sub>XCVR-RX (DC)</sub> | DC current per transceiver receiver pin    | 50 mA               |

### Note to Table 15:

(1) The I/O ramp rate is 10 ns or more. For ramp rates faster than 10 ns,  $|I_{IOPIN}| = C dv/dt$ , in which C is the I/O pin capacitance and dv/dt is the slew rate.

Page 16 Electrical Characteristics

Table 21. Differential HSTL and HSUL I/O Standards for Stratix V Devices (Part 2 of 2)

| I/O                    |      | V <sub>CCIO</sub> (V) |      | V <sub>DIF(I</sub> | <sub>DC)</sub> (V)      |                                 | V <sub>X(AC)</sub> (V)    |                                 |                           | V <sub>CM(DC)</sub> (V    | )                         | V <sub>DIF(AC)</sub> (V) |                             |
|------------------------|------|-----------------------|------|--------------------|-------------------------|---------------------------------|---------------------------|---------------------------------|---------------------------|---------------------------|---------------------------|--------------------------|-----------------------------|
| Standard               | Min  | Тур                   | Max  | Min                | Max                     | Min                             | Тур                       | Max                             | Min                       | Тур                       | Max                       | Min                      | Max                         |
| HSTL-12<br>Class I, II | 1.14 | 1.2                   | 1.26 | 0.16               | V <sub>CCIO</sub> + 0.3 | _                               | 0.5*<br>V <sub>CCIO</sub> | _                               | 0.4*<br>V <sub>CCIO</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCIO</sub> | 0.3                      | V <sub>CCIO</sub><br>+ 0.48 |
| HSUL-12                | 1.14 | 1.2                   | 1.3  | 0.26               | 0.26                    | 0.5*V <sub>CCIO</sub><br>- 0.12 | 0.5*<br>V <sub>CCIO</sub> | 0.5*V <sub>CCIO</sub><br>+ 0.12 | 0.4*<br>V <sub>CCIO</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCIO</sub> | 0.44                     | 0.44                        |

Table 22. Differential I/O Standard Specifications for Stratix V Devices (7)

| I/O                          | Vc    | <sub>CIO</sub> (V) | (10)  |     | V <sub>ID</sub> (mV) <sup>(8)</sup> |     |      | $V_{ICM(DC)}$ (V)              |       | Vo    | D (V) ( | 6)  | V     | <sub>OCM</sub> (V) | (6)   |
|------------------------------|-------|--------------------|-------|-----|-------------------------------------|-----|------|--------------------------------|-------|-------|---------|-----|-------|--------------------|-------|
| Standard                     | Min   | Тур                | Max   | Min | Condition                           | Max | Min  | Condition                      | Max   | Min   | Тур     | Max | Min   | Тур                | Max   |
| PCML                         | Trar  | nsmitte            |       |     |                                     |     |      | of the high-s<br>I/O pin speci |       |       |         |     |       |                    | . For |
| 2.5 V                        | 2.375 | 2.5                | 2.625 | 100 | V <sub>CM</sub> =                   | _   | 0.05 | D <sub>MAX</sub> ≤ 700 Mbps    | 1.8   | 0.247 |         | 0.6 | 1.125 | 1.25               | 1.375 |
| LVDS (1)                     | 2.373 | 2.3                | 2.023 | 100 | 1.25 V                              |     | 1.05 | D <sub>MAX</sub> > 700 Mbps    | 1.55  | 0.247 | _       | 0.6 | 1.125 | 1.25               | 1.375 |
| BLVDS (5)                    | 2.375 | 2.5                | 2.625 | 100 | _                                   | _   | _    | _                              | _     | _     | _       | _   | _     |                    | _     |
| RSDS<br>(HIO) <sup>(2)</sup> | 2.375 | 2.5                | 2.625 | 100 | V <sub>CM</sub> = 1.25 V            | _   | 0.3  | _                              | 1.4   | 0.1   | 0.2     | 0.6 | 0.5   | 1.2                | 1.4   |
| Mini-<br>LVDS<br>(HIO) (3)   | 2.375 | 2.5                | 2.625 | 200 | _                                   | 600 | 0.4  | _                              | 1.325 | 0.25  | _       | 0.6 | 1     | 1.2                | 1.4   |
| LVPECL (4                    | _     | _                  | _     | 300 | _                                   | _   | 0.6  | D <sub>MAX</sub> ≤ 700 Mbps    | 1.8   | _     | _       | _   | _     | _                  | _     |
| ), (9)                       | _     | _                  | _     | 300 | _                                   | _   | 1    | D <sub>MAX</sub> > 700 Mbps    | 1.6   | _     | _       | _   | _     | _                  | _     |

#### Notes to Table 22:

- (1) For optimized LVDS receiver performance, the receiver voltage input range must be between 1.0 V to 1.6 V for data rates above 700 Mbps, and 0 V to 1.85 V for data rates below 700 Mbps.
- (2) For optimized RSDS receiver performance, the receiver voltage input range must be between 0.25 V to 1.45 V.
- (3) For optimized Mini-LVDS receiver performance, the receiver voltage input range must be between 0.3 V to 1.425 V.
- (4) For optimized LVPECL receiver performance, the receiver voltage input range must be between 0.85 V to 1.75 V for data rate above 700 Mbps and 0.45 V to 1.95 V for data rate below 700 Mbps.
- (5) There are no fixed  $V_{\text{ICM}}$ ,  $V_{\text{OD}}$ , and  $V_{\text{OCM}}$  specifications for BLVDS. They depend on the system topology.
- (6) RL range:  $90 \le RL \le 110 \Omega$ .
- (7) The 1.4-V and 1.5-V PCML transceiver I/O standard specifications are described in "Transceiver Performance Specifications" on page 18.
- (8) The minimum VID value is applicable over the entire common mode range, VCM.
- (9) LVPECL is only supported on dedicated clock input pins.
- (10) Differential inputs are powered by VCCPD which requires 2.5  $\rm V.$

# **Power Consumption**

Altera offers two ways to estimate power consumption for a design—the Excel-based Early Power Estimator and the Quartus<sup>®</sup> II PowerPlay Power Analyzer feature.

Electrical Characteristics Page 17



You typically use the interactive Excel-based Early Power Estimator before designing the FPGA to get a magnitude estimate of the device power. The Quartus II PowerPlay Power Analyzer provides better quality estimates based on the specifics of the design after you complete place-and-route. The PowerPlay Power Analyzer can apply a combination of user-entered, simulation-derived, and estimated signal activities that, when combined with detailed circuit models, yields very accurate power estimates.

For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*.

Switching Characteristics Page 19

Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 2 of 7)

| Symbol/                                                 | Conditions                                             | Trai  | nsceive<br>Grade | r Speed<br>1          | Trai  | nsceive<br>Grade | r Speed<br>2          | Trai  | nsceive<br>Grade | r Speed<br>3          | Unit        |
|---------------------------------------------------------|--------------------------------------------------------|-------|------------------|-----------------------|-------|------------------|-----------------------|-------|------------------|-----------------------|-------------|
| Description                                             |                                                        | Min   | Тур              | Max                   | Min   | Тур              | Max                   | Min   | Тур              | Max                   |             |
| Spread-spectrum<br>downspread                           | PCle                                                   | _     | 0 to<br>-0.5     | _                     | _     | 0 to<br>-0.5     | _                     | _     | 0 to<br>-0.5     | _                     | %           |
| On-chip<br>termination<br>resistors (21)                | _                                                      | _     | 100              | _                     | _     | 100              | _                     | _     | 100              | _                     | Ω           |
| Absolute V <sub>MAX</sub> <sup>(5)</sup>                | Dedicated<br>reference<br>clock pin                    | _     | _                | 1.6                   | _     | _                | 1.6                   | _     | _                | 1.6                   | V           |
|                                                         | RX reference clock pin                                 |       | _                | 1.2                   | _     | _                | 1.2                   | _     | _                | 1.2                   |             |
| Absolute V <sub>MIN</sub>                               | _                                                      | -0.4  |                  | _                     | -0.4  |                  | _                     | -0.4  | _                | _                     | V           |
| Peak-to-peak<br>differential input<br>voltage           | _                                                      | 200   | _                | 1600                  | 200   | _                | 1600                  | 200   | _                | 1600                  | mV          |
| V <sub>ICM</sub> (AC                                    | Dedicated<br>reference<br>clock pin                    | 1050/ | 1000/90          | 00/850 <sup>(2)</sup> | 1050/ | 1000/90          | 00/850 <sup>(2)</sup> | 1050/ | 1000/9           | 00/850 <sup>(2)</sup> | mV          |
| coupled) <sup>(3)</sup>                                 | RX reference clock pin                                 | 1.    | .0/0.9/0         | .85 <sup>(4)</sup>    | 1.    | 0/0.9/0          | .85 <sup>(4)</sup>    | 1.    | V                |                       |             |
| V <sub>ICM</sub> (DC coupled)                           | HCSL I/O<br>standard for<br>PCIe<br>reference<br>clock | 250   | _                | 550                   | 250   | _                | 550                   | 250   | _                | 550                   | mV          |
|                                                         | 100 Hz                                                 | _     | _                | -70                   | _     | _                | -70                   | _     | _                | -70                   | dBc/Hz      |
| Transmitter                                             | 1 kHz                                                  | _     | _                | -90                   | _     | _                | -90                   | _     | _                | -90                   | dBc/Hz      |
| REFCLK Phase<br>Noise                                   | 10 kHz                                                 |       | _                | -100                  | _     | _                | -100                  | _     | _                | -100                  | dBc/Hz      |
| (622 MHz) <sup>(20)</sup>                               | 100 kHz                                                | _     | _                | -110                  | _     | _                | -110                  | _     | _                | -110                  | dBc/Hz      |
|                                                         | ≥1 MHz                                                 | _     | _                | -120                  |       | _                | -120                  |       | _                | -120                  | dBc/Hz      |
| Transmitter<br>REFCLK Phase<br>Jitter<br>(100 MHz) (17) | 10 kHz to<br>1.5 MHz<br>(PCle)                         | _     | _                | 3                     | _     | _                | 3                     | _     | _                | 3                     | ps<br>(rms) |
| R <sub>REF</sub> (19)                                   | _                                                      | _     | 1800<br>±1%      | _                     | _     | 1800<br>±1%      | _                     | _     | 180<br>0<br>±1%  | _                     | Ω           |
| Transceiver Clock                                       | <u> </u>                                               |       |                  | _                     |       |                  | _                     |       |                  |                       |             |
| fixedclk clock frequency                                | PCIe<br>Receiver<br>Detect                             | _     | 100<br>or<br>125 | _                     | _     | 100<br>or<br>125 | _                     | _     | 100<br>or<br>125 | _                     | MHz         |

Page 20 Switching Characteristics

Table 23. Transceiver Specifications for Stratix V GX and GS Devices  $^{(1)}$  (Part 3 of 7)

| Symbol/                                                                                                                      | Conditions                                                                  | Trai | nsceive<br>Grade | r Speed<br>1 | Trai     | nsceive<br>Grade | r Speed<br>2 | Trar    | sceive<br>Grade | er Speed<br>e 3          | Unit |
|------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|------|------------------|--------------|----------|------------------|--------------|---------|-----------------|--------------------------|------|
| Description                                                                                                                  |                                                                             | Min  | Тур              | Max          | Min      | Тур              | Max          | Min     | Тур             | Max                      |      |
| Reconfiguration clock (mgmt_clk_clk) frequency                                                                               | _                                                                           | 100  | _                | 125          | 100      | _                | 125          | 100     | _               | 125                      | MHz  |
| Receiver                                                                                                                     |                                                                             |      |                  |              |          |                  |              |         |                 |                          |      |
| Supported I/O<br>Standards                                                                                                   | _                                                                           |      |                  | 1.4-V PCMI   | L, 1.5-V | PCML,            | 2.5-V PCM    | L, LVPE | CL, and         | d LVDS                   |      |
| Data rate<br>(Standard PCS)                                                                                                  | _                                                                           | 600  | _                | 12200        | 600      | _                | 12200        | 600     | _               | 8500/<br>10312.5<br>(24) | Mbps |
| Data rate<br>(10G PCS) (9), (23)                                                                                             | _                                                                           | 600  | _                | 14100        | 600      | _                | 12500        | 600     | _               | 8500/<br>10312.5<br>(24) | Mbps |
| Absolute V <sub>MAX</sub> for a receiver pin <sup>(5)</sup>                                                                  | _                                                                           | _    | _                | 1.2          | _        | _                | 1.2          | _       | _               | 1.2                      | V    |
| Absolute V <sub>MIN</sub> for a receiver pin                                                                                 | _                                                                           | -0.4 | _                | _            | -0.4     | _                | _            | -0.4    | _               | _                        | V    |
| Maximum peak-<br>to-peak<br>differential input<br>voltage V <sub>ID</sub> (diff p-<br>p) before device<br>configuration (22) | _                                                                           | _    | _                | 1.6          | _        | _                | 1.6          | _       | _               | 1.6                      | V    |
| Maximum peak-                                                                                                                | $V_{CCR\_GXB} = 1.0 \text{ V}/1.05 \text{ V} $ $(V_{ICM} = 0.70 \text{ V})$ | _    | _                | 2.0          | _        | _                | 2.0          | _       | _               | 2.0                      | V    |
| differential input<br>voltage V <sub>ID</sub> (diff p-<br>p) after device<br>configuration (18),                             | $V_{CCR\_GXB} = 0.90 \text{ V}$ $(V_{ICM} = 0.6 \text{ V})$                 |      | _                | 2.4          | _        | _                | 2.4          | _       | _               | 2.4                      | V    |
| (22)                                                                                                                         | $V_{CCR\_GXB} = 0.85 \text{ V}$ $(V_{ICM} = 0.6 \text{ V})$                 | _    | _                | 2.4          | _        | _                | 2.4          | _       | _               | 2.4                      | V    |
| Minimum differential eye opening at receiver serial input pins (6), (22), (27)                                               | _                                                                           | 85   | _                | _            | 85       | _                | _            | 85      | _               | _                        | mV   |

Page 22 Switching Characteristics

Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 5 of 7)

| Symbol/                                                               | Conditions                                        | Tra | nsceive<br>Grade     | r Speed<br>1 | Trai | nsceive<br>Grade | r Speed<br>2 | Trai | sceive<br>Grade | r Speed<br>e 3           | Unit |
|-----------------------------------------------------------------------|---------------------------------------------------|-----|----------------------|--------------|------|------------------|--------------|------|-----------------|--------------------------|------|
| Description                                                           |                                                   | Min | Тур                  | Max          | Min  | Тур              | Max          | Min  | Тур             | Max                      |      |
|                                                                       | DC Gain<br>Setting = 0                            |     | 0                    | _            | _    | 0                |              | _    | 0               | _                        | dB   |
|                                                                       | DC Gain<br>Setting = 1                            |     | 2                    | _            | _    | 2                |              | _    | 2               | _                        | dB   |
| Programmable<br>DC gain                                               | DC Gain<br>Setting = 2                            |     | 4                    | _            | _    | 4                | _            | _    | 4               | _                        | dB   |
|                                                                       | DC Gain<br>Setting = 3                            | _   | 6                    | _            | _    | 6                | _            | _    | 6               | _                        | dB   |
|                                                                       | DC Gain<br>Setting = 4                            | _   | 8                    | _            | _    | 8                | _            | _    | 8               | _                        | dB   |
| Transmitter                                                           |                                                   |     |                      |              |      |                  |              |      |                 |                          |      |
| Supported I/O<br>Standards                                            | _                                                 |     | 1.4-V and 1.5-V PCML |              |      |                  |              |      |                 |                          |      |
| Data rate<br>(Standard PCS)                                           | _                                                 | 600 | _                    | 12200        | 600  | _                | 12200        | 600  | _               | 8500/<br>10312.5<br>(24) | Mbps |
| Data rate<br>(10G PCS)                                                | _                                                 | 600 | _                    | 14100        | 600  | _                | 12500        | 600  | _               | 8500/<br>10312.5<br>(24) | Mbps |
|                                                                       | 85- $\Omega$ setting                              |     | 85 ±<br>20%          | _            | _    | 85 ± 20%         | _            | _    | 85 ± 20%        | _                        | Ω    |
| Differential on-                                                      | 100-Ω<br>setting                                  |     | 100<br>±<br>20%      | _            | _    | 100<br>±<br>20%  | _            | _    | 100<br>±<br>20% | _                        | Ω    |
| chip termination resistors                                            | 120-Ω<br>setting                                  | _   | 120<br>±<br>20%      | _            | _    | 120<br>±<br>20%  | _            | _    | 120<br>±<br>20% | _                        | Ω    |
|                                                                       | 150-Ω<br>setting                                  |     | 150<br>±<br>20%      | _            | _    | 150<br>±<br>20%  | _            | _    | 150<br>±<br>20% | _                        | Ω    |
| V <sub>OCM</sub> (AC coupled)                                         | 0.65-V<br>setting                                 | _   | 650                  | _            | _    | 650              | _            | _    | 650             | _                        | mV   |
| V <sub>OCM</sub> (DC<br>coupled)                                      | _                                                 |     | 650                  | _            | _    | 650              | _            | _    | 650             | _                        | mV   |
| Rise time (7)                                                         | 20% to 80%                                        | 30  | _                    | 160          | 30   | _                | 160          | 30   | _               | 160                      | ps   |
| Fall time <sup>(7)</sup>                                              | 80% to 20%                                        | 30  | _                    | 160          | 30   | _                | 160          | 30   |                 | 160                      | ps   |
| Intra-differential<br>pair skew                                       | Tx V <sub>CM</sub> = 0.5 V and slew rate of 15 ps | _   | _                    | 15           | _    | _                | 15           | _    | _               | 15                       | ps   |
| Intra-transceiver<br>block transmitter<br>channel-to-<br>channel skew | x6 PMA<br>bonded mode                             | _   | _                    | 120          | _    | _                | 120          | _    | _               | 120                      | ps   |

Page 28 Switching Characteristics

Table 27 shows the  $\ensuremath{V_{OD}}$  settings for the GX channel.

Table 27. Typical V $_{\text{OD}}$  Setting for GX Channel, TX Termination = 100  $\Omega$   $^{(2)}$ 

| Symbol                                | V <sub>OD</sub> Setting | V <sub>op</sub> Value<br>(mV) | V <sub>op</sub> Setting | V <sub>op</sub> Value<br>(mV) |
|---------------------------------------|-------------------------|-------------------------------|-------------------------|-------------------------------|
|                                       | 0 (1)                   | 0                             | 32                      | 640                           |
|                                       | 1 (1)                   | 20                            | 33                      | 660                           |
|                                       | 2 (1)                   | 40                            | 34                      | 680                           |
|                                       | 3 (1)                   | 60                            | 35                      | 700                           |
|                                       | 4 (1)                   | 80                            | 36                      | 720                           |
|                                       | 5 <sup>(1)</sup>        | 100                           | 37                      | 740                           |
|                                       | 6                       | 120                           | 38                      | 760                           |
|                                       | 7                       | 140                           | 39                      | 780                           |
|                                       | 8                       | 160                           | 40                      | 800                           |
|                                       | 9                       | 180                           | 41                      | 820                           |
|                                       | 10                      | 200                           | 42                      | 840                           |
|                                       | 11                      | 220                           | 43                      | 860                           |
|                                       | 12                      | 240                           | 44                      | 880                           |
|                                       | 13                      | 260                           | 45                      | 900                           |
|                                       | 14                      | 280                           | 46                      | 920                           |
| <b>V</b> op differential peak to peak | 15                      | 300                           | 47                      | 940                           |
| typical <sup>(3)</sup>                | 16                      | 320                           | 48                      | 960                           |
|                                       | 17                      | 340                           | 49                      | 980                           |
|                                       | 18                      | 360                           | 50                      | 1000                          |
|                                       | 19                      | 380                           | 51                      | 1020                          |
|                                       | 20                      | 400                           | 52                      | 1040                          |
|                                       | 21                      | 420                           | 53                      | 1060                          |
|                                       | 22                      | 440                           | 54                      | 1080                          |
|                                       | 23                      | 460                           | 55                      | 1100                          |
|                                       | 24                      | 480                           | 56                      | 1120                          |
|                                       | 25                      | 500                           | 57                      | 1140                          |
|                                       | 26                      | 520                           | 58                      | 1160                          |
|                                       | 27                      | 540                           | 59                      | 1180                          |
|                                       | 28                      | 560                           | 60                      | 1200                          |
|                                       | 29                      | 580                           | 61                      | 1220                          |
|                                       | 30                      | 600                           | 62                      | 1240                          |
|                                       | 31                      | 620                           | 63                      | 1260                          |

#### Note to Table 27:

- (1) If TX termination resistance =  $100\Omega$ , this VOD setting is illegal.
- (2) The tolerance is +/-20% for all VOD settings except for settings 2 and below.
- (3) Refer to Figure 2.

Page 30 Switching Characteristics

Table 28. Transceiver Specifications for Stratix V GT Devices (Part 1 of 5)  $^{(1)}$ 

| Symbol/                                                        | Conditions                                             | S         | Transceive<br>Speed Grade |              |                          | Transceive<br>peed Grade |              | Unit      |
|----------------------------------------------------------------|--------------------------------------------------------|-----------|---------------------------|--------------|--------------------------|--------------------------|--------------|-----------|
| Description                                                    |                                                        | Min       | Тур                       | Max          | Min                      | Тур                      | Max          | <b>5</b>  |
| Reference Clock                                                | l                                                      |           | <u>I</u>                  | U.           |                          |                          | <u>I</u>     | <u>I</u>  |
| Supported I/O<br>Standards                                     | Dedicated<br>reference<br>clock pin                    | 1.2-V PCN | 1L, 1.4-V PC              | ML, 1.5-V P( | CML, 2.5-V I<br>and HCSL | PCML, Diffe              | rential LVPE | ECL, LVDS |
| otandardo                                                      | RX reference clock pin                                 |           | 1.4-V PCML                | ., 1.5-V PCN | IL, 2.5-V PC             | ML, LVPEC                | L, and LVDS  | 3         |
| Input Reference Clock<br>Frequency (CMU<br>PLL) <sup>(6)</sup> | _                                                      | 40        | _                         | 710          | 40                       | _                        | 710          | MHz       |
| Input Reference Clock<br>Frequency (ATX PLL) (6)               | _                                                      | 100       | _                         | 710          | 100                      | _                        | 710          | MHz       |
| Rise time                                                      | 20% to 80%                                             | _         | _                         | 400          | _                        | _                        | 400          |           |
| Fall time                                                      | 80% to 20%                                             | _         | _                         | 400          | _                        | <u> </u>                 | 400          | ps        |
| Duty cycle                                                     | _                                                      | 45        | _                         | 55           | 45                       | _                        | 55           | %         |
| Spread-spectrum<br>modulating clock<br>frequency               | PCI Express<br>(PCIe)                                  | 30        | _                         | 33           | 30                       | _                        | 33           | kHz       |
| Spread-spectrum<br>downspread                                  | PCle                                                   |           | 0 to -0.5                 | _            | _                        | 0 to -0.5                | _            | %         |
| On-chip termination resistors (19)                             | _                                                      | _         | 100                       | _            | _                        | 100                      | _            | Ω         |
| Absolute V <sub>MAX</sub> (3)                                  | Dedicated<br>reference<br>clock pin                    | _         | _                         | 1.6          | _                        | _                        | 1.6          | V         |
|                                                                | RX reference<br>clock pin                              | _         | _                         | 1.2          | _                        | _                        | 1.2          |           |
| Absolute V <sub>MIN</sub>                                      | _                                                      | -0.4      | _                         | _            | -0.4                     |                          | _            | V         |
| Peak-to-peak<br>differential input<br>voltage                  | _                                                      | 200       | _                         | 1600         | 200                      | _                        | 1600         | mV        |
| V <sub>ICM</sub> (AC coupled)                                  | Dedicated<br>reference<br>clock pin                    |           | 1050/1000                 | 2)           | 1                        | 050/1000                 | 2)           | mV        |
|                                                                | RX reference clock pin                                 | 1         | .0/0.9/0.85               | (22)         | 1.                       | 0/0.9/0.85               | (22)         | V         |
| V <sub>ICM</sub> (DC coupled)                                  | HCSL I/O<br>standard for<br>PCIe<br>reference<br>clock | 250       | _                         | 550          | 250                      | _                        | 550          | mV        |

Switching Characteristics Page 31

Table 28. Transceiver Specifications for Stratix V GT Devices (Part 2 of 5)  $^{(1)}$ 

| Symbol/                                                                                                          | Conditions                                                    | S      | Transceive<br>peed Grade |              |              | Transceive<br>Deed Grade |             | Unit     |
|------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|--------|--------------------------|--------------|--------------|--------------------------|-------------|----------|
| Description                                                                                                      |                                                               | Min    | Тур                      | Max          | Min          | Тур                      | Max         | 1        |
|                                                                                                                  | 100 Hz                                                        | _      | _                        | -70          | _            | _                        | -70         |          |
| Transmitter REFCLK                                                                                               | 1 kHz                                                         | _      | _                        | -90          |              | _                        | -90         |          |
| Phase Noise (622                                                                                                 | 10 kHz                                                        | _      | _                        | -100         | _            | _                        | -100        | dBc/Hz   |
| MHz) <sup>(18)</sup>                                                                                             | 100 kHz                                                       | _      | _                        | -110         | _            | _                        | -110        |          |
|                                                                                                                  | ≥1 MHz                                                        |        | _                        | -120         | _            |                          | -120        | 1        |
| Transmitter REFCLK<br>Phase Jitter (100<br>MHz) <sup>(15)</sup>                                                  | 10 kHz to<br>1.5 MHz<br>(PCle)                                | _      | _                        | 3            | _            | _                        | 3           | ps (rms) |
| RREF (17)                                                                                                        | _                                                             | _      | 1800<br>± 1%             | _            | _            | 1800<br>± 1%             | _           | Ω        |
| Transceiver Clocks                                                                                               |                                                               |        |                          |              |              |                          |             |          |
| fixedclk clock<br>frequency                                                                                      | PCIe<br>Receiver<br>Detect                                    | _      | 100 or<br>125            | _            | _            | 100 or<br>125            | _           | MHz      |
| Reconfiguration clock<br>(mgmt_clk_clk)<br>frequency                                                             |                                                               | 100    | _                        | 125          | 100          |                          | 125         | MHz      |
| Receiver                                                                                                         |                                                               |        |                          |              |              |                          |             |          |
| Supported I/O<br>Standards                                                                                       | _                                                             |        | 1.4-V PCML               | , 1.5-V PCML | _, 2.5-V PCI | ML, LVPEC                | L, and LVDS | 6        |
| Data rate<br>(Standard PCS) (21)                                                                                 | GX channels                                                   | 600    | _                        | 8500         | 600          | _                        | 8500        | Mbps     |
| Data rate<br>(10G PCS) (21)                                                                                      | GX channels                                                   | 600    | _                        | 12,500       | 600          | _                        | 12,500      | Mbps     |
| Data rate                                                                                                        | GT channels                                                   | 19,600 | _                        | 28,050       | 19,600       | _                        | 25,780      | Mbps     |
| Absolute V <sub>MAX</sub> for a receiver pin <sup>(3)</sup>                                                      | GT channels                                                   | _      | _                        | 1.2          |              | _                        | 1.2         | V        |
| Absolute V <sub>MIN</sub> for a receiver pin                                                                     | GT channels                                                   | -0.4   | _                        | _            | -0.4         | _                        | _           | V        |
| Maximum peak-to-peak                                                                                             | GT channels                                                   |        | _                        | 1.6          | _            |                          | 1.6         | V        |
| differential input<br>voltage V <sub>ID</sub> (diff p-p)<br>before device<br>configuration <sup>(20)</sup>       | GX channels                                                   |        |                          |              | (8)          |                          |             |          |
|                                                                                                                  | GT channels                                                   |        |                          |              |              |                          |             |          |
| Maximum peak-to-peak differential input voltage V <sub>ID</sub> (diff p-p) after device configuration (16), (20) | $V_{CCR\_GTB} = 1.05 \text{ V} $ $(V_{ICM} = 0.65 \text{ V})$ | _      | _                        | 2.2          | _            | _                        | 2.2         | V        |
| oomiguration ', ' /                                                                                              | GX channels                                                   |        |                          |              | (8)          |                          | •           | •        |
| Minimum differential                                                                                             | GT channels                                                   | 200    | _                        | _            | 200          |                          | _           | mV       |
| eye opening at receiver serial input pins <sup>(4)</sup> , <sup>(20)</sup>                                       | GX channels                                                   |        |                          |              | (8)          |                          |             |          |

Page 34 Switching Characteristics

Table 28. Transceiver Specifications for Stratix V GT Devices (Part 5 of 5) (1)

| Symbol/<br>Description     | Conditions |     | Transceivei<br>peed Grade |     |     | Transceive<br>Deed Grade |     | Unit |
|----------------------------|------------|-----|---------------------------|-----|-----|--------------------------|-----|------|
|                            |            | Min | Тур                       | Max | Min | Тур                      | Max |      |
| t <sub>pll_lock</sub> (14) | _          | _   | _                         | 10  | _   | _                        | 10  | μs   |

#### Notes to Table 28:

- (1) Speed grades shown refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the *Stratix V Device Overview*.
- (2) The reference clock common mode voltage is equal to the VCCR\_GXB power supply level.
- (3) The device cannot tolerate prolonged operation at this absolute maximum.
- (4) The differential eye opening specification at the receiver input pins assumes that receiver equalization is disabled. If you enable receiver equalization, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level.
- (5) Refer to Figure 5 for the GT channel AC gain curves. The total effective AC gain is the AC gain minus the DC gain.
- (6) Refer to Figure 6 for the GT channel DC gain curves.
- (7) CFP2 optical modules require the host interface to have the receiver data pins differentially terminated with 100 Ω. The internal OCT feature is available after the Stratix V FPGA configuration is completed. Altera recommends that FPGA configuration is completed before inserting the optical module. Otherwise, minimize unnecessary removal and insertion with unconfigured devices.
- (8) Specifications for this parameter are the same as for Stratix V GX and GS devices. See Table 23 for specifications.
- (9) t<sub>LTB</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset.
- (10) tLTD is time required for the receiver CDR to start recovering valid data after the rx is lockedtodata signal goes high.
- (11) t<sub>LTD\_manual</sub> is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode.
- (12) t<sub>LTR\_LTD\_manual</sub> is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode.
- (13) tpll powerdown is the PLL powerdown minimum pulse width.
- (14) tpll lock is the time required for the transmitter CMU/ATX PLL to lock to the input reference clock frequency after coming out of reset.
- (15) To calculate the REFCLK rms phase jitter requirement for PCle at reference clock frequencies other than 100 MHz, use the following formula: REFCLK rms phase jitter at f(MHz) = REFCLK rms phase jitter at 100 MHz × 100/f.
- (16) The maximum peak to peak differential input voltage V<sub>ID</sub> after device configuration is equal to 4 × (absolute V<sub>MAX</sub> for receiver pin V<sub>ICM</sub>).
- (17) For ES devices, RREF is 2000  $\Omega$  ±1%.
- (18) To calculate the REFCLK phase noise requirement at frequencies other than 622 MHz, use the following formula: REFCLK phase noise at f(MHz) = REFCLK phase noise at 622 MHz + 20\*log(f/622).
- (19) SFP/+ optical modules require the host interface to have RD+/- differentially terminated with 100 Ω. The internal OCT feature is available after the Stratix V FPGA configuration is completed. Altera recommends that FPGA configuration is completed before inserting the optical module. Otherwise, minimize unnecessary removal and insertion with unconfigured devices.
- (20) Refer to Figure 4.
- (21) For oversampling design to support data rates less than the minimum specification, the CDR needs to be in LTR mode only.
- (22) This supply follows VCCR\_GXB for both GX and GT channels.
- (23) When you use fPLL as a TXPLL of the transceiver.

Page 38 Switching Characteristics

- XFI
- ASI
- HiGig/HiGig+
- HiGig2/HiGig2+
- Serial Data Converter (SDC)
- GPON
- SDI
- SONET
- Fibre Channel (FC)
- PCIe
- QPI
- SFF-8431

Download the Stratix V Characterization Report Tool to view the characterization report summary for these protocols.

# **Core Performance Specifications**

This section describes the clock tree, phase-locked loop (PLL), digital signal processing (DSP), memory blocks, configuration, and JTAG specifications.

# **Clock Tree Specifications**

Table 30 lists the clock tree specifications for Stratix V devices.

Table 30. Clock Tree Performance for Stratix V Devices (1)

|                              |                          | Performance              |        |      |  |  |  |  |
|------------------------------|--------------------------|--------------------------|--------|------|--|--|--|--|
| Symbol                       | C1, C2, C2L, I2, and I2L | C3, I3, I3L, and<br>I3YY | C4, I4 | Unit |  |  |  |  |
| Global and<br>Regional Clock | 717                      | 650                      | 580    | MHz  |  |  |  |  |
| Periphery Clock              | 550                      | 500                      | 500    | MHz  |  |  |  |  |

#### Note to Table 30:

(1) The Stratix V ES devices are limited to 600 MHz core clock tree performance.

Page 46 Switching Characteristics

Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 3 of 4)

|                                       |                                                                                           |     | C1  |      | C2, | C2L, I | 2, I2L | C3, | 13, I3L | ., I3YY |     | C4,I4 | 4    | ys ps ps Mbps |
|---------------------------------------|-------------------------------------------------------------------------------------------|-----|-----|------|-----|--------|--------|-----|---------|---------|-----|-------|------|---------------|
| Symbol                                | Conditions                                                                                | Min | Тур | Max  | Min | Тур    | Max    | Min | Тур     | Max     | Min | Тур   | Max  |               |
| t <sub>DUTY</sub>                     | Transmitter output clock duty cycle for both True and Emulated Differential I/O Standards | 45  | 50  | 55   | 45  | 50     | 55     | 45  | 50      | 55      | 45  | 50    | 55   | %             |
|                                       | True Differential<br>I/O Standards                                                        | _   | _   | 160  | _   | _      | 160    | _   | _       | 200     | _   | _     | 200  | ps            |
| t <sub>RISE</sub> & t <sub>FALL</sub> | Emulated Differential I/O Standards with three external output resistor networks          | _   |     | 250  | _   | _      | 250    | _   |         | 250     | _   |       | 300  | ps            |
|                                       | True Differential<br>I/O Standards                                                        | _   | _   | 150  | _   |        | 150    |     | _       | 150     |     | _     | 150  | ps            |
| TCCS                                  | Emulated<br>Differential I/O<br>Standards                                                 | _   | _   | 300  | _   | _      | 300    | _   |         | 300     | _   |       | 300  | ps            |
| Receiver                              |                                                                                           |     |     |      |     |        |        |     |         |         |     |       |      |               |
|                                       | SERDES factor J<br>= 3 to 10 (11), (12),<br>(13), (14), (15), (16)                        | 150 | _   | 1434 | 150 | _      | 1434   | 150 | _       | 1250    | 150 | _     | 1050 | Mbps          |
| True<br>Differential<br>I/O Standards | SERDES factor J ≥ 4  LVDS RX with DPA (12), (14), (15), (16)                              | 150 | _   | 1600 | 150 | _      | 1600   | 150 | _       | 1600    | 150 | _     | 1250 | Mbps          |
| - f <sub>HSDRDPA</sub><br>(data rate) | SERDES factor J<br>= 2,<br>uses DDR<br>Registers                                          | (6) | _   | (7)  | (6) | _      | (7)    | (6) |         | (7)     | (6) |       | (7)  | Mbps          |
|                                       | SERDES factor J<br>= 1,<br>uses SDR<br>Register                                           | (6) | _   | (7)  | (6) | _      | (7)    | (6) |         | (7)     | (6) | _     | (7)  | Mbps          |

Switching Characteristics Page 49

Table 38. LVDS Soft-CDR/DPA Sinusoidal Jitter Mask Values for a Data Rate  $\geq$  1.25 Gbps

| Jitter Fr | equency (Hz) | Sinusoidal Jitter (UI) |
|-----------|--------------|------------------------|
| F1        | 10,000       | 25.000                 |
| F2        | 17,565       | 25.000                 |
| F3        | 1,493,000    | 0.350                  |
| F4        | 50,000,000   | 0.350                  |

Figure 9 shows the **LVDS** soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate < 1.25 Gbps.

Figure 9. LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification for a Data Rate < 1.25 Gbps



# DLL Range, DQS Logic Block, and Memory Output Clock Jitter Specifications

Table 39 lists the DLL range specification for Stratix V devices. The DLL is always in 8-tap mode in Stratix V devices.

Table 39. DLL Range Specifications for Stratix V Devices (1)

| C1      | C2, C2L, I2, I2L | C3, I3, I3L, I3YY | C4,I4   | Unit |
|---------|------------------|-------------------|---------|------|
| 300-933 | 300-933          | 300-890           | 300-890 | MHz  |

#### Note to Table 39:

(1) Stratix V devices support memory interface frequencies lower than 300 MHz, although the reference clock that feeds the DLL must be at least 300 MHz. To support interfaces below 300 MHz, multiply the reference clock feeding the DLL to ensure the frequency is within the supported range of the DLL.

Table 40 lists the DQS phase offset delay per stage for Stratix V devices.

Table 40. DQS Phase Offset Delay Per Setting for Stratix V Devices (1), (2) (Part 1 of 2)

| Speed Grade      | Min | Max | Unit |
|------------------|-----|-----|------|
| C1               | 8   | 14  | ps   |
| C2, C2L, I2, I2L | 8   | 14  | ps   |
| C3,I3, I3L, I3YY | 8   | 15  | ps   |

Configuration Specification Page 53

| Table 46. | JTAG Timino | Parameters a | nd Values | for Stratix V Devices |
|-----------|-------------|--------------|-----------|-----------------------|
|-----------|-------------|--------------|-----------|-----------------------|

| Symbol            | Description                              | Min | Max               | Unit |
|-------------------|------------------------------------------|-----|-------------------|------|
| t <sub>JPH</sub>  | JTAG port hold time                      | 5   | _                 | ns   |
| t <sub>JPCO</sub> | JTAG port clock to output                | _   | 11 <sup>(1)</sup> | ns   |
| t <sub>JPZX</sub> | JTAG port high impedance to valid output | _   | 14 <sup>(1)</sup> | ns   |
| t <sub>JPXZ</sub> | JTAG port valid output to high impedance | _   | 14 <sup>(1)</sup> | ns   |

#### Notes to Table 46:

- (1) A 1 ns adder is required for each  $V_{CCIO}$  voltage step down from 3.0 V. For example,  $t_{JPCO}$  = 12 ns if  $V_{CCIO}$  of the TDO I/O bank = 2.5 V, or 13 ns if it equals 1.8 V.
- (2) The minimum TCK clock period is 167 ns if VCCBAT is within the range 1.2V-1.5V when you perform the volatile key programming.

# **Raw Binary File Size**

For the POR delay specification, refer to the "POR Delay Specification" section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices".

Table 47 lists the uncompressed raw binary file (.rbf) sizes for Stratix V devices.

Table 47. Uncompressed .rbf Sizes for Stratix V Devices

| Family Device |          | Package                      | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) (4), (5) |  |  |
|---------------|----------|------------------------------|--------------------------------|---------------------------------|--|--|
|               | 500)/40  | H35, F40, F35 <sup>(2)</sup> | 213,798,880                    | 562,392                         |  |  |
|               | 5SGXA3   | H29, F35 <sup>(3)</sup>      | 137,598,880                    | 564,504                         |  |  |
|               | 5SGXA4   | <del></del>                  |                                | 563,672                         |  |  |
|               | 5SGXA5   | _                            | 269,979,008                    | 562,392                         |  |  |
|               | 5SGXA7   | _                            | 269,979,008                    | 562,392                         |  |  |
| Stratix V GX  | 5SGXA9   | _                            | 342,742,976                    | 700,888                         |  |  |
|               | 5SGXAB   | _                            | 342,742,976                    | 700,888                         |  |  |
|               | 5SGXB5   | _                            | 270,528,640                    | 584,344                         |  |  |
|               | 5SGXB6   | _                            | 270,528,640                    | 584,344                         |  |  |
|               | 5SGXB9   | _                            | 342,742,976                    | 700,888                         |  |  |
|               | 5SGXBB   | _                            | 342,742,976                    | 700,888                         |  |  |
| Ctuativ V CT  | 5SGTC5   | _                            | 269,979,008                    | 562,392                         |  |  |
| Stratix V GT  | 5SGTC7 — | 269,979,008                  | 562,392                        |                                 |  |  |
|               | 5SGSD3   | <del>_</del>                 | 137,598,880                    | 564,504                         |  |  |
|               | FCCCD4   | F1517                        | 213,798,880                    | 563,672                         |  |  |
| Ctrativ V CC  | 5SGSD4   | _                            | 137,598,880                    | 564,504                         |  |  |
| Stratix V GS  | 5SGSD5   | <del>_</del>                 | 213,798,880                    | 563,672                         |  |  |
|               | 5SGSD6   | _                            | 293,441,888                    | 565,528                         |  |  |
|               | 5SGSD8   | _                            | 293,441,888                    | 565,528                         |  |  |

Page 56 Configuration Specification

Table 49. DCLK-to-DATA[] Ratio (1) (Part 2 of 2)

| Configuration<br>Scheme | Decompression   | Design Security | DCLK-to-DATA[]<br>Ratio |  |  |
|-------------------------|-----------------|-----------------|-------------------------|--|--|
|                         | Disabled        | Disabled        | 1                       |  |  |
| FPP ×32                 | Disabled        |                 | 4                       |  |  |
|                         | Enabled         | Disabled        | 8                       |  |  |
|                         | Enabled Enabled | Enabled         | 8                       |  |  |

#### Note to Table 49:

(1) Depending on the DCLK-to-DATA [] ratio, the host must send a DCLK frequency that is r times the data rate in bytes per second (Bps), or words per second (Wps). For example, in FPP ×16 when the DCLK-to-DATA [] ratio is 2, the DCLK frequency must be 2 times the data rate in Wps. Stratix V devices use the additional clock cycles to decrypt and decompress the configuration data.



If the DCLK-to-DATA[] ratio is greater than 1, at the end of configuration, you can only stop the DCLK (DCLK-to-DATA[] ratio -1) clock cycles after the last data is latched into the Stratix V device.

Figure 11 shows the configuration interface connections between the Stratix V device and a MAX II or MAX V device for single device configuration.

Figure 11. Single Device FPP Configuration Using an External Host



#### Notes to Figure 11:

- (1) Connect the resistor to a supply that provides an acceptable input signal for the Stratix V device. V<sub>CCPGM</sub> must be high enough to meet the V<sub>IH</sub> specification of the I/O on the device and the external host. Altera recommends powering up all configuration system I/Os with V<sub>CCPGM</sub>.
- (2) You can leave the nceo pin unconnected or use it as a user I/O pin when it does not feed another device's nce pin.
- (3) The MSEL pin settings vary for different data width, configuration voltage standards, and POR delay. To connect MSEL, refer to the MSEL Pin Settings section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.
- (4) If you use FPP  $\times 8$ , use DATA [7..0]. If you use FPP  $\times 16$ , use DATA [15..0].

Configuration Specification Page 57

## FPP Configuration Timing when DCLK-to-DATA [] = 1

Figure 12 shows the timing waveform for FPP configuration when using a MAX II or MAX V device as an external host. This waveform shows timing when the DCLK-to-DATA[] ratio is 1.

Figure 12. FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is 1 (1), (2)



#### Notes to Figure 12:

- (1) Use this timing waveform when the DCLK-to-DATA[] ratio is 1.
- (2) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic-high levels. When nCONFIG is pulled low, a reconfiguration cycle begins.
- (3) After power-up, the Stratix V device holds nSTATUS low for the time of the POR delay.
- (4) After power-up, before and during configuration, CONF DONE is low.
- (5) Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required.
- (6) For FPP ×16, use DATA [15..0]. For FPP ×8, use DATA [7..0]. DATA [31..0] are available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings.
- (7) To ensure a successful configuration, send the entire configuration data to the Stratix V device. CONF\_DONE is released high when the Stratix V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- (8) After the option bit to enable the <code>INIT\_DONE</code> pin is configured into the device, the <code>INIT\_DONE</code> goes low.

Configuration Specification Page 63

Table 54 lists the PS configuration timing parameters for Stratix V devices.

Table 54. PS Timing Parameters for Stratix V Devices

| Symbol                 | Parameter                                         | Minimum                                         | Maximum              | Units |
|------------------------|---------------------------------------------------|-------------------------------------------------|----------------------|-------|
| t <sub>CF2CD</sub>     | nCONFIG low to CONF_DONE low                      | _                                               | 600                  | ns    |
| t <sub>CF2ST0</sub>    | nCONFIG low to nSTATUS low                        | _                                               | 600                  | ns    |
| t <sub>CFG</sub>       | nCONFIG low pulse width                           | 2                                               |                      | μS    |
| t <sub>STATUS</sub>    | nstatus low pulse width                           | 268                                             | 1,506 <sup>(1)</sup> | μS    |
| t <sub>CF2ST1</sub>    | nCONFIG high to nSTATUS high                      | _                                               | 1,506 <sup>(2)</sup> | μS    |
| t <sub>CF2CK</sub> (5) | nCONFIG high to first rising edge on DCLK         | 1,506                                           |                      | μS    |
| t <sub>ST2CK</sub> (5) | nstatus high to first rising edge of DCLK         | 2                                               | _                    | μS    |
| t <sub>DSU</sub>       | DATA[] setup time before rising edge on DCLK      | 5.5                                             | _                    | ns    |
| t <sub>DH</sub>        | DATA[] hold time after rising edge on DCLK        | 0                                               |                      | ns    |
| t <sub>CH</sub>        | DCLK high time                                    | $0.45 \times 1/f_{MAX}$                         | _                    | S     |
| t <sub>CL</sub>        | DCLK low time                                     | $0.45 \times 1/f_{MAX}$                         | _                    | S     |
| t <sub>CLK</sub>       | DCLK period                                       | 1/f <sub>MAX</sub>                              |                      | S     |
| f <sub>MAX</sub>       | DCLK frequency                                    | _                                               | 125                  | MHz   |
| t <sub>CD2UM</sub>     | CONF_DONE high to user mode (3)                   | 175                                             | 437                  | μS    |
| t <sub>CD2CU</sub>     | CONF_DONE high to CLKUSR enabled                  | 4 × maximum  DCLK period                        | _                    | _     |
| t <sub>CD2UMC</sub>    | CONF_DONE high to user mode with CLKUSR option on | t <sub>CD2CU</sub> + (8576 × CLKUSR period) (4) | _                    | _     |

#### Notes to Table 54:

- (1) This value is applicable if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width.
- (2) This value is applicable if you do not delay configuration by externally holding the nSTATUS low.
- (3) The minimum and maximum numbers apply only if you choose the internal oscillator as the clock source for initializing the device.
- (4) To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the "Initialization" section.
- (5) If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification.

### Initialization

Table 55 lists the initialization clock source option, the applicable configuration schemes, and the maximum frequency.

Table 55. Initialization Clock Source Option and the Maximum Frequency

| Initialization Clock<br>Source | Configuration Schemes | Maximum<br>Frequency | Minimum Number of Clock<br>Cycles <sup>(1)</sup> |  |  |
|--------------------------------|-----------------------|----------------------|--------------------------------------------------|--|--|
| Internal Oscillator            | AS, PS, FPP           | 12.5 MHz             |                                                  |  |  |
| CLKUSR                         | AS, PS, FPP (2)       | 125 MHz              | 8576                                             |  |  |
| DCLK                           | PS, FPP               | 125 MHz              |                                                  |  |  |

#### Notes to Table 55:

- $(1) \quad \text{The minimum number of clock cycles required for device initialization}.$
- (2) To enable CLKUSR as the initialization clock source, turn on the Enable user-supplied start-up clock (CLKUSR) option in the Quartus II software from the General panel of the Device and Pin Options dialog box.

Page 64 I/O Timing

# **Remote System Upgrades**

Table 56 lists the timing parameter specifications for the remote system upgrade circuitry.

**Table 56. Remote System Upgrade Circuitry Timing Specifications** 

| Parameter                    | Minimum | Maximum | Unit |  |  |
|------------------------------|---------|---------|------|--|--|
| t <sub>RU_nCONFIG</sub> (1)  | 250     | _       | ns   |  |  |
| t <sub>RU_nRSTIMER</sub> (2) | 250     | _       | ns   |  |  |

#### Notes to Table 56:

- (1) This is equivalent to strobing the reconfiguration input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the Remote System Upgrade State Machine section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.
- (2) This is equivalent to strobing the reset\_timer input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the User Watchdog Timer section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.

# **User Watchdog Internal Circuitry Timing Specification**

Table 57 lists the operating range of the 12.5-MHz internal oscillator.

Table 57. 12.5-MHz Internal Oscillator Specifications

| Minimum Typical |     | Maximum | Units |  |  |
|-----------------|-----|---------|-------|--|--|
| 5.3             | 7.9 | 12.5    | MHz   |  |  |

# I/O Timing

Altera offers two ways to determine I/O timing—the Excel-based I/O Timing and the Quartus II Timing Analyzer.

Excel-based I/O timing provides pin timing performance for each device density and speed grade. The data is typically used prior to designing the FPGA to get an estimate of the timing budget as part of the link timing analysis. The Quartus II Timing Analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after you complete place-and-route.

You can download the Excel-based I/O Timing spreadsheet from the Stratix V Devices Documentation web page.

# **Programmable IOE Delay**

Table 58 lists the Stratix V IOE programmable delay settings.

Table 58. IOE Programmable Delay for Stratix V Devices (Part 1 of 2)

| Parameter | Avoilable | Available Offset (2) | Fast Model |            | Slow Model |       |       |       |       |             |       |      |
|-----------|-----------|----------------------|------------|------------|------------|-------|-------|-------|-------|-------------|-------|------|
|           |           |                      | Industrial | Commercial | C1         | C2    | C3    | C4    | 12    | 13,<br>13YY | 14    | Unit |
| D1        | 64        | 0                    | 0.464      | 0.493      | 0.838      | 0.838 | 0.924 | 1.011 | 0.844 | 0.921       | 1.006 | ns   |
| D2        | 32        | 0                    | 0.230      | 0.244      | 0.415      | 0.415 | 0.459 | 0.503 | 0.417 | 0.456       | 0.500 | ns   |