



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                           |
|--------------------------------|-----------------------------------------------------------|
| Product Status                 | Obsolete                                                  |
| Number of LABs/CLBs            | 234720                                                    |
| Number of Logic Elements/Cells | 622000                                                    |
| Total RAM Bits                 | 51200000                                                  |
| Number of I/O                  | 600                                                       |
| Number of Gates                | -                                                         |
| Voltage - Supply               | 0.87V ~ 0.93V                                             |
| Mounting Type                  | Surface Mount                                             |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                           |
| Package / Case                 | 1517-BBGA, FCBGA                                          |
| Supplier Device Package        | 1517-FBGA (40x40)                                         |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5sgxea7n1f40c2 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Electrical Characteristics Page 9

### I/O Pin Leakage Current

Table 9 lists the Stratix V I/O pin leakage current specifications.

Table 9. I/O Pin Leakage Current for Stratix V Devices (1)

| Symbol          | Description        | Conditions                                 | Min | Тур | Max | Unit |
|-----------------|--------------------|--------------------------------------------|-----|-----|-----|------|
| I               | Input pin          | $V_I = 0 V to V_{CCIOMAX}$                 | -30 | _   | 30  | μΑ   |
| I <sub>OZ</sub> | Tri-stated I/O pin | $V_0 = 0 V \text{ to } V_{\text{CCIOMAX}}$ | -30 | _   | 30  | μΑ   |

#### Note to Table 9:

(1) If  $V_0 = V_{CCIO}$  to  $V_{CCIOMax}$ , 100  $\mu A$  of leakage current per I/O is expected.

### **Bus Hold Specifications**

Table 10 lists the Stratix V device family bus hold specifications.

Table 10. Bus Hold Parameters for Stratix V Devices

|                               |                   | bol Conditions                                 | V <sub>CCIO</sub> |      |       |      |       |      |       |      |       |      |      |
|-------------------------------|-------------------|------------------------------------------------|-------------------|------|-------|------|-------|------|-------|------|-------|------|------|
| Parameter                     | Symbol            |                                                | 1.2 V             |      | 1.5 V |      | 1.8 V |      | 2.5 V |      | 3.0 V |      | Unit |
|                               |                   |                                                | Min               | Max  | Min   | Max  | Min   | Max  | Min   | Max  | Min   | Max  |      |
| Low<br>sustaining<br>current  | I <sub>SUSL</sub> | V <sub>IN</sub> > V <sub>IL</sub><br>(maximum) | 22.5              | _    | 25.0  | _    | 30.0  | _    | 50.0  | _    | 70.0  | _    | μА   |
| High<br>sustaining<br>current | I <sub>SUSH</sub> | V <sub>IN</sub> < V <sub>IH</sub><br>(minimum) | -22.5             | _    | -25.0 | _    | -30.0 | _    | -50.0 | —    | -70.0 |      | μА   |
| Low<br>overdrive<br>current   | I <sub>ODL</sub>  | 0V < V <sub>IN</sub> < V <sub>CCIO</sub>       | _                 | 120  | _     | 160  | _     | 200  | _     | 300  | _     | 500  | μА   |
| High<br>overdrive<br>current  | I <sub>ODH</sub>  | 0V < V <sub>IN</sub> < V <sub>CCIO</sub>       | _                 | -120 | _     | -160 | _     | -200 | _     | -300 | _     | -500 | μА   |
| Bus-hold<br>trip point        | V <sub>TRIP</sub> | _                                              | 0.45              | 0.95 | 0.50  | 1.00 | 0.68  | 1.07 | 0.70  | 1.70 | 0.80  | 2.00 | V    |

### **On-Chip Termination (OCT) Specifications**

If you enable OCT calibration, calibration is automatically performed at power-up for I/Os connected to the calibration block. Table 11 lists the Stratix V OCT termination calibration accuracy specifications.

Table 11. OCT Calibration Accuracy Specifications for Stratix V Devices (1) (Part 1 of 2)

|                     |                                                                     |                                                  | Calibration Accuracy |       |                      |     |      |  |
|---------------------|---------------------------------------------------------------------|--------------------------------------------------|----------------------|-------|----------------------|-----|------|--|
| Symbol              | Description                                                         | Conditions                                       | <b>C</b> 1           | C2,I2 | C3,I3,<br>I3YY C4,I4 |     | Unit |  |
| 25-Ω R <sub>S</sub> | Internal series termination with calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15                  | ±15   | ±15                  | ±15 | %    |  |

Electrical Characteristics Page 11

|                      |                                                                        |                                   | Resistance Tolerance |       |                 |        |      |  |
|----------------------|------------------------------------------------------------------------|-----------------------------------|----------------------|-------|-----------------|--------|------|--|
| Symbol               | Description                                                            | Conditions                        | C1                   | C2,I2 | C3, I3,<br>I3YY | C4, I4 | Unit |  |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 1.8 and 1.5 V | ±30                  | ±30   | ±40             | ±40    | %    |  |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 V         | ±35                  | ±35   | ±50             | ±50    | %    |  |
| 100-Ω R <sub>D</sub> | Internal differential termination (100-Ω setting)                      | V <sub>CCPD</sub> = 2.5 V         | ±25                  | ±25   | ±25             | ±25    | %    |  |

Calibration accuracy for the calibrated series and parallel OCTs are applicable at the moment of calibration. When voltage and temperature conditions change after calibration, the tolerance may change.

OCT calibration is automatically performed at power-up for OCT-enabled I/Os. Table 13 lists the OCT variation with temperature and voltage after power-up calibration. Use Table 13 to determine the OCT variation after power-up calibration and Equation 1 to determine the OCT variation without recalibration.

Equation 1. OCT Variation Without Recalibration for Stratix V Devices (1), (2), (3), (4), (5), (6)

$$R_{OCT} = R_{SCAL} \Big( 1 + \langle \frac{dR}{dT} \times \Delta T \rangle \pm \langle \frac{dR}{dV} \times \Delta V \rangle \Big)$$

#### Notes to Equation 1:

- (1) The  $R_{OCT}$  value shows the range of OCT resistance with the variation of temperature and  $V_{CCIO}$ .
- (2) R<sub>SCAL</sub> is the OCT resistance value at power-up.
- (3)  $\Delta T$  is the variation of temperature with respect to the temperature at power-up.
- (4)  $\Delta V$  is the variation of voltage with respect to the  $V_{CCIO}$  at power-up.
- (5) dR/dT is the percentage change of  $R_{SCAL}$  with temperature.
- (6) dR/dV is the percentage change of  $R_{SCAL}$  with voltage.

Table 13 lists the on-chip termination variation after power-up calibration.

Table 13. OCT Variation after Power-Up Calibration for Stratix V Devices (Part 1 of 2) (1)

| Symbol | Description                                      | V <sub>CCIO</sub> (V) | Typical | Unit |
|--------|--------------------------------------------------|-----------------------|---------|------|
|        |                                                  | 3.0                   | 0.0297  |      |
|        | 007                                              | 2.5                   | 0.0344  |      |
| dR/dV  | OCT variation with voltage without recalibration | 1.8                   | 0.0499  | %/mV |
|        |                                                  | 1.5                   | 0.0744  |      |
|        |                                                  | 1.2                   | 0.1241  |      |

Page 12 Electrical Characteristics

Table 13. OCT Variation after Power-Up Calibration for Stratix V Devices (Part 2 of 2) (1)

| Symbol | Description                                          | V <sub>CCIO</sub> (V) | Typical | Unit |
|--------|------------------------------------------------------|-----------------------|---------|------|
|        |                                                      | 3.0                   | 0.189   |      |
|        |                                                      | 2.5                   | 0.208   | %/°C |
| dR/dT  | OCT variation with temperature without recalibration | 1.8                   | 0.266   |      |
|        |                                                      | 1.5                   | 0.273   | 1    |
|        |                                                      | 1.2                   | 0.317   |      |

#### Note to Table 13:

(1) Valid for a  $V_{\text{CCIO}}$  range of  $\pm 5\%$  and a temperature range of  $0^\circ$  to  $85^\circ\text{C}.$ 

### **Pin Capacitance**

Table 14 lists the Stratix V device family pin capacitance.

**Table 14. Pin Capacitance for Stratix V Devices** 

| Symbol             | Description                                                      | Value | Unit |
|--------------------|------------------------------------------------------------------|-------|------|
| C <sub>IOTB</sub>  | Input capacitance on the top and bottom I/O pins                 | 6     | pF   |
| C <sub>IOLR</sub>  | Input capacitance on the left and right I/O pins                 | 6     | pF   |
| C <sub>OUTFB</sub> | Input capacitance on dual-purpose clock output and feedback pins | 6     | pF   |

#### **Hot Socketing**

Table 15 lists the hot socketing specifications for Stratix V devices.

Table 15. Hot Socketing Specifications for Stratix V Devices

| Symbol                    | Description                                | Maximum             |
|---------------------------|--------------------------------------------|---------------------|
| I <sub>IOPIN (DC)</sub>   | DC current per I/O pin                     | 300 μΑ              |
| I <sub>IOPIN (AC)</sub>   | AC current per I/O pin                     | 8 mA <sup>(1)</sup> |
| I <sub>XCVR-TX (DC)</sub> | DC current per transceiver transmitter pin | 100 mA              |
| I <sub>XCVR-RX (DC)</sub> | DC current per transceiver receiver pin    | 50 mA               |

### Note to Table 15:

(1) The I/O ramp rate is 10 ns or more. For ramp rates faster than 10 ns,  $|I_{IOPIN}| = C dv/dt$ , in which C is the I/O pin capacitance and dv/dt is the slew rate.

Electrical Characteristics Page 13

### **Internal Weak Pull-Up Resistor**

Table 16 lists the weak pull-up resistor values for Stratix V devices.

Table 16. Internal Weak Pull-Up Resistor for Stratix V Devices (1), (2)

| Symbol          | Description                                                                   | V <sub>CC10</sub> Conditions<br>(V) <sup>(3)</sup> | Value <sup>(4)</sup> | Unit |
|-----------------|-------------------------------------------------------------------------------|----------------------------------------------------|----------------------|------|
|                 |                                                                               | 3.0 ±5%                                            | 25                   | kΩ   |
|                 |                                                                               | 2.5 ±5%                                            | 25                   | kΩ   |
|                 | Value of the I/O pin pull-up resistor before                                  | 1.8 ±5%                                            | 25                   | kΩ   |
| R <sub>PU</sub> | and during configuration, as well as user mode if you enable the programmable | 1.5 ±5%                                            | 25                   | kΩ   |
|                 | pull-up resistor option.                                                      | 1.35 ±5%                                           | 25                   | kΩ   |
|                 |                                                                               | 1.25 ±5%                                           | 25                   | kΩ   |
|                 |                                                                               | 1.2 ±5%                                            | 25                   | kΩ   |

#### Notes to Table 16:

- (1) All I/O pins have an option to enable the weak pull-up resistor except the configuration, test, and JTAG pins.
- (2) The internal weak pull-down feature is only available for the JTAG TCK pin. The typical value for this internal weak pull-down resistor is approximately 25 k $\Omega$ .
- (3) The pin pull-up resistance values may be lower if an external source drives the pin higher than  $V_{\text{CCIO}}$ .
- (4) These specifications are valid with a ±10% tolerance to cover changes over PVT.

### I/O Standard Specifications

Table 17 through Table 22 list the input voltage ( $V_{IH}$  and  $V_{IL}$ ), output voltage ( $V_{OH}$  and  $V_{OL}$ ), and current drive characteristics ( $I_{OH}$  and  $I_{OL}$ ) for various I/O standards supported by Stratix V devices. These tables also show the Stratix V device family I/O standard specifications. The  $V_{OL}$  and  $V_{OH}$  values are valid at the corresponding  $I_{OH}$  and  $I_{OL}$ , respectively.

For an explanation of the terms used in Table 17 through Table 22, refer to "Glossary" on page 65. For tolerance calculations across all SSTL and HSTL I/O standards, refer to Altera knowledge base solution rd07262012\_486.

Table 17. Single-Ended I/O Standards for Stratix V Devices

| 1/0      | V <sub>CCIO</sub> (V) |     | V <sub>IL</sub> (V) |      | V <sub>IH</sub>             | (V)                         | V <sub>OL</sub> (V)     | V <sub>OH</sub> (V)         | I <sub>OL</sub>             | I <sub>OH</sub> |      |
|----------|-----------------------|-----|---------------------|------|-----------------------------|-----------------------------|-------------------------|-----------------------------|-----------------------------|-----------------|------|
| Standard | Min                   | Тур | Max                 | Min  | Max                         | Min                         | Max                     | Max                         | Min                         | (mA)            | (mA) |
| LVTTL    | 2.85                  | 3   | 3.15                | -0.3 | 0.8                         | 1.7                         | 3.6                     | 0.4                         | 2.4                         | 2               | -2   |
| LVCMOS   | 2.85                  | 3   | 3.15                | -0.3 | 0.8                         | 1.7                         | 3.6                     | 0.2                         | V <sub>CCIO</sub> - 0.2     | 0.1             | -0.1 |
| 2.5 V    | 2.375                 | 2.5 | 2.625               | -0.3 | 0.7                         | 1.7                         | 3.6                     | 0.4                         | 2                           | 1               | -1   |
| 1.8 V    | 1.71                  | 1.8 | 1.89                | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.45                        | V <sub>CCIO</sub> –<br>0.45 | 2               | -2   |
| 1.5 V    | 1.425                 | 1.5 | 1.575               | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.25 *<br>V <sub>CCIO</sub> | 0.75 *<br>V <sub>CCIO</sub> | 2               | -2   |
| 1.2 V    | 1.14                  | 1.2 | 1.26                | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.25 *<br>V <sub>CCIO</sub> | 0.75 *<br>V <sub>CCIO</sub> | 2               | -2   |

Page 18 Switching Characteristics

## **Switching Characteristics**

This section provides performance characteristics of the Stratix V core and periphery blocks.

These characteristics can be designated as Preliminary or Final.

- Preliminary characteristics are created using simulation results, process data, and other known parameters. The title of these tables show the designation as "Preliminary."
- Final numbers are based on actual silicon characterization and testing. The numbers reflect the actual performance of the device under worst-case silicon process, voltage, and junction temperature conditions. There are no designations on finalized tables.

## **Transceiver Performance Specifications**

This section describes transceiver performance specifications.

Table 23 lists the Stratix V GX and GS transceiver specifications.

Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 1 of 7)

| Symbol/                                                        | Conditions                                                        | Trai  | nsceive<br>Grade                                                                   | r Speed<br>1 | Trar | sceive<br>Grade | r Speed<br>2 | Tran | sceive<br>Grade | r Speed<br>3 | Unit     |  |
|----------------------------------------------------------------|-------------------------------------------------------------------|-------|------------------------------------------------------------------------------------|--------------|------|-----------------|--------------|------|-----------------|--------------|----------|--|
| Description                                                    |                                                                   | Min   | Тур                                                                                | Max          | Min  | Тур             | Max          | Min  | Тур             | Max          |          |  |
| Reference Clock                                                |                                                                   |       |                                                                                    |              |      |                 |              |      |                 |              |          |  |
| Supported I/O<br>Standards                                     | Dedicated<br>reference<br>clock pin                               | 1.2-V | 1.2-V PCML, 1.4-V PCML, 1.5-V PCML, 2.5-V PCML, Differential LVPECL, LVDS, an HCSL |              |      |                 |              |      |                 |              | /DS, and |  |
| Sidiludius                                                     | RX reference clock pin                                            |       | 1.4-V PCML, 1.5-V PCML, 2.5-V PCML, LVPECL, and LVDS                               |              |      |                 |              |      |                 |              |          |  |
| Input Reference<br>Clock Frequency<br>(CMU PLL) (8)            | _                                                                 | 40    | _                                                                                  | 710          | 40   |                 | 710          | 40   | _               | 710          | MHz      |  |
| Input Reference<br>Clock Frequency<br>(ATX PLL) <sup>(8)</sup> | _                                                                 | 100   |                                                                                    | 710          | 100  |                 | 710          | 100  | _               | 710          | MHz      |  |
| Rise time                                                      | Measure at<br>±60 mV of<br>differential<br>signal <sup>(26)</sup> | _     | _                                                                                  | 400          | _    |                 | 400          | _    | _               | 400          | nc       |  |
| Fall time                                                      | Measure at<br>±60 mV of<br>differential<br>signal <sup>(26)</sup> | _     | _                                                                                  | 400          | _    | _               | 400          | _    | _               | 400          | ps       |  |
| Duty cycle                                                     | _                                                                 | 45    | _                                                                                  | 55           | 45   | _               | 55           | 45   | _               | 55           | %        |  |
| Spread-spectrum<br>modulating clock<br>frequency               | PCI Express®<br>(PCIe®)                                           | 30    | _                                                                                  | 33           | 30   |                 | 33           | 30   | _               | 33           | kHz      |  |

Table 26 shows the approximate maximum data rate using the 10G PCS.

Table 26. Stratix V 10G PCS Approximate Maximum Data Rate (1)

| Mode (2)            | Transceiver | PMA Width                                | 64           | 40    | 40    | 40   | 32       | 32    |  |
|---------------------|-------------|------------------------------------------|--------------|-------|-------|------|----------|-------|--|
| Widue (2)           | Speed Grade | PCS Width                                | 64           | 66/67 | 50    | 40   | 64/66/67 | 32    |  |
|                     | 1           | C1, C2, C2L, I2, I2L<br>core speed grade | 14.1         | 14.1  | 10.69 | 14.1 | 13.6     | 13.6  |  |
|                     | 2           | C1, C2, C2L, I2, I2L<br>core speed grade | 12.5         | 12.5  | 10.69 | 12.5 | 12.5     | 12.5  |  |
|                     | ۷           | C3, I3, I3L<br>core speed grade          | 12.5         | 12.5  | 10.69 | 12.5 | 10.88    | 10.88 |  |
| FIFO or<br>Register |             | C1, C2, C2L, I2, I2L<br>core speed grade |              |       |       |      |          |       |  |
|                     | 3           | C3, I3, I3L<br>core speed grade          |              |       | 8.5   | Gbps |          |       |  |
|                     | 3           | C4, I4<br>core speed grade               |              |       |       |      |          |       |  |
|                     |             | I3YY<br>core speed grade                 | 10.3125 Gbps |       |       |      |          |       |  |

#### Notes to Table 26:

<sup>(1)</sup> The maximum data rate is in Gbps.

<sup>(2)</sup> The Phase Compensation FIFO can be configured in FIFO mode or register mode. In the FIFO mode, the pointers are not fixed, and the latency can vary. In the register mode the pointers are fixed for low latency.

Page 30 Switching Characteristics

Table 28. Transceiver Specifications for Stratix V GT Devices (Part 1 of 5)  $^{(1)}$ 

| Symbol/                                                        | Conditions                                             | S         | Transceive<br>Speed Grade |              |                          | Transceive<br>peed Grade |              | Unit      |
|----------------------------------------------------------------|--------------------------------------------------------|-----------|---------------------------|--------------|--------------------------|--------------------------|--------------|-----------|
| Description                                                    |                                                        | Min       | Тур                       | Max          | Min                      | Тур                      | Max          | <b>5</b>  |
| Reference Clock                                                | l                                                      |           | <u>I</u>                  | U.           |                          |                          | <u>I</u>     | <u>I</u>  |
| Supported I/O<br>Standards                                     | Dedicated<br>reference<br>clock pin                    | 1.2-V PCN | 1L, 1.4-V PC              | ML, 1.5-V P( | CML, 2.5-V I<br>and HCSL | PCML, Diffe              | rential LVPE | ECL, LVDS |
| otandardo                                                      | RX reference clock pin                                 |           | 1.4-V PCML                | ., 1.5-V PCN | IL, 2.5-V PC             | ML, LVPEC                | L, and LVDS  | 3         |
| Input Reference Clock<br>Frequency (CMU<br>PLL) <sup>(6)</sup> | _                                                      | 40        | _                         | 710          | 40                       | _                        | 710          | MHz       |
| Input Reference Clock<br>Frequency (ATX PLL) (6)               | _                                                      | 100       | _                         | 710          | 100                      | _                        | 710          | MHz       |
| Rise time                                                      | 20% to 80%                                             | _         | _                         | 400          | _                        | _                        | 400          |           |
| Fall time                                                      | 80% to 20%                                             | _         | _                         | 400          | _                        | <u> </u>                 | 400          | ps        |
| Duty cycle                                                     | _                                                      | 45        | _                         | 55           | 45                       | _                        | 55           | %         |
| Spread-spectrum<br>modulating clock<br>frequency               | PCI Express<br>(PCIe)                                  | 30        | _                         | 33           | 30                       | _                        | 33           | kHz       |
| Spread-spectrum<br>downspread                                  | PCle                                                   |           | 0 to -0.5                 | _            | _                        | 0 to -0.5                | _            | %         |
| On-chip termination resistors (19)                             | _                                                      | _         | 100                       | _            | _                        | 100                      | _            | Ω         |
| Absolute V <sub>MAX</sub> (3)                                  | Dedicated<br>reference<br>clock pin                    | _         | _                         | 1.6          | _                        | _                        | 1.6          | V         |
|                                                                | RX reference<br>clock pin                              | _         | _                         | 1.2          | _                        | _                        | 1.2          |           |
| Absolute V <sub>MIN</sub>                                      | _                                                      | -0.4      | _                         | _            | -0.4                     |                          | _            | V         |
| Peak-to-peak<br>differential input<br>voltage                  | _                                                      | 200       | _                         | 1600         | 200                      | _                        | 1600         | mV        |
| V <sub>ICM</sub> (AC coupled)                                  | Dedicated<br>reference<br>clock pin                    |           | 1050/1000                 | 2)           | 1                        | 050/1000                 | 2)           | mV        |
|                                                                | RX reference clock pin                                 | 1         | .0/0.9/0.85               | (22)         | 1.                       | 0/0.9/0.85               | (22)         | V         |
| V <sub>ICM</sub> (DC coupled)                                  | HCSL I/O<br>standard for<br>PCIe<br>reference<br>clock | 250       | _                         | 550          | 250                      | _                        | 550          | mV        |

Page 36 Switching Characteristics

Figure 4 shows the differential transmitter output waveform.

Figure 4. Differential Transmitter/Receiver Output/Input Waveform



Figure 5 shows the Stratix V AC gain curves for GT channels.

Figure 5. AC Gain Curves for GT Channels

## **PLL Specifications**

Table 31 lists the Stratix V PLL specifications when operating in both the commercial junction temperature range (0° to 85°C) and the industrial junction temperature range ( $-40^{\circ}$  to  $100^{\circ}$ C).

Table 31. PLL Specifications for Stratix V Devices (Part 1 of 3)

| Symbol                          | Parameter                                                                                                | Min | Тур | Max                | Unit |
|---------------------------------|----------------------------------------------------------------------------------------------------------|-----|-----|--------------------|------|
|                                 | Input clock frequency (C1, C2, C2L, I2, and I2L speed grades)                                            | 5   | _   | 800 (1)            | MHz  |
| f <sub>IN</sub>                 | Input clock frequency (C3, I3, I3L, and I3YY speed grades)                                               | 5   | _   | 800 (1)            | MHz  |
|                                 | Input clock frequency (C4, I4 speed grades)                                                              | 5   | _   | 650 <sup>(1)</sup> | MHz  |
| INPFD                           | Input frequency to the PFD                                                                               | 5   | _   | 325                | MHz  |
| FINPFD                          | Fractional Input clock frequency to the PFD                                                              | 50  | _   | 160                | MHz  |
|                                 | PLL VCO operating range (C1, C2, C2L, I2, I2L speed grades)                                              | 600 | _   | 1600               | MHz  |
| f <sub>vco</sub> <sup>(9)</sup> | PLL VCO operating range (C3, I3, I3L, I3YY speed grades)                                                 | 600 | _   | 1600               | MHz  |
|                                 | PLL VCO operating range (C4, I4 speed grades)                                                            | 600 | _   | 1300               | MHz  |
| EINDUTY                         | Input clock or external feedback clock input duty cycle                                                  | 40  | _   | 60                 | %    |
|                                 | Output frequency for an internal global or regional clock (C1, C2, C2L, I2, I2L speed grades)            | _   | _   | 717 (2)            | MHz  |
| Гоит                            | Output frequency for an internal global or regional clock (C3, I3, I3L speed grades)                     | _   | _   | 650 <sup>(2)</sup> | MHz  |
|                                 | Output frequency for an internal global or regional clock (C4, I4 speed grades)                          | _   | _   | 580 <sup>(2)</sup> | MHz  |
|                                 | Output frequency for an external clock output (C1, C2, C2L, I2, I2L speed grades)                        | _   | _   | 800 (2)            | MHz  |
| f <sub>OUT_EXT</sub>            | Output frequency for an external clock output (C3, I3, I3L speed grades)                                 | _   | _   | 667 (2)            | MHz  |
|                                 | Output frequency for an external clock output (C4, I4 speed grades)                                      | _   | _   | 553 <sup>(2)</sup> | MHz  |
| t <sub>оитриту</sub>            | Duty cycle for a dedicated external clock output (when set to <b>50%</b> )                               | 45  | 50  | 55                 | %    |
| FCOMP                           | External feedback clock compensation time                                                                | _   |     | 10                 | ns   |
| DYCONFIGCLK                     | Dynamic Configuration Clock used for mgmt_clk and scanclk                                                | _   | _   | 100                | MHz  |
| Lock                            | Time required to lock from the end-of-device configuration or deassertion of areset                      | _   | _   | 1                  | ms   |
| DLOCK                           | Time required to lock dynamically (after switchover or reconfiguring any non-post-scale counters/delays) | _   | _   | 1                  | ms   |
|                                 | PLL closed-loop low bandwidth                                                                            |     | 0.3 |                    | MHz  |
| :<br>CLBW                       |                                                                                                          |     | 1.5 |                    | MHz  |
|                                 | PLL closed-loop high bandwidth (7)                                                                       |     | 4   | _                  | MHz  |
| PLL_PSERR                       | Accuracy of PLL phase shift                                                                              |     | _   | ±50                | ps   |
| ARESET                          | Minimum pulse width on the areset signal                                                                 | 10  | _   | _                  | ns   |

Table 31. PLL Specifications for Stratix V Devices (Part 3 of 3)

|   | Symbol | Parameter                                                  | Min    | Тур  | Max   | Unit |
|---|--------|------------------------------------------------------------|--------|------|-------|------|
| f | RES    | Resolution of VCO frequency (f <sub>INPFD</sub> = 100 MHz) | 390625 | 5.96 | 0.023 | Hz   |

#### Notes to Table 31:

- (1) This specification is limited in the Quartus II software by the I/O maximum frequency. The maximum I/O frequency is different for each I/O standard.
- (2) This specification is limited by the lower of the two: I/O f<sub>MAX</sub> or f<sub>OUT</sub> of the PLL.
- (3) A high input jitter directly affects the PLL output jitter. To have low PLL output clock jitter, you must provide a clean clock source < 120 ps.
- (4)  $f_{REF}$  is fIN/N when N = 1.
- (5) Peak-to-peak jitter with a probability level of 10<sup>-12</sup> (14 sigma, 99.9999999974404% confidence level). The output jitter specification applies to the intrinsic jitter of the PLL, when an input jitter of 30 ps is applied. The external memory interface clock output jitter specifications use a different measurement method and are available in Table 44 on page 52.
- (6) The cascaded PLL specification is only applicable with the following condition:
  - a. Upstream PLL: 0.59Mhz \le Upstream PLL BW < 1 MHz
  - b. Downstream PLL: Downstream PLL BW > 2 MHz
- (7) High bandwidth PLL settings are not supported in external feedback mode.
- (8) The external memory interface clock output jitter specifications use a different measurement method, which is available in Table 42 on page 50.
- (9) The VCO frequency reported by the Quartus II software in the PLL Usage Summary section of the compilation report takes into consideration the VCO post-scale counter K value. Therefore, if the counter K has a value of 2, the frequency reported can be lower than the f<sub>VCO</sub> specification.
- (10) This specification only covers fractional PLL for low bandwidth. The  $f_{VCO}$  for fractional value range 0.05 0.95 must be  $\geq$  1000 MHz, while  $f_{VCO}$  for fractional value range 0.20 0.80 must be  $\geq$  1200 MHz.
- (11) This specification only covered fractional PLL for low bandwidth. The f<sub>VCO</sub> for fractional value range 0.05-0.95 must be ≥ 1000 MHz.
- (12) This specification only covered fractional PLL for low bandwidth. The f<sub>VCO</sub> for fractional value range 0.20-0.80 must be ≥ 1200 MHz.

### **DSP Block Specifications**

Table 32 lists the Stratix V DSP block performance specifications.

Table 32. Block Performance Specifications for Stratix V DSP Devices (Part 1 of 2)

|                                              |     |         | F          | Peformano | e                |     |     |      |
|----------------------------------------------|-----|---------|------------|-----------|------------------|-----|-----|------|
| Mode                                         | C1  | C2, C2L | 12, 12L    | C3        | 13, 13L,<br>13YY | C4  | 14  | Unit |
|                                              |     | Modes ı | ısing one  | DSP       |                  |     |     |      |
| Three 9 x 9                                  | 600 | 600     | 600        | 480       | 480              | 420 | 420 | MHz  |
| One 18 x 18                                  | 600 | 600     | 600        | 480       | 480              | 420 | 400 | MHz  |
| Two partial 18 x 18 (or 16 x 16)             | 600 | 600     | 600        | 480       | 480              | 420 | 400 | MHz  |
| One 27 x 27                                  | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
| One 36 x 18                                  | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
| One sum of two 18 x 18(One sum of 2 16 x 16) | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
| One sum of square                            | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
| One 18 x 18 plus 36 (a x b) + c              | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
|                                              |     | Modes u | sing two I | )SPs      |                  |     |     | •    |
| Three 18 x 18                                | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
| One sum of four 18 x 18                      | 475 | 475     | 475        | 380       | 380              | 300 | 300 | MHz  |
| One sum of two 27 x 27                       | 465 | 465     | 450        | 380       | 380              | 300 | 290 | MHz  |
| One sum of two 36 x 18                       | 475 | 475     | 475        | 380       | 380              | 300 | 300 | MHz  |
| One complex 18 x 18                          | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
| One 36 x 36                                  | 475 | 475     | 475        | 380       | 380              | 300 | 300 | MHz  |

Table 33. Memory Block Performance Specifications for Stratix V Devices (1), (2) (Part 2 of 2)

|               |                                                                                                           | Resour | ces Used |     |            | Pe  | erforman | ce      |                     |     |      |
|---------------|-----------------------------------------------------------------------------------------------------------|--------|----------|-----|------------|-----|----------|---------|---------------------|-----|------|
| Memory        | Mode                                                                                                      | ALUTS  | Memory   | C1  | C2,<br>C2L | C3  | C4       | 12, 12L | 13,<br>13L,<br>13YY | 14  | Unit |
|               | Single-port, all supported widths                                                                         | 0      | 1        | 700 | 700        | 650 | 550      | 700     | 500                 | 450 | MHz  |
|               | Simple dual-port, all supported widths                                                                    | 0      | 1        | 700 | 700        | 650 | 550      | 700     | 500                 | 450 | MHz  |
|               | Simple dual-port with<br>the read-during-write<br>option set to <b>Old Data</b> ,<br>all supported widths | 0      | 1        | 525 | 525        | 455 | 400      | 525     | 455                 | 400 | MHz  |
| M20K<br>Block | Simple dual-port with ECC enabled, 512 × 32                                                               | 0      | 1        | 450 | 450        | 400 | 350      | 450     | 400                 | 350 | MHz  |
|               | Simple dual-port with ECC and optional pipeline registers enabled, 512 × 32                               | 0      | 1        | 600 | 600        | 500 | 450      | 600     | 500                 | 450 | MHz  |
|               | True dual port, all supported widths                                                                      | 0      | 1        | 700 | 700        | 650 | 550      | 700     | 500                 | 450 | MHz  |
|               | ROM, all supported widths                                                                                 | 0      | 1        | 700 | 700        | 650 | 550      | 700     | 500                 | 450 | MHz  |

#### Notes to Table 33:

### **Temperature Sensing Diode Specifications**

Table 34 lists the internal TSD specification.

**Table 34. Internal Temperature Sensing Diode Specification** 

| Tei  | mperature<br>Range | Accuracy | Offset<br>Calibrated<br>Option | Sampling Rate  | Conversion<br>Time | Resolution | Minimum<br>Resolution<br>with no<br>Missing Codes |
|------|--------------------|----------|--------------------------------|----------------|--------------------|------------|---------------------------------------------------|
| -40° | °C to 100°C        | ±8°C     | No                             | 1 MHz, 500 KHz | < 100 ms           | 8 bits     | 8 bits                                            |

Table 35 lists the specifications for the Stratix V external temperature sensing diode.

Table 35. External Temperature Sensing Diode Specifications for Stratix V Devices

| Description                              | Min   | Тур   | Max   | Unit |
|------------------------------------------|-------|-------|-------|------|
| I <sub>bias</sub> , diode source current | 8     | _     | 200   | μΑ   |
| V <sub>bias,</sub> voltage across diode  | 0.3   | _     | 0.9   | V    |
| Series resistance                        | _     | _     | <1    | Ω    |
| Diode ideality factor                    | 1.006 | 1.008 | 1.010 | _    |

<sup>(1)</sup> To achieve the maximum memory block performance, use a memory block clock that comes through global clock routing from an on-chip PLL set to **50**% output duty cycle. Use the Quartus II software to report timing for this and other memory block clocking schemes.

<sup>(2)</sup> When you use the error detection cyclical redundancy check (CRC) feature, there is no degradation in F<sub>MAX</sub>.

<sup>(3)</sup> The F<sub>MAX</sub> specification is only achievable with Fitter options, **MLAB Implementation In 16-Bit Deep Mode** enabled.

Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 2 of 4)

| Cumbal                                                                                                                | Conditions                                                                 |     | C1  |      | C2, | C2L, I | 2, I2L | C3, | I3, I3I | ., I3YY |     | C4,I4 | IIi. |      |
|-----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----|-----|------|-----|--------|--------|-----|---------|---------|-----|-------|------|------|
| Symbol                                                                                                                | Conditions                                                                 | Min | Тур | Max  | Min | Тур    | Max    | Min | Тур     | Max     | Min | Тур   | Max  | Unit |
| Transmitter                                                                                                           |                                                                            |     |     |      |     |        |        |     |         |         |     |       |      |      |
|                                                                                                                       | SERDES factor J<br>= 3 to 10 (9), (11),<br>(12), (13), (14), (15),<br>(16) | (6) | _   | 1600 | (6) | _      | 1434   | (6) | _       | 1250    | (6) | _     | 1050 | Mbps |
| True<br>Differential<br>I/O Standards                                                                                 | SERDES factor J ≥ 4  LVDS TX with DPA (12), (14), (15), (16)               | (6) | _   | 1600 | (6) | _      | 1600   | (6) | _       | 1600    | (6) |       | 1250 | Mbps |
| - f <sub>HSDR</sub> (data rate)                                                                                       | SERDES factor J<br>= 2,<br>uses DDR<br>Registers                           | (6) | _   | (7)  | (6) | _      | (7)    | (6) | _       | (7)     | (6) | _     | (7)  | Mbps |
|                                                                                                                       | SERDES factor J<br>= 1,<br>uses SDR<br>Register                            | (6) | _   | (7)  | (6) | _      | (7)    | (6) | _       | (7)     | (6) | _     | (7)  | Mbps |
| Emulated Differential I/O Standards with Three External Output Resistor Networks - f <sub>HSDR</sub> (data rate) (10) | SERDES factor J<br>= 4 to 10 (17)                                          | (6) | _   | 1100 | (6) | _      | 1100   | (6) | _       | 840     | (6) |       | 840  | Mbps |
| t <sub>x Jitter</sub> - True<br>Differential                                                                          | Total Jitter for<br>Data Rate<br>600 Mbps -<br>1.25 Gbps                   | _   | _   | 160  | _   | _      | 160    | _   | _       | 160     | _   | _     | 160  | ps   |
| I/O Standards                                                                                                         | Total Jitter for<br>Data Rate<br>< 600 Mbps                                | _   | _   | 0.1  | _   | _      | 0.1    | _   | _       | 0.1     | _   | _     | 0.1  | UI   |
| t <sub>x Jitter</sub> -<br>Emulated<br>Differential<br>I/O Standards                                                  | Total Jitter for<br>Data Rate<br>600 Mbps - 1.25<br>Gbps                   | _   | _   | 300  | _   | _      | 300    | _   | _       | 300     | _   | _     | 325  | ps   |
| with Three<br>External<br>Output<br>Resistor<br>Network                                                               | Total Jitter for<br>Data Rate<br>< 600 Mbps                                | _   | _   | 0.2  | _   | _      | 0.2    | _   | _       | 0.2     | _   | _     | 0.25 | UI   |

Page 46 Switching Characteristics

Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 3 of 4)

|                                       |                                                                                           |     | C1  |      | C2, | C2L, I | 2, I2L | C3, | 13, I3L | ., I3YY | C4,I4 |     |      | 11!4 |
|---------------------------------------|-------------------------------------------------------------------------------------------|-----|-----|------|-----|--------|--------|-----|---------|---------|-------|-----|------|------|
| Symbol                                | Conditions                                                                                | Min | Тур | Max  | Min | Тур    | Max    | Min | Тур     | Max     | Min   | Тур | Max  | Unit |
| t <sub>DUTY</sub>                     | Transmitter output clock duty cycle for both True and Emulated Differential I/O Standards | 45  | 50  | 55   | 45  | 50     | 55     | 45  | 50      | 55      | 45    | 50  | 55   | %    |
|                                       | True Differential<br>I/O Standards                                                        | _   | _   | 160  | _   | _      | 160    | _   | _       | 200     | _     | _   | 200  | ps   |
| t <sub>RISE</sub> & t <sub>FALL</sub> | Emulated Differential I/O Standards with three external output resistor networks          | _   |     | 250  | _   | _      | 250    | _   |         | 250     | _     |     | 300  | ps   |
|                                       | True Differential<br>I/O Standards                                                        | _   | _   | 150  | _   |        | 150    |     | _       | 150     |       | _   | 150  | ps   |
| TCCS                                  | Emulated<br>Differential I/O<br>Standards                                                 | _   | _   | 300  | _   | _      | 300    | _   |         | 300     | _     |     | 300  | ps   |
| Receiver                              |                                                                                           |     |     |      |     |        |        |     |         |         |       |     |      |      |
|                                       | SERDES factor J<br>= 3 to 10 (11), (12),<br>(13), (14), (15), (16)                        | 150 | _   | 1434 | 150 | _      | 1434   | 150 | _       | 1250    | 150   | _   | 1050 | Mbps |
| True<br>Differential<br>I/O Standards | SERDES factor J ≥ 4  LVDS RX with DPA (12), (14), (15), (16)                              | 150 | _   | 1600 | 150 | _      | 1600   | 150 | _       | 1600    | 150   | _   | 1250 | Mbps |
| - f <sub>HSDRDPA</sub><br>(data rate) | SERDES factor J<br>= 2,<br>uses DDR<br>Registers                                          | (6) | _   | (7)  | (6) | _      | (7)    | (6) |         | (7)     | (6)   |     | (7)  | Mbps |
|                                       | SERDES factor J<br>= 1,<br>uses SDR<br>Register                                           | (6) | _   | (7)  | (6) | _      | (7)    | (6) |         | (7)     | (6)   | _   | (7)  | Mbps |

Table 38. LVDS Soft-CDR/DPA Sinusoidal Jitter Mask Values for a Data Rate  $\geq$  1.25 Gbps

| Jitter Fr | Jitter Frequency (Hz) |        |  |  |  |  |
|-----------|-----------------------|--------|--|--|--|--|
| F1        | 10,000                | 25.000 |  |  |  |  |
| F2        | 17,565                | 25.000 |  |  |  |  |
| F3        | 1,493,000             | 0.350  |  |  |  |  |
| F4        | 50,000,000            | 0.350  |  |  |  |  |

Figure 9 shows the **LVDS** soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate < 1.25 Gbps.

Figure 9. LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification for a Data Rate < 1.25 Gbps



### DLL Range, DQS Logic Block, and Memory Output Clock Jitter Specifications

Table 39 lists the DLL range specification for Stratix V devices. The DLL is always in 8-tap mode in Stratix V devices.

Table 39. DLL Range Specifications for Stratix V Devices (1)

| C1      | C2, C2L, I2, I2L | C3, I3, I3L, I3YY | C4,I4   | Unit |
|---------|------------------|-------------------|---------|------|
| 300-933 | 300-933          | 300-890           | 300-890 | MHz  |

#### Note to Table 39:

(1) Stratix V devices support memory interface frequencies lower than 300 MHz, although the reference clock that feeds the DLL must be at least 300 MHz. To support interfaces below 300 MHz, multiply the reference clock feeding the DLL to ensure the frequency is within the supported range of the DLL.

Table 40 lists the DQS phase offset delay per stage for Stratix V devices.

Table 40. DQS Phase Offset Delay Per Setting for Stratix V Devices (1), (2) (Part 1 of 2)

| Speed Grade      | Min | Max | Unit |
|------------------|-----|-----|------|
| C1               | 8   | 14  | ps   |
| C2, C2L, I2, I2L | 8   | 14  | ps   |
| C3,I3, I3L, I3YY | 8   | 15  | ps   |

Page 56 Configuration Specification

Table 49. DCLK-to-DATA[] Ratio (1) (Part 2 of 2)

| Configuration<br>Scheme | Decompression | Design Security | DCLK-to-DATA[]<br>Ratio |
|-------------------------|---------------|-----------------|-------------------------|
|                         | Disabled      | Disabled        | 1                       |
| FPP ×32                 | Disabled      | Enabled         | 4                       |
|                         | Enabled       | Disabled        | 8                       |
|                         | Enabled       | Enabled         | 8                       |

#### Note to Table 49:

(1) Depending on the DCLK-to-DATA [] ratio, the host must send a DCLK frequency that is r times the data rate in bytes per second (Bps), or words per second (Wps). For example, in FPP ×16 when the DCLK-to-DATA [] ratio is 2, the DCLK frequency must be 2 times the data rate in Wps. Stratix V devices use the additional clock cycles to decrypt and decompress the configuration data.



If the DCLK-to-DATA[] ratio is greater than 1, at the end of configuration, you can only stop the DCLK (DCLK-to-DATA[] ratio -1) clock cycles after the last data is latched into the Stratix V device.

Figure 11 shows the configuration interface connections between the Stratix V device and a MAX II or MAX V device for single device configuration.

Figure 11. Single Device FPP Configuration Using an External Host



#### Notes to Figure 11:

- (1) Connect the resistor to a supply that provides an acceptable input signal for the Stratix V device. V<sub>CCPGM</sub> must be high enough to meet the V<sub>IH</sub> specification of the I/O on the device and the external host. Altera recommends powering up all configuration system I/Os with V<sub>CCPGM</sub>.
- (2) You can leave the nceo pin unconnected or use it as a user I/O pin when it does not feed another device's nce pin.
- (3) The MSEL pin settings vary for different data width, configuration voltage standards, and POR delay. To connect MSEL, refer to the MSEL Pin Settings section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.
- (4) If you use FPP  $\times 8$ , use DATA [7..0]. If you use FPP  $\times 16$ , use DATA [15..0].

Configuration Specification Page 57

### FPP Configuration Timing when DCLK-to-DATA [] = 1

Figure 12 shows the timing waveform for FPP configuration when using a MAX II or MAX V device as an external host. This waveform shows timing when the DCLK-to-DATA[] ratio is 1.

Figure 12. FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is 1 (1), (2)



#### Notes to Figure 12:

- (1) Use this timing waveform when the DCLK-to-DATA[] ratio is 1.
- (2) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic-high levels. When nCONFIG is pulled low, a reconfiguration cycle begins.
- (3) After power-up, the Stratix V device holds nSTATUS low for the time of the POR delay.
- (4) After power-up, before and during configuration, CONF DONE is low.
- (5) Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required.
- (6) For FPP ×16, use DATA [15..0]. For FPP ×8, use DATA [7..0]. DATA [31..0] are available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings.
- (7) To ensure a successful configuration, send the entire configuration data to the Stratix V device. CONF\_DONE is released high when the Stratix V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- (8) After the option bit to enable the <code>INIT\_DONE</code> pin is configured into the device, the <code>INIT\_DONE</code> goes low.

Page 60 Configuration Specification

Table 51 lists the timing parameters for Stratix V devices for FPP configuration when the DCLK-to-DATA [] ratio is more than 1.

Table 51. FPP Timing Parameters for Stratix V Devices When the DCLK-to-DATA[] Ratio is >1  $^{(1)}$ 

| Symbol                 | Parameter                                         | Minimum                                                          | Maximum              | Units |
|------------------------|---------------------------------------------------|------------------------------------------------------------------|----------------------|-------|
| t <sub>CF2CD</sub>     | nconfig low to conf_done low                      | _                                                                | 600                  | ns    |
| t <sub>CF2ST0</sub>    | nconfig low to nstatus low                        | _                                                                | 600                  | ns    |
| t <sub>CFG</sub>       | nCONFIG low pulse width                           | 2                                                                | _                    | μS    |
| t <sub>STATUS</sub>    | nstatus low pulse width                           | 268                                                              | 1,506 <sup>(2)</sup> | μS    |
| t <sub>CF2ST1</sub>    | nconfig high to nstatus high                      | _                                                                | 1,506 <sup>(2)</sup> | μS    |
| t <sub>CF2CK</sub> (5) | nconfig high to first rising edge on DCLK         | 1,506                                                            | _                    | μS    |
| t <sub>ST2CK</sub> (5) | nstatus high to first rising edge of DCLK         | 2                                                                | _                    | μS    |
| t <sub>DSU</sub>       | DATA[] setup time before rising edge on DCLK      | 5.5                                                              | _                    | ns    |
| t <sub>DH</sub>        | DATA[] hold time after rising edge on DCLK        | N-1/f <sub>DCLK</sub> <sup>(5)</sup>                             | _                    | S     |
| t <sub>CH</sub>        | DCLK high time                                    | $0.45 \times 1/f_{MAX}$                                          | _                    | S     |
| t <sub>CL</sub>        | DCLK low time                                     | $0.45 \times 1/f_{MAX}$                                          | _                    | S     |
| t <sub>CLK</sub>       | DCLK period                                       | 1/f <sub>MAX</sub>                                               | _                    | S     |
| f                      | DCLK frequency (FPP ×8/×16)                       | _                                                                | 125                  | MHz   |
| f <sub>MAX</sub>       | DCLK frequency (FPP ×32)                          | _                                                                | 100                  | MHz   |
| t <sub>R</sub>         | Input rise time                                   | _                                                                | 40                   | ns    |
| t <sub>F</sub>         | Input fall time                                   | _                                                                | 40                   | ns    |
| t <sub>CD2UM</sub>     | CONF_DONE high to user mode (3)                   | 175                                                              | 437                  | μS    |
| t <sub>CD2CU</sub>     | CONF_DONE high to CLKUSR enabled                  | 4 × maximum  DCLK period                                         | _                    | _     |
| t <sub>CD2UMC</sub>    | CONF_DONE high to user mode with CLKUSR option on | t <sub>CD2CU</sub> +<br>(8576 × CLKUSR<br>period) <sup>(4)</sup> | _                    | _     |

#### Notes to Table 51:

- (1) Use these timing parameters when you use the decompression and design security features.
- (2) You can obtain this value if you do not delay configuration by extending the nconfig or nstatus low pulse width.
- (3) The minimum and maximum numbers apply only if you use the internal oscillator as the clock source for initializing the device.
- (4) To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the Initialization section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.
- (5) N is the DCLK-to-DATA ratio and  $f_{DCLK}$  is the DCLK frequency the system is operating.
- (6) If nstatus is monitored, follow the  $t_{status}$  specification. If nstatus is not monitored, follow the  $t_{cfack}$  specification.

Configuration Specification Page 61

## **Active Serial Configuration Timing**

Table 52 lists the DCLK frequency specification in the AS configuration scheme.

Table 52. DCLK Frequency Specification in the AS Configuration Scheme (1), (2)

| Minimum | Typical | Maximum | Unit |
|---------|---------|---------|------|
| 5.3     | 7.9     | 12.5    | MHz  |
| 10.6    | 15.7    | 25.0    | MHz  |
| 21.3    | 31.4    | 50.0    | MHz  |
| 42.6    | 62.9    | 100.0   | MHz  |

#### Notes to Table 52:

- This applies to the DCLK frequency specification when using the internal oscillator as the configuration clock source.
- (2) The AS multi-device configuration scheme does not support DCLK frequency of 100 MHz.

Figure 14 shows the single-device configuration setup for an AS ×1 mode.

Figure 14. AS Configuration Timing



#### Notes to Figure 14:

- (1) If you are using AS ×4 mode, this signal represents the AS\_DATA [3..0] and EPCQ sends in 4-bits of data for each DCLK cycle.
- (2) The initialization clock can be from internal oscillator or  ${\tt CLKUSR}$  pin.
- (3) After the option bit to enable the  $INIT\_DONE$  pin is configured into the device, the  $INIT\_DONE$  goes low.

Table 53 lists the timing parameters for AS  $\times 1$  and AS  $\times 4$  configurations in Stratix V devices.

Table 53. AS Timing Parameters for AS  $\times$ 1 and AS  $\times$ 4 Configurations in Stratix V Devices (1), (2) (Part 1 of 2)

| Symbol          | Parameter                                   | Minimum | Maximum | Units |
|-----------------|---------------------------------------------|---------|---------|-------|
| t <sub>CO</sub> | DCLK falling edge to AS_DATAO/ASDO output   | _       | 2       | ns    |
| t <sub>SU</sub> | Data setup time before falling edge on DCLK |         | _       | ns    |
| t <sub>H</sub>  | Data hold time after falling edge on DCLK   | 0       | _       | ns    |

Glossary Page 65

Table 58. IOE Programmable Delay for Stratix V Devices (Part 2 of 2)

| Parameter | meter Available Min |            | Fast       | Model      | odel  |       |       | Slow Model |       |             |       |      |
|-----------|---------------------|------------|------------|------------|-------|-------|-------|------------|-------|-------------|-------|------|
| (1)       | Settings            | Offset (2) | Industrial | Commercial | C1    | C2    | C3    | C4         | 12    | 13,<br>13YY | 14    | Unit |
| D3        | 8                   | 0          | 1.587      | 1.699      | 2.793 | 2.793 | 2.992 | 3.192      | 2.811 | 3.047       | 3.257 | ns   |
| D4        | 64                  | 0          | 0.464      | 0.492      | 0.838 | 0.838 | 0.924 | 1.011      | 0.843 | 0.920       | 1.006 | ns   |
| D5        | 64                  | 0          | 0.464      | 0.493      | 0.838 | 0.838 | 0.924 | 1.011      | 0.844 | 0.921       | 1.006 | ns   |
| D6        | 32                  | 0          | 0.229      | 0.244      | 0.415 | 0.415 | 0.458 | 0.503      | 0.418 | 0.456       | 0.499 | ns   |

#### Notes to Table 58:

- (1) You can set this value in the Quartus II software by selecting D1, D2, D3, D5, and D6 in the Assignment Name column of Assignment Editor.
- (2) Minimum offset does not include the intrinsic delay.

## **Programmable Output Buffer Delay**

Table 59 lists the delay chain settings that control the rising and falling edge delays of the output buffer. The default delay is 0 ps.

Table 59. Programmable Output Buffer Delay for Stratix V Devices (1)

| Symbol              | Parameter                  | Typical     | Unit |
|---------------------|----------------------------|-------------|------|
|                     |                            | 0 (default) | ps   |
| D                   | Rising and/or falling edge | 25          | ps   |
| D <sub>OUTBUF</sub> | delay                      | 50          | ps   |
|                     |                            | 75          | ps   |

#### Note to Table 59:

## **Glossary**

Table 60 lists the glossary for this chapter.

Table 60. Glossary (Part 1 of 4)

| Letter | Subject                                                                                                            | Definitions                                                                                                  |
|--------|--------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|
| Α      |                                                                                                                    |                                                                                                              |
| В      | _                                                                                                                  | _                                                                                                            |
| С      |                                                                                                                    |                                                                                                              |
| D      | _                                                                                                                  | _                                                                                                            |
| E      | _                                                                                                                  |                                                                                                              |
|        | f <sub>HSCLK</sub>                                                                                                 | Left and right PLL input clock frequency.                                                                    |
| F      | $f_{HSDR}$ High-speed I/O block—Maximum and minimum <b>LVDS</b> data transfer rate $(f_{HSDR} = 1/TUI)$ , non-DPA. |                                                                                                              |
|        | f <sub>HSDRDPA</sub>                                                                                               | High-speed I/O block—Maximum and minimum <b>LVDS</b> data transfer rate (f <sub>HSDRDPA</sub> = 1/TUI), DPA. |

<sup>(1)</sup> You can set the programmable output buffer delay in the Quartus II software by setting the Output Buffer Delay Control assignment to either positive, negative, or both edges, with the specific values stated here (in ps) for the Output Buffer Delay assignment.

Page 72 Document Revision History