



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

## **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                             |
|--------------------------------|-------------------------------------------------------------|
| Product Status                 | Obsolete                                                    |
| Number of LABs/CLBs            | 234720                                                      |
| Number of Logic Elements/Cells | 622000                                                      |
| Total RAM Bits                 | 51200000                                                    |
| Number of I/O                  | 600                                                         |
| Number of Gates                | -                                                           |
| Voltage - Supply               | 0.82V ~ 0.88V                                               |
| Mounting Type                  | Surface Mount                                               |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                             |
| Package / Case                 | 1517-BBGA, FCBGA                                            |
| Supplier Device Package        | 1517-FBGA (40x40)                                           |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5sgxea7n3f40c2ln |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Table 7. Recommended Transceiver Power Supply Operating Conditions for Stratix V GX, GS, and GT Devices (Part 2 of 2)

| Symbol                | Description                                                  | Devices    | Minimum <sup>(4)</sup> | Typical | Maximum <sup>(4)</sup> | Unit |
|-----------------------|--------------------------------------------------------------|------------|------------------------|---------|------------------------|------|
|                       |                                                              |            | 0.82                   | 0.85    | 0.88                   |      |
| V <sub>CCR_GXBR</sub> | Receiver analog power supply (right side)                    | GX, GS, GT | 0.87                   | 0.90    | 0.93                   | V    |
| (2)                   | neceiver analog power supply (right side)                    | ux, us, u1 | 0.97                   | 1.0     | 1.03                   | V    |
|                       |                                                              |            | 1.03                   | 1.05    | 1.07                   |      |
| V <sub>CCR_GTBR</sub> | Receiver analog power supply for GT channels (right side)    | GT         | 1.02                   | 1.05    | 1.08                   | V    |
|                       |                                                              |            | 0.82                   | 0.85    | 0.88                   |      |
| V <sub>CCT_GXBL</sub> | Transmitter analog newer cupply (left side)                  | GX, GS, GT | 0.87                   | 0.90    | 0.93                   | V    |
| (2)                   | Transmitter analog power supply (left side)                  |            | 0.97                   | 1.0     | 1.03                   |      |
|                       |                                                              |            | 1.03                   | 1.05    | 1.07                   |      |
|                       |                                                              | GX, GS, GT | 0.82                   | 0.85    | 0.88                   | V    |
| V <sub>CCT_GXBR</sub> | Transmitter analog power supply (right side)                 |            | 0.87                   | 0.90    | 0.93                   |      |
| (2)                   | Transmitter analog power supply (right side)                 |            | 0.97                   | 1.0     | 1.03                   |      |
|                       |                                                              |            | 1.03                   | 1.05    | 1.07                   |      |
| V <sub>CCT_GTBR</sub> | Transmitter analog power supply for GT channels (right side) | GT         | 1.02                   | 1.05    | 1.08                   | V    |
| V <sub>CCL_GTBR</sub> | Transmitter clock network power supply                       | GT         | 1.02                   | 1.05    | 1.08                   | V    |
| V <sub>CCH_GXBL</sub> | Transmitter output buffer power supply (left side)           | GX, GS, GT | 1.425                  | 1.5     | 1.575                  | V    |
| V <sub>CCH_GXBR</sub> | Transmitter output buffer power supply (right side)          | GX, GS, GT | 1.425                  | 1.5     | 1.575                  | V    |

#### Notes to Table 7:

<sup>(1)</sup> This supply must be connected to 3.0 V if the CMU PLL, receiver CDR, or both, are configured at a base data rate > 6.5 Gbps. Up to 6.5 Gbps, you can connect this supply to either 3.0 V or 2.5 V.

<sup>(2)</sup> Refer to Table 8 to select the correct power supply level for your design.

<sup>(3)</sup> When using ATX PLLs, the supply must be 3.0 V.

<sup>(4)</sup> This value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

Page 8 Electrical Characteristics

Table 8 shows the transceiver power supply voltage requirements for various conditions.

**Table 8. Transceiver Power Supply Voltage Requirements** 

| Conditions                                                         | Core Speed Grade                  | VCCR_GXB & VCCT_GXB (2) | VCCA_GXB | VCCH_GXB | Unit |
|--------------------------------------------------------------------|-----------------------------------|-------------------------|----------|----------|------|
| If BOTH of the following conditions are true:                      |                                   |                         |          |          |      |
| ■ Data rate > 10.3 Gbps.                                           | All                               | 1.05                    |          |          |      |
| ■ DFE is used.                                                     |                                   |                         |          |          |      |
| If ANY of the following conditions are true <sup>(1)</sup> :       |                                   |                         | 3.0      |          |      |
| ATX PLL is used.                                                   |                                   |                         |          |          |      |
| ■ Data rate > 6.5Gbps.                                             | All                               | 1.0                     |          |          |      |
| ■ DFE (data rate ≤<br>10.3 Gbps), AEQ, or<br>EyeQ feature is used. |                                   |                         |          | 1.5      | V    |
| If ALL of the following                                            | C1, C2, I2, and I3YY              | 0.90                    | 2.5      |          |      |
| conditions are true:  ATX PLL is not used.                         |                                   |                         |          |          |      |
| ■ Data rate ≤ 6.5Gbps.                                             | C2L, C3, C4, I2L, I3, I3L, and I4 | 0.85                    | 2.5      |          |      |
| DFE, AEQ, and EyeQ are<br>not used.                                |                                   |                         |          |          |      |

### Notes to Table 8:

- (1) Choose this power supply voltage requirement option if you plan to upgrade your design later with any of the listed conditions.
- (2) If the VCCR\_GXB and VCCT\_GXB supplies are set to 1.0 V or 1.05 V, they cannot be shared with the VCC core supply. If the VCCR\_GXB and VCCT\_GXB are set to either 0.90 V or 0.85 V, they can be shared with the VCC core supply.

## **DC Characteristics**

This section lists the supply current, I/O pin leakage current, input pin capacitance, on-chip termination tolerance, and hot socketing specifications.

## **Supply Current**

Supply current is the current drawn from the respective power rails used for power budgeting. Use the Excel-based Early Power Estimator (EPE) to get supply current estimates for your design because these currents vary greatly with the resources you use.

For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*.

Page 12 Electrical Characteristics

Table 13. OCT Variation after Power-Up Calibration for Stratix V Devices (Part 2 of 2) (1)

| Symbol | Description                                          | V <sub>CCIO</sub> (V) | Typical | Unit |
|--------|------------------------------------------------------|-----------------------|---------|------|
|        |                                                      | 3.0                   | 0.189   |      |
|        | OCT variation with temperature without recalibration | 2.5                   | 0.208   |      |
| dR/dT  |                                                      | 1.8                   | 0.266   | %/°C |
|        | Willout recalibration                                | 1.5                   | 0.273   | 1    |
|        |                                                      | 1.2                   | 0.317   |      |

### Note to Table 13:

(1) Valid for a  $V_{\text{CCIO}}$  range of  $\pm 5\%$  and a temperature range of  $0^\circ$  to  $85^\circ\text{C}.$ 

## **Pin Capacitance**

Table 14 lists the Stratix V device family pin capacitance.

**Table 14. Pin Capacitance for Stratix V Devices** 

| Symbol             | Description                                                      | Value | Unit |
|--------------------|------------------------------------------------------------------|-------|------|
| C <sub>IOTB</sub>  | Input capacitance on the top and bottom I/O pins                 | 6     | pF   |
| C <sub>IOLR</sub>  | Input capacitance on the left and right I/O pins                 | 6     | pF   |
| C <sub>OUTFB</sub> | Input capacitance on dual-purpose clock output and feedback pins | 6     | pF   |

## **Hot Socketing**

Table 15 lists the hot socketing specifications for Stratix V devices.

Table 15. Hot Socketing Specifications for Stratix V Devices

| Symbol                    | Description                                | Maximum             |
|---------------------------|--------------------------------------------|---------------------|
| I <sub>IOPIN (DC)</sub>   | DC current per I/O pin                     | 300 μΑ              |
| I <sub>IOPIN (AC)</sub>   | AC current per I/O pin                     | 8 mA <sup>(1)</sup> |
| I <sub>XCVR-TX (DC)</sub> | DC current per transceiver transmitter pin | 100 mA              |
| I <sub>XCVR-RX (DC)</sub> | DC current per transceiver receiver pin    | 50 mA               |

## Note to Table 15:

(1) The I/O ramp rate is 10 ns or more. For ramp rates faster than 10 ns,  $|I_{IOPIN}| = C dv/dt$ , in which C is the I/O pin capacitance and dv/dt is the slew rate.

## **Internal Weak Pull-Up Resistor**

Table 16 lists the weak pull-up resistor values for Stratix V devices.

Table 16. Internal Weak Pull-Up Resistor for Stratix V Devices (1), (2)

| Symbol          | Description                                                                   | V <sub>CC10</sub> Conditions<br>(V) <sup>(3)</sup> | Value <sup>(4)</sup> | Unit |
|-----------------|-------------------------------------------------------------------------------|----------------------------------------------------|----------------------|------|
|                 |                                                                               | 3.0 ±5%                                            | 25                   | kΩ   |
|                 |                                                                               | 2.5 ±5%                                            | 25                   | kΩ   |
|                 | Value of the I/O pin pull-up resistor before                                  | 1.8 ±5%                                            | 25                   | kΩ   |
| R <sub>PU</sub> | and during configuration, as well as user mode if you enable the programmable | 1.5 ±5%                                            | 25                   | kΩ   |
|                 | pull-up resistor option.                                                      | 1.35 ±5%                                           | 25                   | kΩ   |
|                 |                                                                               | 1.25 ±5%                                           | 25                   | kΩ   |
|                 |                                                                               | 1.2 ±5%                                            | 25                   | kΩ   |

#### Notes to Table 16:

- (1) All I/O pins have an option to enable the weak pull-up resistor except the configuration, test, and JTAG pins.
- (2) The internal weak pull-down feature is only available for the JTAG TCK pin. The typical value for this internal weak pull-down resistor is approximately 25 k $\Omega$ .
- (3) The pin pull-up resistance values may be lower if an external source drives the pin higher than  $V_{\text{CCIO}}$ .
- (4) These specifications are valid with a ±10% tolerance to cover changes over PVT.

## I/O Standard Specifications

Table 17 through Table 22 list the input voltage ( $V_{IH}$  and  $V_{IL}$ ), output voltage ( $V_{OH}$  and  $V_{OL}$ ), and current drive characteristics ( $I_{OH}$  and  $I_{OL}$ ) for various I/O standards supported by Stratix V devices. These tables also show the Stratix V device family I/O standard specifications. The  $V_{OL}$  and  $V_{OH}$  values are valid at the corresponding  $I_{OH}$  and  $I_{OL}$ , respectively.

For an explanation of the terms used in Table 17 through Table 22, refer to "Glossary" on page 65. For tolerance calculations across all SSTL and HSTL I/O standards, refer to Altera knowledge base solution rd07262012\_486.

Table 17. Single-Ended I/O Standards for Stratix V Devices

| 1/0      | V <sub>CCIO</sub> (V) |     | V <sub>IL</sub> (V) |      | V <sub>IH</sub>             | (V)                         | V <sub>OL</sub> (V)     | V <sub>OH</sub> (V)         | I <sub>OL</sub>             | I <sub>OH</sub> |      |
|----------|-----------------------|-----|---------------------|------|-----------------------------|-----------------------------|-------------------------|-----------------------------|-----------------------------|-----------------|------|
| Standard | Min                   | Тур | Max                 | Min  | Max                         | Min                         | Max                     | Max                         | Min                         | (mĀ)            | (mA) |
| LVTTL    | 2.85                  | 3   | 3.15                | -0.3 | 0.8                         | 1.7                         | 3.6                     | 0.4                         | 2.4                         | 2               | -2   |
| LVCMOS   | 2.85                  | 3   | 3.15                | -0.3 | 0.8                         | 1.7                         | 3.6                     | 0.2                         | V <sub>CCIO</sub> - 0.2     | 0.1             | -0.1 |
| 2.5 V    | 2.375                 | 2.5 | 2.625               | -0.3 | 0.7                         | 1.7                         | 3.6                     | 0.4                         | 2                           | 1               | -1   |
| 1.8 V    | 1.71                  | 1.8 | 1.89                | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.45                        | V <sub>CCIO</sub> –<br>0.45 | 2               | -2   |
| 1.5 V    | 1.425                 | 1.5 | 1.575               | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.25 *<br>V <sub>CCIO</sub> | 0.75 *<br>V <sub>CCIO</sub> | 2               | -2   |
| 1.2 V    | 1.14                  | 1.2 | 1.26                | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.25 *<br>V <sub>CCIO</sub> | 0.75 *<br>V <sub>CCIO</sub> | 2               | -2   |

Table 19. Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications for Stratix V Devices (Part 2 of 2)

| I/O Standard        | V <sub>IL(D(</sub> | ; <sub>)</sub> (V)        | V <sub>IH(D</sub>       | <sub>C)</sub> (V)        | V <sub>IL(AC)</sub> (V)    | V <sub>IH(AC)</sub> (V) | V <sub>OL</sub> (V)        | V <sub>OH</sub> (V)        | I <sub>ol</sub> (mA)   | l <sub>oh</sub> |
|---------------------|--------------------|---------------------------|-------------------------|--------------------------|----------------------------|-------------------------|----------------------------|----------------------------|------------------------|-----------------|
| i/O Stanuaru        | Min Max            |                           | Min Max                 |                          | Max                        | Min                     | Max                        | Min                        | I <sub>OI</sub> (IIIA) | (mA)            |
| HSTL-18<br>Class I  | _                  | V <sub>REF</sub> –<br>0.1 | V <sub>REF</sub> + 0.1  | _                        | V <sub>REF</sub> - 0.2     | V <sub>REF</sub> + 0.2  | 0.4                        | V <sub>CCIO</sub> – 0.4    | 8                      | -8              |
| HSTL-18<br>Class II | _                  | V <sub>REF</sub> – 0.1    | V <sub>REF</sub> + 0.1  | _                        | V <sub>REF</sub> - 0.2     | V <sub>REF</sub> + 0.2  | 0.4                        | V <sub>CCIO</sub> – 0.4    | 16                     | -16             |
| HSTL-15<br>Class I  | _                  | V <sub>REF</sub> – 0.1    | V <sub>REF</sub> + 0.1  | _                        | V <sub>REF</sub> - 0.2     | V <sub>REF</sub> + 0.2  | 0.4                        | V <sub>CCIO</sub> – 0.4    | 8                      | -8              |
| HSTL-15<br>Class II | _                  | V <sub>REF</sub> – 0.1    | V <sub>REF</sub> + 0.1  | _                        | V <sub>REF</sub> - 0.2     | V <sub>REF</sub> + 0.2  | 0.4                        | V <sub>CCIO</sub> – 0.4    | 16                     | -16             |
| HSTL-12<br>Class I  | -0.15              | V <sub>REF</sub> – 0.08   | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> –<br>0.15 | V <sub>REF</sub> + 0.15 | 0.25*<br>V <sub>CCIO</sub> | 0.75*<br>V <sub>CCIO</sub> | 8                      | -8              |
| HSTL-12<br>Class II | -0.15              | V <sub>REF</sub> – 0.08   | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> –<br>0.15 | V <sub>REF</sub> + 0.15 | 0.25*<br>V <sub>CCIO</sub> | 0.75*<br>V <sub>CCIO</sub> | 16                     | -16             |
| HSUL-12             | _                  | V <sub>REF</sub> – 0.13   | V <sub>REF</sub> + 0.13 | _                        | V <sub>REF</sub> – 0.22    | V <sub>REF</sub> + 0.22 | 0.1*<br>V <sub>CCIO</sub>  | 0.9*<br>V <sub>CCIO</sub>  | _                      |                 |

Table 20. Differential SSTL I/O Standards for Stratix V Devices

| I/O Standard            | V <sub>CC10</sub> (V) |      |       | V <sub>SWIN</sub> | V <sub>SWING(DC)</sub> (V) |                              | V <sub>X(AC)</sub> (V) | V <sub>SWING(</sub>          | V <sub>SWING(AC)</sub> (V)                 |                                               |
|-------------------------|-----------------------|------|-------|-------------------|----------------------------|------------------------------|------------------------|------------------------------|--------------------------------------------|-----------------------------------------------|
| I/O Standard            | Min                   | Тур  | Max   | Min               | Max                        | Min                          | Тур                    | Max                          | Min                                        | Max                                           |
| SSTL-2 Class<br>I, II   | 2.375                 | 2.5  | 2.625 | 0.3               | V <sub>CCIO</sub> + 0.6    | V <sub>CCIO</sub> /2 – 0.2   | _                      | V <sub>CCIO</sub> /2 + 0.2   | 0.62                                       | V <sub>CCIO</sub> + 0.6                       |
| SSTL-18 Class<br>I, II  | 1.71                  | 1.8  | 1.89  | 0.25              | V <sub>CCIO</sub> + 0.6    | V <sub>CCIO</sub> /2 – 0.175 | _                      | V <sub>CCIO</sub> /2 + 0.175 | 0.5                                        | V <sub>CCIO</sub> + 0.6                       |
| SSTL-15 Class<br>I, II  | 1.425                 | 1.5  | 1.575 | 0.2               | (1)                        | V <sub>CCIO</sub> /2 – 0.15  | _                      | V <sub>CCIO</sub> /2 + 0.15  | 0.35                                       | _                                             |
| SSTL-135<br>Class I, II | 1.283                 | 1.35 | 1.45  | 0.2               | (1)                        | V <sub>CCIO</sub> /2 – 0.15  | V <sub>CCIO</sub> /2   | V <sub>CCIO</sub> /2 + 0.15  | 2(V <sub>IH(AC)</sub> - V <sub>REF</sub> ) | 2(V <sub>IL(AC)</sub><br>- V <sub>REF</sub> ) |
| SSTL-125<br>Class I, II | 1.19                  | 1.25 | 1.31  | 0.18              | (1)                        | V <sub>CCIO</sub> /2 – 0.15  | V <sub>CCIO</sub> /2   | V <sub>CCIO</sub> /2 + 0.15  | 2(V <sub>IH(AC)</sub> - V <sub>REF</sub> ) | _                                             |
| SSTL-12<br>Class I, II  | 1.14                  | 1.2  | 1.26  | 0.18              | _                          | V <sub>REF</sub><br>-0.15    | V <sub>CCIO</sub> /2   | V <sub>REF</sub> + 0.15      | -0.30                                      | 0.30                                          |

## Note to Table 20:

Table 21. Differential HSTL and HSUL I/O Standards for Stratix V Devices (Part 1 of 2)

| I/O                    | I/O V <sub>CC10</sub> (V) |     | V <sub>DIF(DC)</sub> (V) |     | V <sub>X(AC)</sub> (V) |      |     |      | V <sub>CM(DC)</sub> (V | V <sub>DIF(AC)</sub> (V) |      |     |     |
|------------------------|---------------------------|-----|--------------------------|-----|------------------------|------|-----|------|------------------------|--------------------------|------|-----|-----|
| Standard               | Min                       | Тур | Max                      | Min | Max                    | Min  | Тур | Max  | Min                    | Тур                      | Max  | Min | Max |
| HSTL-18<br>Class I, II | 1.71                      | 1.8 | 1.89                     | 0.2 | _                      | 0.78 | _   | 1.12 | 0.78                   | _                        | 1.12 | 0.4 | _   |
| HSTL-15<br>Class I, II | 1.425                     | 1.5 | 1.575                    | 0.2 |                        | 0.68 | _   | 0.9  | 0.68                   |                          | 0.9  | 0.4 | _   |

<sup>(1)</sup> The maximum value for  $V_{SWING(DC)}$  is not defined. However, each single-ended signal needs to be within the respective single-ended limits  $(V_{IH(DC)})$  and  $V_{IL(DC)})$ .



You typically use the interactive Excel-based Early Power Estimator before designing the FPGA to get a magnitude estimate of the device power. The Quartus II PowerPlay Power Analyzer provides better quality estimates based on the specifics of the design after you complete place-and-route. The PowerPlay Power Analyzer can apply a combination of user-entered, simulation-derived, and estimated signal activities that, when combined with detailed circuit models, yields very accurate power estimates.

For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*.

Page 20 Switching Characteristics

Table 23. Transceiver Specifications for Stratix V GX and GS Devices  $^{(1)}$  (Part 3 of 7)

| Symbol/                                                                                                                      | Conditions                                                                  | Trai | nsceive<br>Grade | r Speed<br>1 | Trai     | Transceiver Speed<br>Grade 2 |           |         | Transceiver Speed<br>Grade 3 |                          |      |  |
|------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|------|------------------|--------------|----------|------------------------------|-----------|---------|------------------------------|--------------------------|------|--|
| Description                                                                                                                  |                                                                             | Min  | Тур              | Max          | Min      | Тур                          | Max       | Min     | Тур                          | Max                      |      |  |
| Reconfiguration clock (mgmt_clk_clk) frequency                                                                               | _                                                                           | 100  | _                | 125          | 100      | _                            | 125       | 100     | _                            | 125                      | MHz  |  |
| Receiver                                                                                                                     |                                                                             |      |                  |              |          |                              |           |         |                              |                          |      |  |
| Supported I/O<br>Standards                                                                                                   | _                                                                           |      |                  | 1.4-V PCMI   | L, 1.5-V | PCML,                        | 2.5-V PCM | L, LVPE | CL, and                      | d LVDS                   |      |  |
| Data rate<br>(Standard PCS)                                                                                                  | _                                                                           | 600  | _                | 12200        | 600      | _                            | 12200     | 600     | _                            | 8500/<br>10312.5<br>(24) | Mbps |  |
| Data rate<br>(10G PCS) (9), (23)                                                                                             | _                                                                           | 600  | _                | 14100        | 600      | _                            | 12500     | 600     | _                            | 8500/<br>10312.5<br>(24) | Mbps |  |
| Absolute V <sub>MAX</sub> for a receiver pin <sup>(5)</sup>                                                                  | _                                                                           | _    | _                | 1.2          | _        | _                            | 1.2       | _       | _                            | 1.2                      | V    |  |
| Absolute V <sub>MIN</sub> for a receiver pin                                                                                 | _                                                                           | -0.4 | _                | _            | -0.4     | _                            | _         | -0.4    | _                            | _                        | V    |  |
| Maximum peak-<br>to-peak<br>differential input<br>voltage V <sub>ID</sub> (diff p-<br>p) before device<br>configuration (22) | _                                                                           | _    | _                | 1.6          | _        | _                            | 1.6       | _       | _                            | 1.6                      | V    |  |
| Maximum peak-                                                                                                                | $V_{CCR\_GXB} = 1.0 \text{ V}/1.05 \text{ V} $ $(V_{ICM} = 0.70 \text{ V})$ | _    | _                | 2.0          | _        | _                            | 2.0       | _       | _                            | 2.0                      | V    |  |
| differential input<br>voltage V <sub>ID</sub> (diff p-<br>p) after device<br>configuration (18),                             | $V_{\text{CCR\_GXB}} = 0.90 \text{ V}$ $(V_{\text{ICM}} = 0.6 \text{ V})$   |      | _                | 2.4          | _        | _                            | 2.4       | _       | _                            | 2.4                      | V    |  |
| (22)                                                                                                                         | $V_{CCR\_GXB} = 0.85 \text{ V}$ $(V_{ICM} = 0.6 \text{ V})$                 | _    | _                | 2.4          | _        | _                            | 2.4       | _       | _                            | 2.4                      | V    |  |
| Minimum differential eye opening at receiver serial input pins (6), (22), (27)                                               | _                                                                           | 85   | _                | _            | 85       | _                            | _         | 85      | _                            | _                        | mV   |  |

Page 22 Switching Characteristics

Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 5 of 7)

| Symbol/                                                               | Conditions                                        | Tra | nsceive<br>Grade | r Speed<br>1 | Trai | nsceive<br>Grade | r Speed<br>2 | Trai | sceive<br>Grade | r Speed<br>e 3           | Unit |
|-----------------------------------------------------------------------|---------------------------------------------------|-----|------------------|--------------|------|------------------|--------------|------|-----------------|--------------------------|------|
| Description                                                           |                                                   | Min | Тур              | Max          | Min  | Тур              | Max          | Min  | Тур             | Max                      |      |
|                                                                       | DC Gain<br>Setting = 0                            |     | 0                | _            | _    | 0                |              | _    | 0               | _                        | dB   |
|                                                                       | DC Gain<br>Setting = 1                            |     | 2                | _            | _    | 2                |              | _    | 2               | _                        | dB   |
| Programmable<br>DC gain                                               | DC Gain<br>Setting = 2                            |     | 4                | _            | _    | 4                | _            | _    | 4               | _                        | dB   |
|                                                                       | DC Gain<br>Setting = 3                            | _   | 6                | _            | _    | 6                | _            | _    | 6               | _                        | dB   |
|                                                                       | DC Gain<br>Setting = 4                            | _   | 8                | _            | _    | 8                | _            | _    | 8               | _                        | dB   |
| Transmitter                                                           |                                                   |     |                  |              |      |                  |              |      |                 |                          |      |
| Supported I/O<br>Standards                                            | _                                                 |     |                  |              | -    | 1.4-V an         | ıd 1.5-V PC  | ML   |                 |                          |      |
| Data rate<br>(Standard PCS)                                           | _                                                 | 600 | _                | 12200        | 600  | _                | 12200        | 600  | _               | 8500/<br>10312.5<br>(24) | Mbps |
| Data rate<br>(10G PCS)                                                | _                                                 | 600 | _                | 14100        | 600  | _                | 12500        | 600  | _               | 8500/<br>10312.5<br>(24) | Mbps |
|                                                                       | 85- $\Omega$ setting                              |     | 85 ±<br>20%      | _            | _    | 85 ± 20%         | _            | _    | 85 ± 20%        | _                        | Ω    |
| Differential on-                                                      | 100-Ω<br>setting                                  |     | 100<br>±<br>20%  | _            | _    | 100<br>±<br>20%  | _            | _    | 100<br>±<br>20% | _                        | Ω    |
| chip termination resistors                                            | 120-Ω<br>setting                                  | _   | 120<br>±<br>20%  | _            | _    | 120<br>±<br>20%  | _            | _    | 120<br>±<br>20% | _                        | Ω    |
|                                                                       | 150-Ω<br>setting                                  |     | 150<br>±<br>20%  | _            | _    | 150<br>±<br>20%  | _            | _    | 150<br>±<br>20% | _                        | Ω    |
| V <sub>OCM</sub> (AC coupled)                                         | 0.65-V<br>setting                                 | _   | 650              | _            | _    | 650              | _            | _    | 650             | _                        | mV   |
| V <sub>OCM</sub> (DC<br>coupled)                                      | _                                                 |     | 650              | _            | _    | 650              | _            | _    | 650             | _                        | mV   |
| Rise time (7)                                                         | 20% to 80%                                        | 30  | _                | 160          | 30   | _                | 160          | 30   | _               | 160                      | ps   |
| Fall time <sup>(7)</sup>                                              | 80% to 20%                                        | 30  | _                | 160          | 30   | _                | 160          | 30   |                 | 160                      | ps   |
| Intra-differential<br>pair skew                                       | Tx V <sub>CM</sub> = 0.5 V and slew rate of 15 ps | _   | _                | 15           | _    | _                | 15           | _    | _               | 15                       | ps   |
| Intra-transceiver<br>block transmitter<br>channel-to-<br>channel skew | x6 PMA<br>bonded mode                             | _   | _                | 120          | _    | _                | 120          | _    | _               | 120                      | ps   |

Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 6 of 7)

| Symbol/                                                               | Conditions                                   | Trai | nsceive<br>Grade | r Speed<br>e 1                | Trar | sceive<br>Grade | r Speed<br>2                  | Transceiver Speed<br>Grade 3 |     | Unit                          |      |
|-----------------------------------------------------------------------|----------------------------------------------|------|------------------|-------------------------------|------|-----------------|-------------------------------|------------------------------|-----|-------------------------------|------|
| Description                                                           |                                              | Min  | Тур              | Max                           | Min  | Тур             | Max                           | Min                          | Тур | Max                           |      |
| Inter-transceiver<br>block transmitter<br>channel-to-<br>channel skew | xN PMA<br>bonded mode                        | ı    | ı                | 500                           | _    | ı               | 500                           | _                            | _   | 500                           | ps   |
| CMU PLL                                                               |                                              |      |                  |                               |      |                 |                               |                              |     |                               |      |
| Supported Data<br>Range                                               | _                                            | 600  | _                | 12500                         | 600  | _               | 12500                         | 600                          | _   | 8500/<br>10312.5<br>(24)      | Mbps |
| t <sub>pll_powerdown</sub> (15)                                       | _                                            | 1    | _                | _                             | 1    | _               | _                             | 1                            | _   | _                             | μs   |
| t <sub>pll_lock</sub> (16)                                            | _                                            | _    | _                | 10                            | _    | _               | 10                            | _                            | _   | 10                            | μs   |
| ATX PLL                                                               |                                              |      |                  |                               |      |                 |                               |                              |     |                               |      |
|                                                                       | VCO<br>post-divider<br>L=2                   | 8000 | _                | 14100                         | 8000 | _               | 12500                         | 8000                         | _   | 8500/<br>10312.5<br>(24)      | Mbps |
| Currented Date                                                        | L=4                                          | 4000 | _                | 7050                          | 4000 | _               | 6600                          | 4000                         |     | 6600                          | Mbps |
| Supported Data<br>Rate Range                                          | L=8                                          | 2000 | _                | 3525                          | 2000 | _               | 3300                          | 2000                         | _   | 3300                          | Mbps |
| Ç                                                                     | L=8,<br>Local/Central<br>Clock Divider<br>=2 | 1000 | _                | 1762.5                        | 1000 | _               | 1762.5                        | 1000                         | _   | 1762.5                        | Mbps |
| t <sub>pll_powerdown</sub> (15)                                       | _                                            | 1    | _                | _                             | 1    | _               | _                             | 1                            | _   | _                             | μs   |
| t <sub>pll_lock</sub> (16)                                            | _                                            |      |                  | 10                            | _    |                 | 10                            | _                            |     | 10                            | μs   |
| fPLL                                                                  |                                              |      |                  |                               |      |                 |                               |                              |     |                               |      |
| Supported Data<br>Range                                               | _                                            | 600  | _                | 3250/<br>3125 <sup>(25)</sup> | 600  | _               | 3250/<br>3125 <sup>(25)</sup> | 600                          | _   | 3250/<br>3125 <sup>(25)</sup> | Mbps |
| t <sub>pll_powerdown</sub> (15)                                       | _                                            | 1    | _                | _                             | 1    | _               | _                             | 1                            | _   |                               | μs   |

Page 28 Switching Characteristics

Table 27 shows the  $\ensuremath{V_{OD}}$  settings for the GX channel.

Table 27. Typical V $_{\text{OD}}$  Setting for GX Channel, TX Termination = 100  $\Omega$   $^{(2)}$ 

| Symbol                                | V <sub>OD</sub> Setting | V <sub>op</sub> Value<br>(mV) | V <sub>op</sub> Setting | V <sub>op</sub> Value<br>(mV) |
|---------------------------------------|-------------------------|-------------------------------|-------------------------|-------------------------------|
|                                       | 0 (1)                   | 0                             | 32                      | 640                           |
|                                       | 1 (1)                   | 20                            | 33                      | 660                           |
|                                       | 2 (1)                   | 40                            | 34                      | 680                           |
|                                       | 3 (1)                   | 60                            | 35                      | 700                           |
|                                       | 4 (1)                   | 80                            | 36                      | 720                           |
|                                       | 5 <sup>(1)</sup>        | 100                           | 37                      | 740                           |
|                                       | 6                       | 120                           | 38                      | 760                           |
|                                       | 7                       | 140                           | 39                      | 780                           |
|                                       | 8                       | 160                           | 40                      | 800                           |
|                                       | 9                       | 180                           | 41                      | 820                           |
|                                       | 10                      | 200                           | 42                      | 840                           |
|                                       | 11                      | 220                           | 43                      | 860                           |
|                                       | 12                      | 240                           | 44                      | 880                           |
|                                       | 13                      | 260                           | 45                      | 900                           |
|                                       | 14                      | 280                           | 46                      | 920                           |
| <b>V</b> op differential peak to peak | 15                      | 300                           | 47                      | 940                           |
| typical <sup>(3)</sup>                | 16                      | 320                           | 48                      | 960                           |
|                                       | 17                      | 340                           | 49                      | 980                           |
|                                       | 18                      | 360                           | 50                      | 1000                          |
|                                       | 19                      | 380                           | 51                      | 1020                          |
|                                       | 20                      | 400                           | 52                      | 1040                          |
|                                       | 21                      | 420                           | 53                      | 1060                          |
|                                       | 22                      | 440                           | 54                      | 1080                          |
|                                       | 23                      | 460                           | 55                      | 1100                          |
|                                       | 24                      | 480                           | 56                      | 1120                          |
|                                       | 25                      | 500                           | 57                      | 1140                          |
|                                       | 26                      | 520                           | 58                      | 1160                          |
|                                       | 27                      | 540                           | 59                      | 1180                          |
|                                       | 28                      | 560                           | 60                      | 1200                          |
|                                       | 29                      | 580                           | 61                      | 1220                          |
|                                       | 30                      | 600                           | 62                      | 1240                          |
|                                       | 31                      | 620                           | 63                      | 1260                          |

### Note to Table 27:

- (1) If TX termination resistance =  $100\Omega$ , this VOD setting is illegal.
- (2) The tolerance is +/-20% for all VOD settings except for settings 2 and below.
- (3) Refer to Figure 2.

Table 28. Transceiver Specifications for Stratix V GT Devices (Part 2 of 5)  $^{(1)}$ 

| Symbol/                                                                                                          | Conditions                                                    | S      | Transceive<br>peed Grade |              |              | Transceive<br>Deed Grade |             | Unit     |  |
|------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|--------|--------------------------|--------------|--------------|--------------------------|-------------|----------|--|
| Description                                                                                                      |                                                               | Min    | Тур                      | Max          | Min          | Тур                      | Max         | 1        |  |
|                                                                                                                  | 100 Hz                                                        | _      | _                        | -70          | _            | _                        | -70         |          |  |
| Transmitter REFCLK                                                                                               | 1 kHz                                                         | _      | _                        | -90          |              | _                        | -90         |          |  |
| Phase Noise (622                                                                                                 | 10 kHz                                                        | _      | _                        | -100         | _            | _                        | -100        | dBc/Hz   |  |
| MHz) <sup>(18)</sup>                                                                                             | 100 kHz                                                       | _      | _                        | -110         | _            | _                        | -110        |          |  |
|                                                                                                                  | ≥1 MHz                                                        |        | _                        | -120         | _            |                          | -120        | 1        |  |
| Transmitter REFCLK<br>Phase Jitter (100<br>MHz) <sup>(15)</sup>                                                  | 10 kHz to<br>1.5 MHz<br>(PCle)                                | _      | _                        | 3            | _            | _                        | 3           | ps (rms) |  |
| RREF (17)                                                                                                        | _                                                             | _      | 1800<br>± 1%             | _            | _            | 1800<br>± 1%             | _           | Ω        |  |
| Transceiver Clocks                                                                                               |                                                               |        |                          |              |              |                          |             |          |  |
| fixedclk clock<br>frequency                                                                                      | PCIe<br>Receiver<br>Detect                                    | _      | 100 or<br>125            | _            | _            | 100 or<br>125            | _           | MHz      |  |
| Reconfiguration clock<br>(mgmt_clk_clk)<br>frequency                                                             |                                                               | 100    | _                        | 125          | 100          |                          | 125         | MHz      |  |
| Receiver                                                                                                         |                                                               |        |                          |              |              |                          |             |          |  |
| Supported I/O<br>Standards                                                                                       | _                                                             |        | 1.4-V PCML               | , 1.5-V PCML | _, 2.5-V PCI | ML, LVPEC                | L, and LVDS | 6        |  |
| Data rate<br>(Standard PCS) (21)                                                                                 | GX channels                                                   | 600    | _                        | 8500         | 600          | _                        | 8500        | Mbps     |  |
| Data rate<br>(10G PCS) (21)                                                                                      | GX channels                                                   | 600    | _                        | 12,500       | 600          | _                        | 12,500      | Mbps     |  |
| Data rate                                                                                                        | GT channels                                                   | 19,600 | _                        | 28,050       | 19,600       | _                        | 25,780      | Mbps     |  |
| Absolute V <sub>MAX</sub> for a receiver pin <sup>(3)</sup>                                                      | GT channels                                                   | _      | _                        | 1.2          |              | _                        | 1.2         | V        |  |
| Absolute V <sub>MIN</sub> for a receiver pin                                                                     | GT channels                                                   | -0.4   | _                        | _            | -0.4         | _                        | _           | V        |  |
| Maximum peak-to-peak                                                                                             | GT channels                                                   |        | _                        | 1.6          | _            |                          | 1.6         | V        |  |
| differential input<br>voltage V <sub>ID</sub> (diff p-p)<br>before device<br>configuration <sup>(20)</sup>       | GX channels                                                   | S (8)  |                          |              |              |                          |             |          |  |
|                                                                                                                  | GT channels                                                   |        |                          |              |              |                          |             |          |  |
| Maximum peak-to-peak differential input voltage V <sub>ID</sub> (diff p-p) after device configuration (16), (20) | $V_{CCR\_GTB} = 1.05 \text{ V} $ $(V_{ICM} = 0.65 \text{ V})$ | _      | _                        | 2.2          | _            | _                        | 2.2         | V        |  |
| Johnguration 7, 17                                                                                               | GX channels                                                   |        |                          |              | (8)          |                          | •           | •        |  |
| Minimum differential                                                                                             | GT channels                                                   | 200    | _                        | _            | 200          |                          | _           | mV       |  |
| eye opening at receiver serial input pins <sup>(4)</sup> , <sup>(20)</sup>                                       | GX channels                                                   |        |                          |              | (8)          |                          |             |          |  |

Table 28. Transceiver Specifications for Stratix V GT Devices (Part 4 of 5)  $^{(1)}$ 

| Symbol/                                                            | Conditions                                   |        | Transceive<br>peed Grade |                                |        | Transceive<br>Deed Grade |                                | Unit |
|--------------------------------------------------------------------|----------------------------------------------|--------|--------------------------|--------------------------------|--------|--------------------------|--------------------------------|------|
| Description                                                        |                                              | Min    | Тур                      | Max                            | Min    | Тур                      | Max                            |      |
| Data rate                                                          | GT channels                                  | 19,600 | _                        | 28,050                         | 19,600 | _                        | 25,780                         | Mbps |
| Differential on-chip                                               | GT channels                                  | _      | 100                      | _                              | _      | 100                      | _                              | Ω    |
| termination resistors                                              | GX channels                                  |        |                          |                                | (8)    |                          | '                              |      |
| \/ (AO a a   a d\)                                                 | GT channels                                  | _      | 500                      | _                              | _      | 500                      | _                              | mV   |
| V <sub>OCM</sub> (AC coupled)                                      | GX channels                                  |        |                          |                                | (8)    |                          | '                              |      |
| D'a a /Fall d'acc                                                  | GT channels                                  | _      | 15                       | _                              | _      | 15                       | _                              | ps   |
| Rise/Fall time                                                     | GX channels                                  |        | <u>I</u>                 |                                | (8)    | I                        |                                |      |
| Intra-differential pair<br>skew                                    | GX channels                                  |        | (8)                      |                                |        |                          |                                |      |
| Intra-transceiver block<br>transmitter channel-to-<br>channel skew | GX channels                                  |        |                          |                                | (8)    |                          |                                |      |
| Inter-transceiver block<br>transmitter channel-to-<br>channel skew | GX channels                                  | (8)    |                          |                                |        |                          |                                |      |
| CMU PLL                                                            |                                              |        |                          |                                |        |                          |                                |      |
| Supported Data Range                                               | _                                            | 600    | _                        | 12500                          | 600    | _                        | 8500                           | Mbps |
| t <sub>pll_powerdown</sub> (13)                                    | _                                            | 1      | _                        | _                              | 1      | _                        | _                              | μs   |
| t <sub>pll_lock</sub> (14)                                         | _                                            | _      | _                        | 10                             | _      | _                        | 10                             | μs   |
| ATX PLL                                                            |                                              |        |                          |                                |        |                          |                                |      |
|                                                                    | VCO post-<br>divider L=2                     | 8000   | _                        | 12500                          | 8000   | _                        | 8500                           | Mbps |
|                                                                    | L=4                                          | 4000   | _                        | 6600                           | 4000   | _                        | 6600                           | Mbps |
| Supported Data Rate                                                | L=8                                          | 2000   | _                        | 3300                           | 2000   | _                        | 3300                           | Mbps |
| Range for GX Channels                                              | L=8,<br>Local/Central<br>Clock Divider<br>=2 | 1000   | _                        | 1762.5                         | 1000   | _                        | 1762.5                         | Mbps |
| Supported Data Rate<br>Range for GT Channels                       | VCO post-<br>divider L=2                     | 9800   | _                        | 14025                          | 9800   | _                        | 12890                          | Mbps |
| t <sub>pll_powerdown</sub> (13)                                    | _                                            | 1      | _                        | _                              | 1      | _                        | -                              | μs   |
| t <sub>pll_lock</sub> (14)                                         | _                                            | _      | _                        | 10                             | _      | _                        | 10                             | μs   |
| fPLL                                                               |                                              |        | •                        |                                |        |                          |                                |      |
| Supported Data Range                                               | _                                            | 600    | _                        | 3250/<br>3.125 <sup>(23)</sup> | 600    | _                        | 3250/<br>3.125 <sup>(23)</sup> | Mbps |
| t <sub>pll_powerdown</sub> (13)                                    | _                                            | 1      | _                        | <u> </u>                       | 1      | _                        | _                              | μs   |

Table 29 shows the  $\ensuremath{V_{\text{OD}}}$  settings for the GT channel.

Table 29. Typical  $\text{V}_{\text{0D}}$  Setting for GT Channel, TX Termination = 100  $\Omega$ 

| Symbol                                                                  | V <sub>op</sub> Setting | V <sub>op</sub> Value (mV) |
|-------------------------------------------------------------------------|-------------------------|----------------------------|
|                                                                         | 0                       | 0                          |
|                                                                         | 1                       | 200                        |
| <b>V</b> <sub>op</sub> differential peak to peak typical <sup>(1)</sup> | 2                       | 400                        |
| 400 miletelitial hear to hear thical (1)                                | 3                       | 600                        |
|                                                                         | 4                       | 800                        |
|                                                                         | 5                       | 1000                       |

### Note:

(1) Refer to Figure 4.

Page 36 Switching Characteristics

Figure 4 shows the differential transmitter output waveform.

Figure 4. Differential Transmitter/Receiver Output/Input Waveform



Figure 5 shows the Stratix V AC gain curves for GT channels.

Figure 5. AC Gain Curves for GT Channels

## **PLL Specifications**

Table 31 lists the Stratix V PLL specifications when operating in both the commercial junction temperature range (0° to 85°C) and the industrial junction temperature range ( $-40^{\circ}$  to  $100^{\circ}$ C).

Table 31. PLL Specifications for Stratix V Devices (Part 1 of 3)

| Symbol                          | Parameter                                                                                                | Min | Тур | Max                | Unit |
|---------------------------------|----------------------------------------------------------------------------------------------------------|-----|-----|--------------------|------|
|                                 | Input clock frequency (C1, C2, C2L, I2, and I2L speed grades)                                            | 5   | _   | 800 (1)            | MHz  |
| f <sub>IN</sub>                 | Input clock frequency (C3, I3, I3L, and I3YY speed grades)                                               | 5   | _   | 800 (1)            | MHz  |
|                                 | Input clock frequency (C4, I4 speed grades)                                                              | 5   | _   | 650 <sup>(1)</sup> | MHz  |
| INPFD                           | Input frequency to the PFD                                                                               | 5   | _   | 325                | MHz  |
| FINPFD                          | Fractional Input clock frequency to the PFD                                                              | 50  | _   | 160                | MHz  |
|                                 | PLL VCO operating range (C1, C2, C2L, I2, I2L speed grades)                                              | 600 | _   | 1600               | MHz  |
| f <sub>vco</sub> <sup>(9)</sup> | PLL VCO operating range (C3, I3, I3L, I3YY speed grades)                                                 | 600 | _   | 1600               | MHz  |
|                                 | PLL VCO operating range (C4, I4 speed grades)                                                            | 600 | _   | 1300               | MHz  |
| EINDUTY                         | Input clock or external feedback clock input duty cycle                                                  | 40  | _   | 60                 | %    |
|                                 | Output frequency for an internal global or regional clock (C1, C2, C2L, I2, I2L speed grades)            | _   | _   | 717 (2)            | MHz  |
| Гоит                            | Output frequency for an internal global or regional clock (C3, I3, I3L speed grades)                     | _   | _   | 650 <sup>(2)</sup> | MHz  |
|                                 | Output frequency for an internal global or regional clock (C4, I4 speed grades)                          | _   | _   | 580 <sup>(2)</sup> | MHz  |
|                                 | Output frequency for an external clock output (C1, C2, C2L, I2, I2L speed grades)                        | _   | _   | 800 (2)            | MHz  |
| f <sub>OUT_EXT</sub>            | Output frequency for an external clock output (C3, I3, I3L speed grades)                                 | _   | _   | 667 (2)            | MHz  |
|                                 | Output frequency for an external clock output (C4, I4 speed grades)                                      | _   | _   | 553 <sup>(2)</sup> | MHz  |
| t <sub>оитриту</sub>            | Duty cycle for a dedicated external clock output (when set to <b>50%</b> )                               | 45  | 50  | 55                 | %    |
| FCOMP                           | External feedback clock compensation time                                                                | _   |     | 10                 | ns   |
| DYCONFIGCLK                     | Dynamic Configuration Clock used for mgmt_clk and scanclk                                                | _   | _   | 100                | MHz  |
| Lock                            | Time required to lock from the end-of-device configuration or deassertion of areset                      | _   | _   | 1                  | ms   |
| DLOCK                           | Time required to lock dynamically (after switchover or reconfiguring any non-post-scale counters/delays) | _   | _   | 1                  | ms   |
|                                 | PLL closed-loop low bandwidth                                                                            |     | 0.3 |                    | MHz  |
| :<br>CLBW                       | PLL closed-loop medium bandwidth                                                                         |     | 1.5 |                    | MHz  |
|                                 | PLL closed-loop high bandwidth (7)                                                                       | _   | 4   | _                  | MHz  |
| PLL_PSERR                       | Accuracy of PLL phase shift                                                                              |     | _   | ±50                | ps   |
| ARESET                          | Minimum pulse width on the areset signal                                                                 | 10  | _   | _                  | ns   |

Table 31. PLL Specifications for Stratix V Devices (Part 3 of 3)

|   | Symbol | Parameter                                                  | Min    | Тур  | Max   | Unit |
|---|--------|------------------------------------------------------------|--------|------|-------|------|
| f | RES    | Resolution of VCO frequency (f <sub>INPFD</sub> = 100 MHz) | 390625 | 5.96 | 0.023 | Hz   |

#### Notes to Table 31:

- (1) This specification is limited in the Quartus II software by the I/O maximum frequency. The maximum I/O frequency is different for each I/O standard.
- (2) This specification is limited by the lower of the two: I/O f<sub>MAX</sub> or f<sub>OUT</sub> of the PLL.
- (3) A high input jitter directly affects the PLL output jitter. To have low PLL output clock jitter, you must provide a clean clock source < 120 ps.
- (4)  $f_{REF}$  is fIN/N when N = 1.
- (5) Peak-to-peak jitter with a probability level of 10<sup>-12</sup> (14 sigma, 99.9999999974404% confidence level). The output jitter specification applies to the intrinsic jitter of the PLL, when an input jitter of 30 ps is applied. The external memory interface clock output jitter specifications use a different measurement method and are available in Table 44 on page 52.
- (6) The cascaded PLL specification is only applicable with the following condition:
  - a. Upstream PLL: 0.59Mhz \le Upstream PLL BW < 1 MHz
  - b. Downstream PLL: Downstream PLL BW > 2 MHz
- (7) High bandwidth PLL settings are not supported in external feedback mode.
- (8) The external memory interface clock output jitter specifications use a different measurement method, which is available in Table 42 on page 50.
- (9) The VCO frequency reported by the Quartus II software in the PLL Usage Summary section of the compilation report takes into consideration the VCO post-scale counter K value. Therefore, if the counter K has a value of 2, the frequency reported can be lower than the f<sub>VCO</sub> specification.
- (10) This specification only covers fractional PLL for low bandwidth. The  $f_{VCO}$  for fractional value range 0.05 0.95 must be  $\geq$  1000 MHz, while  $f_{VCO}$  for fractional value range 0.20 0.80 must be  $\geq$  1200 MHz.
- (11) This specification only covered fractional PLL for low bandwidth. The f<sub>VCO</sub> for fractional value range 0.05-0.95 must be ≥ 1000 MHz.
- (12) This specification only covered fractional PLL for low bandwidth. The f<sub>VCO</sub> for fractional value range 0.20-0.80 must be ≥ 1200 MHz.

## **DSP Block Specifications**

Table 32 lists the Stratix V DSP block performance specifications.

Table 32. Block Performance Specifications for Stratix V DSP Devices (Part 1 of 2)

|                                              |                     |         | F          | Peformano | e                |     |     |      |  |
|----------------------------------------------|---------------------|---------|------------|-----------|------------------|-----|-----|------|--|
| Mode                                         | C1                  | C2, C2L | 12, 12L    | C3        | 13, 13L,<br>13YY | C4  | 14  | Unit |  |
|                                              | Modes using one DSP |         |            |           |                  |     |     |      |  |
| Three 9 x 9                                  | 600                 | 600     | 600        | 480       | 480              | 420 | 420 | MHz  |  |
| One 18 x 18                                  | 600                 | 600     | 600        | 480       | 480              | 420 | 400 | MHz  |  |
| Two partial 18 x 18 (or 16 x 16)             | 600                 | 600     | 600        | 480       | 480              | 420 | 400 | MHz  |  |
| One 27 x 27                                  | 500                 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |  |
| One 36 x 18                                  | 500                 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |  |
| One sum of two 18 x 18(One sum of 2 16 x 16) | 500                 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |  |
| One sum of square                            | 500                 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |  |
| One 18 x 18 plus 36 (a x b) + c              | 500                 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |  |
|                                              |                     | Modes u | sing two I | OSPs      |                  |     |     | •    |  |
| Three 18 x 18                                | 500                 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |  |
| One sum of four 18 x 18                      | 475                 | 475     | 475        | 380       | 380              | 300 | 300 | MHz  |  |
| One sum of two 27 x 27                       | 465                 | 465     | 450        | 380       | 380              | 300 | 290 | MHz  |  |
| One sum of two 36 x 18                       | 475                 | 475     | 475        | 380       | 380              | 300 | 300 | MHz  |  |
| One complex 18 x 18                          | 500                 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |  |
| One 36 x 36                                  | 475                 | 475     | 475        | 380       | 380              | 300 | 300 | MHz  |  |

Table 38. LVDS Soft-CDR/DPA Sinusoidal Jitter Mask Values for a Data Rate  $\geq$  1.25 Gbps

| Jitter Fr | Jitter Frequency (Hz) |        |  |
|-----------|-----------------------|--------|--|
| F1        | 10,000                | 25.000 |  |
| F2        | 17,565                | 25.000 |  |
| F3        | 1,493,000             | 0.350  |  |
| F4        | 50,000,000            | 0.350  |  |

Figure 9 shows the **LVDS** soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate < 1.25 Gbps.

Figure 9. LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification for a Data Rate < 1.25 Gbps



## DLL Range, DQS Logic Block, and Memory Output Clock Jitter Specifications

Table 39 lists the DLL range specification for Stratix V devices. The DLL is always in 8-tap mode in Stratix V devices.

Table 39. DLL Range Specifications for Stratix V Devices (1)

| C1      | C2, C2L, I2, I2L | C3, I3, I3L, I3YY | C4,I4   | Unit |
|---------|------------------|-------------------|---------|------|
| 300-933 | 300-933          | 300-890           | 300-890 | MHz  |

### Note to Table 39:

(1) Stratix V devices support memory interface frequencies lower than 300 MHz, although the reference clock that feeds the DLL must be at least 300 MHz. To support interfaces below 300 MHz, multiply the reference clock feeding the DLL to ensure the frequency is within the supported range of the DLL.

Table 40 lists the DQS phase offset delay per stage for Stratix V devices.

Table 40. DQS Phase Offset Delay Per Setting for Stratix V Devices (1), (2) (Part 1 of 2)

| Speed Grade      | Min | Max | Unit |
|------------------|-----|-----|------|
| C1               | 8   | 14  | ps   |
| C2, C2L, I2, I2L | 8   | 14  | ps   |
| C3,I3, I3L, I3YY | 8   | 15  | ps   |

Page 64 I/O Timing

## **Remote System Upgrades**

Table 56 lists the timing parameter specifications for the remote system upgrade circuitry.

**Table 56. Remote System Upgrade Circuitry Timing Specifications** 

| Parameter                    | Minimum | Maximum | Unit |  |  |
|------------------------------|---------|---------|------|--|--|
| t <sub>RU_nCONFIG</sub> (1)  | 250     | _       | ns   |  |  |
| t <sub>RU_nRSTIMER</sub> (2) | 250     | _       | ns   |  |  |

#### Notes to Table 56:

- (1) This is equivalent to strobing the reconfiguration input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the Remote System Upgrade State Machine section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.
- (2) This is equivalent to strobing the reset\_timer input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the User Watchdog Timer section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.

## **User Watchdog Internal Circuitry Timing Specification**

Table 57 lists the operating range of the 12.5-MHz internal oscillator.

Table 57. 12.5-MHz Internal Oscillator Specifications

| Minimum | Typical | Maximum | Units |  |  |
|---------|---------|---------|-------|--|--|
| 5.3     | 7.9     | 12.5    | MHz   |  |  |

# I/O Timing

Altera offers two ways to determine I/O timing—the Excel-based I/O Timing and the Quartus II Timing Analyzer.

Excel-based I/O timing provides pin timing performance for each device density and speed grade. The data is typically used prior to designing the FPGA to get an estimate of the timing budget as part of the link timing analysis. The Quartus II Timing Analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after you complete place-and-route.

You can download the Excel-based I/O Timing spreadsheet from the Stratix V Devices Documentation web page.

## **Programmable IOE Delay**

Table 58 lists the Stratix V IOE programmable delay settings.

Table 58. IOE Programmable Delay for Stratix V Devices (Part 1 of 2)

| Doromotor     | Available | Min           | Fast       | Model      |       |       |       | Slow M | lodel |             |       |      |
|---------------|-----------|---------------|------------|------------|-------|-------|-------|--------|-------|-------------|-------|------|
| Parameter (1) | Settings  | Offset<br>(2) | Industrial | Commercial | C1    | C2    | C3    | C4     | 12    | 13,<br>13YY | 14    | Unit |
| D1            | 64        | 0             | 0.464      | 0.493      | 0.838 | 0.838 | 0.924 | 1.011  | 0.844 | 0.921       | 1.006 | ns   |
| D2            | 32        | 0             | 0.230      | 0.244      | 0.415 | 0.415 | 0.459 | 0.503  | 0.417 | 0.456       | 0.500 | ns   |

Glossary Page 65

Table 58. IOE Programmable Delay for Stratix V Devices (Part 2 of 2)

| Parameter | Available Settings Min Offset | Fast       | Model      | Slow Model |       |       |       |       |             |       |       |    |
|-----------|-------------------------------|------------|------------|------------|-------|-------|-------|-------|-------------|-------|-------|----|
| (1)       |                               | Industrial | Commercial | C1         | C2    | C3    | C4    | 12    | 13,<br>13YY | 14    | Unit  |    |
| D3        | 8                             | 0          | 1.587      | 1.699      | 2.793 | 2.793 | 2.992 | 3.192 | 2.811       | 3.047 | 3.257 | ns |
| D4        | 64                            | 0          | 0.464      | 0.492      | 0.838 | 0.838 | 0.924 | 1.011 | 0.843       | 0.920 | 1.006 | ns |
| D5        | 64                            | 0          | 0.464      | 0.493      | 0.838 | 0.838 | 0.924 | 1.011 | 0.844       | 0.921 | 1.006 | ns |
| D6        | 32                            | 0          | 0.229      | 0.244      | 0.415 | 0.415 | 0.458 | 0.503 | 0.418       | 0.456 | 0.499 | ns |

### Notes to Table 58:

- (1) You can set this value in the Quartus II software by selecting D1, D2, D3, D5, and D6 in the Assignment Name column of Assignment Editor.
- (2) Minimum offset does not include the intrinsic delay.

## **Programmable Output Buffer Delay**

Table 59 lists the delay chain settings that control the rising and falling edge delays of the output buffer. The default delay is 0 ps.

Table 59. Programmable Output Buffer Delay for Stratix V Devices (1)

| Symbol              | Parameter                  | Typical     | Unit |  |
|---------------------|----------------------------|-------------|------|--|
|                     |                            | 0 (default) | ps   |  |
| D                   | Rising and/or falling edge | 25          | ps   |  |
| D <sub>OUTBUF</sub> | delay                      | 50          | ps   |  |
|                     |                            | 75          | ps   |  |

## Note to Table 59:

# **Glossary**

Table 60 lists the glossary for this chapter.

Table 60. Glossary (Part 1 of 4)

| Letter | Subject                                                                                                             | Definitions                                                                                                  |
|--------|---------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|
| Α      |                                                                                                                     |                                                                                                              |
| В      | _                                                                                                                   | _                                                                                                            |
| С      |                                                                                                                     |                                                                                                              |
| D      | D — — —                                                                                                             |                                                                                                              |
| E      |                                                                                                                     |                                                                                                              |
|        | f <sub>HSCLK</sub> Left and right PLL input clock frequency.                                                        |                                                                                                              |
| F      | $f_{HSDR}$ High-speed I/O block—Maximum and minimum <b>LVDS</b> data transfer rate ( $f_{HSDR} = 1/TUI$ ), non-DPA. |                                                                                                              |
|        | f <sub>HSDRDPA</sub>                                                                                                | High-speed I/O block—Maximum and minimum <b>LVDS</b> data transfer rate (f <sub>HSDRDPA</sub> = 1/TUI), DPA. |

<sup>(1)</sup> You can set the programmable output buffer delay in the Quartus II software by setting the Output Buffer Delay Control assignment to either positive, negative, or both edges, with the specific values stated here (in ps) for the Output Buffer Delay assignment.

Page 68 Glossary

## Table 60. Glossary (Part 4 of 4)

| Letter                        | Subject                | Definitions                                                                                                                                                      |
|-------------------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                               | V <sub>CM(DC)</sub>    | DC common mode input voltage.                                                                                                                                    |
|                               | V <sub>ICM</sub>       | Input common mode voltage—The common mode of the differential signal at the receiver.                                                                            |
|                               | V <sub>ID</sub>        | Input differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver.     |
|                               | V <sub>DIF(AC)</sub>   | AC differential input voltage—Minimum AC input differential voltage required for switching.                                                                      |
|                               | V <sub>DIF(DC)</sub>   | DC differential input voltage— Minimum DC input differential voltage required for switching.                                                                     |
|                               | V <sub>IH</sub>        | Voltage input high—The minimum positive voltage applied to the input which is accepted by the device as a logic high.                                            |
|                               | V <sub>IH(AC)</sub>    | High-level AC input voltage                                                                                                                                      |
|                               | V <sub>IH(DC)</sub>    | High-level DC input voltage                                                                                                                                      |
| V                             | V <sub>IL</sub>        | Voltage input low—The maximum positive voltage applied to the input which is accepted by the device as a logic low.                                              |
|                               | V <sub>IL(AC)</sub>    | Low-level AC input voltage                                                                                                                                       |
|                               | V <sub>IL(DC)</sub>    | Low-level DC input voltage                                                                                                                                       |
|                               | V <sub>OCM</sub>       | Output common mode voltage—The common mode of the differential signal at the transmitter.                                                                        |
|                               | <b>V</b> <sub>OD</sub> | Output differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the transmitter. |
|                               | V <sub>SWING</sub>     | Differential input voltage                                                                                                                                       |
|                               | V <sub>X</sub>         | Input differential cross point voltage                                                                                                                           |
| <b>V</b> <sub>OX</sub> Output |                        | Output differential cross point voltage                                                                                                                          |
| W                             | W                      | High-speed I/O block—clock boost factor                                                                                                                          |
| Х                             |                        |                                                                                                                                                                  |
| Υ                             | _                      | _                                                                                                                                                                |
| Z                             |                        |                                                                                                                                                                  |