# E·XFL

### Intel - 5SGXEA7N3F40I4N Datasheet



Welcome to <u>E-XFL.COM</u>

### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

### Details

| Product Status                 | Obsolete                                                   |
|--------------------------------|------------------------------------------------------------|
| Number of LABs/CLBs            | 234720                                                     |
| Number of Logic Elements/Cells | 622000                                                     |
| Total RAM Bits                 | 51200000                                                   |
| Number of I/O                  | 600                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 0.82V ~ 0.88V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                         |
| Package / Case                 | 1517-BBGA, FCBGA                                           |
| Supplier Device Package        | 1517-FBGA (40x40)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5sgxea7n3f40i4n |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

This section lists the functional operating limits for the AC and DC parameters for Stratix V devices. Table 6 lists the steady-state voltage and current values expected from Stratix V devices. Power supply ramps must all be strictly monotonic, without plateaus.

Table 6. Recommended Operating Conditions for Stratix V Devices (Part 1 of 2)

| Symbol                                                                                                                                  | Description                                                                           | Condition  | Min <sup>(4)</sup> | Тур  | Max <sup>(4)</sup> | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|------------|--------------------|------|--------------------|------|
|                                                                                                                                         | Core voltage and periphery circuitry power supply (C1, C2, I2, and I3YY speed grades) | _          | 0.87               | 0.9  | 0.93               | V    |
| V <sub>CC</sub> Core voltage and periphery circuitry power<br>supply (C2L, C3, C4, I2L, I3, I3L, and I4<br>speed grades) <sup>(3)</sup> |                                                                                       | _          | 0.82               | 0.85 | 0.88               | V    |
| V <sub>CCPT</sub>                                                                                                                       | Power supply for programmable power technology                                        | _          | 1.45               | 1.50 | 1.55               | V    |
| V <sub>CC_AUX</sub>                                                                                                                     | Auxiliary supply for the programmable power technology                                | _          | 2.375              | 2.5  | 2.625              | V    |
| VI (1)                                                                                                                                  | I/O pre-driver (3.0 V) power supply                                                   | _          | 2.85               | 3.0  | 3.15               | V    |
| V <sub>CCPD</sub> <sup>(1)</sup>                                                                                                        | I/O pre-driver (2.5 V) power supply                                                   | _          | 2.375              | 2.5  | 2.625              | V    |
|                                                                                                                                         | I/O buffers (3.0 V) power supply                                                      |            | 2.85               | 3.0  | 3.15               | V    |
|                                                                                                                                         | I/O buffers (2.5 V) power supply                                                      | _          | 2.375              | 2.5  | 2.625              | V    |
|                                                                                                                                         | I/O buffers (1.8 V) power supply                                                      |            | 1.71               | 1.8  | 1.89               | V    |
| V <sub>CCIO</sub>                                                                                                                       | I/O buffers (1.5 V) power supply                                                      | _          | 1.425              | 1.5  | 1.575              | V    |
|                                                                                                                                         | I/O buffers (1.35 V) power supply                                                     | _          | 1.283              | 1.35 | 1.45               | V    |
|                                                                                                                                         | I/O buffers (1.25 V) power supply                                                     | _          | 1.19               | 1.25 | 1.31               | V    |
|                                                                                                                                         | I/O buffers (1.2 V) power supply                                                      | _          | 1.14               | 1.2  | 1.26               | V    |
|                                                                                                                                         | Configuration pins (3.0 V) power supply                                               | _          | 2.85               | 3.0  | 3.15               | V    |
| V <sub>CCPGM</sub>                                                                                                                      | Configuration pins (2.5 V) power supply                                               | _          | 2.375              | 2.5  | 2.625              | V    |
|                                                                                                                                         | Configuration pins (1.8 V) power supply                                               | _          | 1.71               | 1.8  | 1.89               | V    |
| V <sub>CCA_FPLL</sub>                                                                                                                   | PLL analog voltage regulator power supply                                             | _          | 2.375              | 2.5  | 2.625              | V    |
| V <sub>CCD_FPLL</sub>                                                                                                                   | PLL digital voltage regulator power supply                                            | _          | 1.45               | 1.5  | 1.55               | V    |
| V <sub>CCBAT</sub> (2)                                                                                                                  | Battery back-up power supply (For design security volatile key register)              | _          | 1.2                | _    | 3.0                | V    |
| VI                                                                                                                                      | DC input voltage                                                                      | _          | -0.5               | _    | 3.6                | V    |
| V <sub>0</sub>                                                                                                                          | Output voltage                                                                        | —          | 0                  | —    | V <sub>CCIO</sub>  | V    |
| т                                                                                                                                       | Operating junction temperature                                                        | Commercial | 0                  | —    | 85                 | °C   |
| TJ                                                                                                                                      | Operating junction temperature                                                        | Industrial | -40                | _    | 100                | °C   |

|                                                                                 |                                                                                                                                                                  |                                                  | Calibration Accuracy |            |                |            |      |  |
|---------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|----------------------|------------|----------------|------------|------|--|
| Symbol                                                                          | Description                                                                                                                                                      | Conditions                                       | C1                   | C2,12      | C3,I3,<br>I3YY | C4,14      | Unit |  |
| 50-Ω R <sub>S</sub>                                                             | Internal series termination with calibration (50- $\Omega$ setting)                                                                                              | V <sub>CCI0</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15                  | ±15        | ±15            | ±15        | %    |  |
| 34-Ω and<br>40-Ω R <sub>S</sub>                                                 | Internal series termination with calibration (34- $\Omega$ and 40- $\Omega$ setting)                                                                             | V <sub>CCI0</sub> = 1.5, 1.35,<br>1.25, 1.2 V    | ±15                  | ±15        | ±15            | ±15        | %    |  |
| 48-Ω, 60-Ω,<br>80-Ω, and<br>240-Ω R <sub>S</sub>                                | Internal series termination with calibration (48- $\Omega$ , 60- $\Omega$ , 80- $\Omega$ , and 240- $\Omega$ setting)                                            | V <sub>CCI0</sub> = 1.2 V                        | ±15                  | ±15        | ±15            | ±15        | %    |  |
| 50-Ω R <sub>T</sub>                                                             | Internal parallel<br>termination with<br>calibration (50-Ω setting)                                                                                              | V <sub>CCIO</sub> = 2.5, 1.8,<br>1.5, 1.2 V      | -10 to +40           | -10 to +40 | -10 to +40     | -10 to +40 | %    |  |
| 20- $Ω$ , 30- $Ω$ ,<br>40- $Ω$ ,60- $Ω$ ,<br>and<br>120- $Ω$ R <sub>T</sub>     | Internal parallel termination with calibration ( $20 \cdot \Omega$ , $30 \cdot \Omega$ , $40 \cdot \Omega$ , $60 \cdot \Omega$ , and $120 \cdot \Omega$ setting) | V <sub>CCI0</sub> = 1.5, 1.35,<br>1.25 V         | -10 to +40           | -10 to +40 | -10 to +40     | -10 to +40 | %    |  |
| 60-Ω and 120-Ω $R_T$                                                            | Internal parallel termination with calibration (60- $\Omega$ and 120- $\Omega$ setting)                                                                          | V <sub>CCI0</sub> = 1.2                          | -10 to +40           | -10 to +40 | -10 to +40     | -10 to +40 | %    |  |
| $\begin{array}{l} \textbf{25-}\Omega\\ \textbf{R}_{S\_left\_shift} \end{array}$ | Internal left shift series termination with calibration (25- $\Omega$ R <sub>S_left_shift</sub> setting)                                                         | V <sub>CCI0</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15                  | ±15        | ±15            | ±15        | %    |  |

| Table 11. OCT Calibration Accurat | y Specifications for Stratix V Devices <sup>(1)</sup> ( | (Part 2 of 2) |
|-----------------------------------|---------------------------------------------------------|---------------|
|-----------------------------------|---------------------------------------------------------|---------------|

### Note to Table 11:

(1) OCT calibration accuracy is valid at the time of calibration only.

Table 12 lists the Stratix V OCT without calibration resistance to PVT changes.

|                             |                                                                        |                            | <b>Resistance Tolerance</b> |       |                 |        |      |
|-----------------------------|------------------------------------------------------------------------|----------------------------|-----------------------------|-------|-----------------|--------|------|
| Symbol                      | Description                                                            | Conditions                 | C1                          | C2,I2 | C3, I3,<br>I3YY | C4, I4 | Unit |
| 25-Ω R, 50-Ω R <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | $V_{CCIO} = 3.0$ and 2.5 V | ±30                         | ±30   | ±40             | ±40    | %    |
| 25-Ω R <sub>S</sub>         | Internal series termination<br>without calibration (25-Ω<br>setting)   | $V_{CCI0} = 1.8$ and 1.5 V | ±30                         | ±30   | ±40             | ±40    | %    |
| 25-Ω R <sub>S</sub>         | Internal series termination<br>without calibration (25-Ω<br>setting)   | V <sub>CCI0</sub> = 1.2 V  | ±35                         | ±35   | ±50             | ±50    | %    |

|                      |                                                                        |                            | <b>Resistance Tolerance</b> |       |                 |        |      |  |
|----------------------|------------------------------------------------------------------------|----------------------------|-----------------------------|-------|-----------------|--------|------|--|
| Symbol               | Description                                                            | Conditions                 | C1                          | C2,I2 | C3, I3,<br>I3YY | C4, I4 | Unit |  |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | $V_{CCIO} = 1.8$ and 1.5 V | ±30                         | ±30   | ±40             | ±40    | %    |  |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCI0</sub> = 1.2 V  | ±35                         | ±35   | ±50             | ±50    | %    |  |
| 100-Ω R <sub>D</sub> | Internal differential termination (100- $\Omega$ setting)              | V <sub>CCPD</sub> = 2.5 V  | ±25                         | ±25   | ±25             | ±25    | %    |  |

Table 12. OCT Without Calibration Resistance Tolerance Specifications for Stratix V Devices (Part 2 of 2)

Calibration accuracy for the calibrated series and parallel OCTs are applicable at the moment of calibration. When voltage and temperature conditions change after calibration, the tolerance may change.

OCT calibration is automatically performed at power-up for OCT-enabled I/Os. Table 13 lists the OCT variation with temperature and voltage after power-up calibration. Use Table 13 to determine the OCT variation after power-up calibration and Equation 1 to determine the OCT variation without recalibration.

### Equation 1. OCT Variation Without Recalibration for Stratix V Devices (1), (2), (3), (4), (5), (6)

$$R_{OCT} \,=\, R_{SCAL} \Big( 1 + \langle \frac{dR}{dT} \times \Delta T \rangle \pm \langle \frac{dR}{dV} \times \Delta V \rangle \Big)$$

### Notes to Equation 1:

- (1) The  $R_{OCT}$  value shows the range of OCT resistance with the variation of temperature and  $V_{CCIO}$ .
- (2) R<sub>SCAL</sub> is the OCT resistance value at power-up.
- (3)  $\Delta T$  is the variation of temperature with respect to the temperature at power-up.
- (4)  $\Delta V$  is the variation of voltage with respect to the V<sub>CCIO</sub> at power-up.
- (5) dR/dT is the percentage change of  $R_{\text{SCAL}}$  with temperature.
- (6) dR/dV is the percentage change of  $\mathsf{R}_{\mathsf{SCAL}}$  with voltage.

Table 13 lists the on-chip termination variation after power-up calibration.

| Table 13. | OCT Variation after Power-U | Calibration for Stratix V Devices | (Part 1 of 2) <sup>(1)</sup> |
|-----------|-----------------------------|-----------------------------------|------------------------------|
|-----------|-----------------------------|-----------------------------------|------------------------------|

| Symbol | Description                                      | V <sub>CCIO</sub> (V) | Typical | Unit   |  |
|--------|--------------------------------------------------|-----------------------|---------|--------|--|
|        | OCT variation with voltage without recalibration |                       | 3.0     | 0.0297 |  |
|        |                                                  | 2.5                   | 0.0344  |        |  |
| dR/dV  |                                                  | 1.8                   | 0.0499  | %/mV   |  |
|        |                                                  | 1.5                   | 0.0744  |        |  |
|        |                                                  | 1.2                   | 0.1241  |        |  |

| Symbol/<br>Description                                             | Conditions                                             | Trai                                     | nsceive<br>Grade | r Speed<br>1       | Transceiver Speed<br>Grade 2     |                  |                    | Transceiver Speed<br>Grade 3     |                  |                    | Unit        |
|--------------------------------------------------------------------|--------------------------------------------------------|------------------------------------------|------------------|--------------------|----------------------------------|------------------|--------------------|----------------------------------|------------------|--------------------|-------------|
| Description                                                        |                                                        | Min                                      | Тур              | Max                | Min                              | Тур              | Max                | Min                              | Тур              | Max                |             |
| Spread-spectrum<br>downspread                                      | PCle                                                   | _                                        | 0 to<br>0.5      | _                  | _                                | 0 to<br>0.5      |                    | _                                | 0 to<br>0.5      | _                  | %           |
| On-chip<br>termination<br>resistors <sup>(21)</sup>                | _                                                      | _                                        | 100              |                    | _                                | 100              |                    | _                                | 100              |                    | Ω           |
| Absolute V <sub>MAX</sub> <sup>(5)</sup>                           | Dedicated<br>reference<br>clock pin                    | _                                        | _                | 1.6                | _                                | _                | 1.6                | _                                | _                | 1.6                | V           |
|                                                                    | RX reference clock pin                                 | _                                        | _                | 1.2                | _                                |                  | 1.2                |                                  | _                | 1.2                |             |
| Absolute $V_{\text{MIN}}$                                          | —                                                      | -0.4                                     | —                |                    | -0.4                             | —                | —                  | -0.4                             | —                | —                  | V           |
| Peak-to-peak<br>differential input<br>voltage                      | _                                                      | 200                                      | _                | 1600               | 200                              | _                | 1600               | 200                              | _                | 1600               | mV          |
| V <sub>ICM</sub> (AC                                               | Dedicated<br>reference<br>clock pin                    | rence 1050/1000/900/850 <sup>(2)</sup> 1 |                  | 1050/              | 1050/1000/900/850 <sup>(2)</sup> |                  |                    | 1050/1000/900/850 <sup>(2)</sup> |                  |                    |             |
| coupled) <sup>(3)</sup>                                            | RX reference<br>clock pin                              | 1.                                       | .0/0.9/0         | .85 <sup>(4)</sup> | 1.                               | 0/0.9/0          | .85 <sup>(4)</sup> | 1.                               | 0/0.9/0          | .85 <sup>(4)</sup> | V           |
| V <sub>ICM</sub> (DC coupled)                                      | HCSL I/O<br>standard for<br>PCIe<br>reference<br>clock | 250                                      |                  | 550                | 250                              |                  | 550                | 250                              |                  | 550                | mV          |
|                                                                    | 100 Hz                                                 | —                                        | —                | -70                | —                                | —                | -70                | —                                | —                | -70                | dBc/Hz      |
| Transmitter                                                        | 1 kHz                                                  |                                          |                  | -90                |                                  |                  | -90                |                                  | —                | -90                | dBc/Hz      |
| REFCLK Phase<br>Noise                                              | 10 kHz                                                 | —                                        | —                | -100               | —                                | —                | -100               | —                                | —                | -100               | dBc/Hz      |
| (622 MHz) <sup>(20)</sup>                                          | 100 kHz                                                |                                          |                  | -110               |                                  | —                | -110               | —                                | —                | -110               | dBc/Hz      |
|                                                                    | ≥1 MHz                                                 | —                                        | —                | -120               | —                                | —                | -120               | —                                | —                | -120               | dBc/Hz      |
| Transmitter<br>REFCLK Phase<br>Jitter<br>(100 MHz) <sup>(17)</sup> | 10 kHz to<br>1.5 MHz<br>(PCle)                         | _                                        | _                | 3                  | _                                | _                | 3                  | _                                | _                | 3                  | ps<br>(rms) |
| R <sub>REF</sub> (19)                                              |                                                        |                                          | 1800<br>±1%      |                    | _                                | 1800<br>±1%      | _                  |                                  | 180<br>0<br>±1%  |                    | Ω           |
| Transceiver Clocks                                                 | S                                                      |                                          |                  |                    |                                  |                  |                    |                                  |                  |                    |             |
| fixedclk clock<br>frequency                                        | PCIe<br>Receiver<br>Detect                             |                                          | 100<br>or<br>125 | _                  | _                                | 100<br>or<br>125 | _                  | _                                | 100<br>or<br>125 | _                  | MHz         |

# Table 23. Transceiver Specifications for Stratix V GX and GS Devices <sup>(1)</sup> (Part 2 of 7)

| Symbol/<br>Description                                    | Conditions                                                          | Tra | nsceive<br>Grade | r Speed<br>1 | Transceiver Speed<br>Grade 2 |                 |     | Transceiver Speed<br>Grade 3 |                 |     | Unit |
|-----------------------------------------------------------|---------------------------------------------------------------------|-----|------------------|--------------|------------------------------|-----------------|-----|------------------------------|-----------------|-----|------|
| Description                                               |                                                                     | Min | Тур              | Max          | Min                          | Тур             | Max | Min                          | Тур             | Max |      |
|                                                           | 85– $\Omega$ setting                                                |     | 85 ±<br>30%      |              | —                            | 85 ±<br>30%     |     |                              | 85 ±<br>30%     |     | Ω    |
| Differential on-                                          | 100–Ω<br>setting                                                    | _   | 100<br>±<br>30%  |              | _                            | 100<br>±<br>30% |     | _                            | 100<br>±<br>30% |     | Ω    |
| chip termination<br>resistors <sup>(21)</sup>             | 120–Ω<br>setting                                                    | _   | 120<br>±<br>30%  |              | _                            | 120<br>±<br>30% |     | _                            | 120<br>±<br>30% |     | Ω    |
|                                                           | 150-Ω<br>setting                                                    | _   | 150<br>±<br>30%  | _            | _                            | 150<br>±<br>30% |     | _                            | 150<br>±<br>30% |     | Ω    |
| V <sub>ICM</sub><br>(AC and DC                            | V <sub>CCR_GXB</sub> =<br>0.85 V or 0.9<br>V<br>full<br>bandwidth   |     | 600              |              | _                            | 600             | _   |                              | 600             |     | mV   |
|                                                           | V <sub>CCR_GXB</sub> =<br>0.85 V or 0.9<br>V<br>half<br>bandwidth   | _   | 600              | _            | _                            | 600             | _   | _                            | 600             | _   | mV   |
| coupled)                                                  | V <sub>CCR_GXB</sub> =<br>1.0 V/1.05 V<br>full<br>bandwidth         | _   | 700              |              | _                            | 700             |     |                              | 700             |     | mV   |
|                                                           | V <sub>CCR_GXB</sub> =<br>1.0 V<br>half<br>bandwidth                |     | 750              | _            | _                            | 750             | _   | _                            | 750             | _   | mV   |
| t <sub>LTR</sub> <sup>(11)</sup>                          | _                                                                   | —   | —                | 10           | _                            | —               | 10  | —                            | —               | 10  | μs   |
| t <sub>LTD</sub> (12)                                     | _                                                                   | 4   |                  |              | 4                            |                 |     | 4                            |                 |     | μs   |
| t <sub>LTD_manual</sub> <sup>(13)</sup>                   |                                                                     | 4   |                  |              | 4                            |                 |     | 4                            | _               |     | μs   |
| t <sub>LTR_LTD_manual</sub> <sup>(14)</sup>               |                                                                     | 15  |                  |              | 15                           | —               |     | 15                           | —               |     | μs   |
| Run Length                                                | _                                                                   | _   |                  | 200          |                              | —               | 200 |                              | —               | 200 | UI   |
| Programmable<br>equalization<br>(AC Gain) <sup>(10)</sup> | Full<br>bandwidth<br>(6.25 GHz)<br>Half<br>bandwidth<br>(3.125 GHz) |     |                  | 16           | _                            |                 | 16  | _                            |                 | 16  | dB   |

 Table 23. Transceiver Specifications for Stratix V GX and GS Devices <sup>(1)</sup> (Part 4 of 7)

Table 24 shows the maximum transmitter data rate for the clock network.

Table 24. Clock Network Maximum Data Rate Transmitter Specifications (1)

|                                   |                                  | ATX PLL                  |                                                      |                                  | CMU PLL <sup>(2)</sup>   | )                             |                                  | fPLL                     |                               |
|-----------------------------------|----------------------------------|--------------------------|------------------------------------------------------|----------------------------------|--------------------------|-------------------------------|----------------------------------|--------------------------|-------------------------------|
| Clock Network                     | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span                                      | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span               | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span               |
| x1 <sup>(3)</sup>                 | 14.1                             | —                        | 6                                                    | 12.5                             | _                        | 6                             | 3.125                            | _                        | 3                             |
| x6 <sup>(3)</sup>                 | _                                | 14.1                     | 6                                                    | _                                | 12.5                     | 6                             | _                                | 3.125                    | 6                             |
| x6 PLL<br>Feedback <sup>(4)</sup> | _                                | 14.1                     | Side-<br>wide                                        | _                                | 12.5                     | Side-<br>wide                 |                                  | _                        | _                             |
| xN (PCIe)                         | _                                | 8.0                      | 8                                                    | _                                | 5.0                      | 8                             | _                                | _                        | _                             |
| VN (Native DHV ID)                | 8.0                              | 8.0                      | Up to 13<br>channels<br>above<br>and<br>below<br>PLL | 7 00                             | 7.99                     | Up to 13<br>channels<br>above | 3.125                            | 3.125                    | Up to 13<br>channels<br>above |
| xN (Native PHY IP)                | _                                | 8.01 to<br>9.8304        | Up to 7<br>channels<br>above<br>and<br>below<br>PLL  | 7.99                             | 7.55                     | and<br>below<br>PLL           | 3.120                            | 0.120                    | and<br>below<br>PLL           |

Notes to Table 24:

(1) Valid data rates below the maximum specified in this table depend on the reference clock frequency and the PLL counter settings. Check the MegaWizard message during the PHY IP instantiation.

(2) ATX PLL is recommended at 8 Gbps and above data rates for improved jitter performance.

(3) Channel span is within a transceiver bank.

(4) Side-wide channel bonding is allowed up to the maximum supported by the PHY IP.

Table 27 shows the  $V_{\text{OD}}$  settings for the GX channel.

| Symbol                                    | V <sub>op</sub> Setting | V <sub>op</sub> Value<br>(mV) | V <sub>op</sub> Setting | V <sub>op</sub> Value<br>(mV) |
|-------------------------------------------|-------------------------|-------------------------------|-------------------------|-------------------------------|
|                                           | 0 (1)                   | 0                             | 32                      | 640                           |
|                                           | 1 <sup>(1)</sup>        | 20                            | 33                      | 660                           |
|                                           | 2 (1)                   | 40                            | 34                      | 680                           |
|                                           | 3 (1)                   | 60                            | 35                      | 700                           |
|                                           | 4 (1)                   | 80                            | 36                      | 720                           |
|                                           | 5 (1)                   | 100                           | 37                      | 740                           |
|                                           | 6                       | 120                           | 38                      | 760                           |
|                                           | 7                       | 140                           | 39                      | 780                           |
|                                           | 8                       | 160                           | 40                      | 800                           |
|                                           | 9                       | 180                           | 41                      | 820                           |
|                                           | 10                      | 200                           | 42                      | 840                           |
|                                           | 11                      | 220                           | 43                      | 860                           |
|                                           | 12                      | 240                           | 44                      | 880                           |
|                                           | 13                      | 260                           | 45                      | 900                           |
|                                           | 14                      | 280                           | 46                      | 920                           |
| V <sub>op</sub> differential peak to peak | 15                      | 300                           | 47                      | 940                           |
| typical <sup>(3)</sup>                    | 16                      | 320                           | 48                      | 960                           |
|                                           | 17                      | 340                           | 49                      | 980                           |
|                                           | 18                      | 360                           | 50                      | 1000                          |
|                                           | 19                      | 380                           | 51                      | 1020                          |
|                                           | 20                      | 400                           | 52                      | 1040                          |
|                                           | 21                      | 420                           | 53                      | 1060                          |
|                                           | 22                      | 440                           | 54                      | 1080                          |
|                                           | 23                      | 460                           | 55                      | 1100                          |
|                                           | 24                      | 480                           | 56                      | 1120                          |
|                                           | 25                      | 500                           | 57                      | 1140                          |
|                                           | 26                      | 520                           | 58                      | 1160                          |
|                                           | 27                      | 540                           | 59                      | 1180                          |
|                                           | 28                      | 560                           | 60                      | 1200                          |
|                                           | 29                      | 580                           | 61                      | 1220                          |
|                                           | 30                      | 600                           | 62                      | 1240                          |
|                                           | 31                      | 620                           | 63                      | 1260                          |

Table 27. Typical V\_{0D} Setting for GX Channel, TX Termination = 100  $\Omega^{\left(2\right)}$ 

### Note to Table 27:

(1) If TX termination resistance =  $100\Omega$ , this VOD setting is illegal.

(2) The tolerance is +/-20% for all VOD settings except for settings 2 and below.

(3) Refer to Figure 2.

| Symbol/<br>Description                                         | Conditions Transceiver<br>Speed Grade 2                |           |               |              |                        | Transceive<br>peed Grade |              | Unit      |
|----------------------------------------------------------------|--------------------------------------------------------|-----------|---------------|--------------|------------------------|--------------------------|--------------|-----------|
|                                                                |                                                        | Min       | Тур           | Max          | Min                    | Тур                      | Max          |           |
| Reference Clock                                                |                                                        |           |               |              |                        |                          |              |           |
| Supported I/O<br>Standards                                     | Dedicated<br>reference<br>clock pin                    | 1.2-V PCN | /IL, 1.4-V PC | ML, 1.5-V P  | CML, 2.5-V<br>and HCSL | PCML, Diffe              | rential LVPE | ECL, LVDS |
|                                                                | RX reference<br>clock pin                              |           | 1.4-V PCML    | ., 1.5-V PCN | IL, 2.5-V PC           | ML, LVPEC                | L, and LVDS  | 6         |
| Input Reference Clock<br>Frequency (CMU<br>PLL) <sup>(6)</sup> | _                                                      | 40        | _             | 710          | 40                     | _                        | 710          | MHz       |
| Input Reference Clock<br>Frequency (ATX PLL) <sup>(6)</sup>    | _                                                      | 100       | -             | 710          | 100                    | _                        | 710          | MHz       |
| Rise time                                                      | 20% to 80%                                             |           | _             | 400          |                        | —                        | 400          |           |
| Fall time                                                      | 80% to 20%                                             |           |               | 400          | —                      |                          | 400          | ps        |
| Duty cycle                                                     | —                                                      | 45        |               | 55           | 45                     |                          | 55           | %         |
| Spread-spectrum<br>modulating clock<br>frequency               | PCI Express<br>(PCIe)                                  | 30        | _             | 33           | 30                     | _                        | 33           | kHz       |
| Spread-spectrum<br>downspread                                  | PCle                                                   | _         | 0 to -0.5     |              | _                      | 0 to -0.5                | _            | %         |
| On-chip termination resistors <sup>(19)</sup>                  | _                                                      | _         | 100           | _            | _                      | 100                      | _            | Ω         |
| Absolute V <sub>MAX</sub> <sup>(3)</sup>                       | Dedicated<br>reference<br>clock pin                    |           | _             | 1.6          | _                      | _                        | 1.6          | V         |
|                                                                | RX reference<br>clock pin                              | _         | _             | 1.2          | _                      | _                        | 1.2          |           |
| Absolute V <sub>MIN</sub>                                      | —                                                      | -0.4      | —             | —            | -0.4                   | —                        | —            | V         |
| Peak-to-peak<br>differential input<br>voltage                  | _                                                      | 200       |               | 1600         | 200                    | _                        | 1600         | mV        |
| V <sub>ICM</sub> (AC coupled)                                  | Dedicated<br>reference<br>clock pin                    |           | 1050/1000 (   | 2)           |                        | 2)                       | mV           |           |
|                                                                | RX reference<br>clock pin                              | 1         | .0/0.9/0.85 ( | 22)          | 1                      | .0/0.9/0.85 (            | 22)          | V         |
| V <sub>ICM</sub> (DC coupled)                                  | HCSL I/O<br>standard for<br>PCIe<br>reference<br>clock | 250       | _             | 550          | 250                    | _                        | 550          | mV        |

### Table 28. Transceiver Specifications for Stratix V GT Devices (Part 1 of 5) <sup>(1)</sup>

Table 29 shows the  $V_{\text{OD}}$  settings for the GT channel.

| Table 29. | Typical Von Setting | g for GT Channel, T | <b>EX Termination = 100</b> $\Omega$ |
|-----------|---------------------|---------------------|--------------------------------------|
|-----------|---------------------|---------------------|--------------------------------------|

| Symbol                                                  | V <sub>OD</sub> Setting | V <sub>op</sub> Value (mV) |
|---------------------------------------------------------|-------------------------|----------------------------|
|                                                         | 0                       | 0                          |
|                                                         | 1                       | 200                        |
| $\mathbf{V}_{0D}$ differential peak to peak typical (1) | 2                       | 400                        |
| VOD unicicilitat peak to peak typical (*)               | 3                       | 600                        |
|                                                         | 4                       | 800                        |
|                                                         | 5                       | 1000                       |

### Note:

(1) Refer to Figure 4.

Figure 4 shows the differential transmitter output waveform.





Figure 5 shows the Stratix V AC gain curves for GT channels.

Figure 5. AC Gain Curves for GT Channels

Figure 6 shows the Stratix V DC gain curves for GT channels.

Figure 6. DC Gain Curves for GT Channels

### **Transceiver Characterization**

This section summarizes the Stratix V transceiver characterization results for compliance with the following protocols:

- Interlaken
- 40G (XLAUI)/100G (CAUI)
- 10GBase-KR
- QSGMII
- XAUI
- SFI
- Gigabit Ethernet (Gbe / GIGE)
- SPAUI
- Serial Rapid IO (SRIO)
- CPRI
- OBSAI
- Hyper Transport (HT)
- SATA
- SAS
- CEI

- XFI
- ASI
- HiGig/HiGig+
- HiGig2/HiGig2+
- Serial Data Converter (SDC)
- GPON
- SDI
- SONET
- Fibre Channel (FC)
- PCIe
- QPI
- SFF-8431

Download the Stratix V Characterization Report Tool to view the characterization report summary for these protocols.

# **Core Performance Specifications**

This section describes the clock tree, phase-locked loop (PLL), digital signal processing (DSP), memory blocks, configuration, and JTAG specifications.

### **Clock Tree Specifications**

Table 30 lists the clock tree specifications for Stratix V devices.

Table 30. Clock Tree Performance for Stratix V Devices (1)

|                              | Performance                 |     |     |      |  |  |  |
|------------------------------|-----------------------------|-----|-----|------|--|--|--|
| Symbol                       | C1, C2, C2L, I2, and<br>I2L |     |     | Unit |  |  |  |
| Global and<br>Regional Clock | 717                         | 650 | 580 | MHz  |  |  |  |
| Periphery Clock              | 550                         | 500 | 500 | MHz  |  |  |  |

### Note to Table 30:

(1) The Stratix V ES devices are limited to 600 MHz core clock tree performance.

|                       | Peformance |          |           |      |                  |     |     |      |
|-----------------------|------------|----------|-----------|------|------------------|-----|-----|------|
| Mode                  | C1         | C2, C2L  | 12, 12L   | C3   | 13, 13L,<br>13YY | C4  | 14  | Unit |
|                       |            | Modes us | ing Three | DSPs |                  |     |     |      |
| One complex 18 x 25   | 425        | 425      | 415       | 340  | 340              | 275 | 265 | MHz  |
| Modes using Four DSPs |            |          |           |      |                  |     |     |      |
| One complex 27 x 27   | 465        | 465      | 465       | 380  | 380              | 300 | 290 | MHz  |

### Table 32. Block Performance Specifications for Stratix V DSP Devices (Part 2 of 2)

# **Memory Block Specifications**

Table 33 lists the Stratix V memory block specifications.

# Table 33. Memory Block Performance Specifications for Stratix V Devices <sup>(1), (2)</sup> (Part 1 of 2)

|        |                                            | <b>Resources Used</b> |        | Performance |            |     |     |         |                     |     |      |
|--------|--------------------------------------------|-----------------------|--------|-------------|------------|-----|-----|---------|---------------------|-----|------|
| Memory | Mode                                       | ALUTS                 | Memory | C1          | C2,<br>C2L | C3  | C4  | 12, 12L | 13,<br>13L,<br>13YY | 14  | Unit |
|        | Single port, all supported widths          | 0                     | 1      | 450         | 450        | 400 | 315 | 450     | 400                 | 315 | MHz  |
| MLAB   | Simple dual-port,<br>x32/x64 depth         | 0                     | 1      | 450         | 450        | 400 | 315 | 450     | 400                 | 315 | MHz  |
| IVILAD | Simple dual-port, x16 depth <sup>(3)</sup> | 0                     | 1      | 675         | 675        | 533 | 400 | 675     | 533                 | 400 | MHz  |
|        | ROM, all supported widths                  | 0                     | 1      | 600         | 600        | 500 | 450 | 600     | 500                 | 450 | MHz  |

| Jitter Fre | quency (Hz) | Sinusoidal Jitter (UI) |
|------------|-------------|------------------------|
| F1         | 10,000      | 25.000                 |
| F2         | 17,565      | 25.000                 |
| F3         | 1,493,000   | 0.350                  |
| F4         | 50,000,000  | 0.350                  |

| Table 38. | LVDS Soft-CDR/D | PA Sinusoidal | <b>Jitter Mask Valu</b> | es for a Data Ra | te > 1.25 Gbps |
|-----------|-----------------|---------------|-------------------------|------------------|----------------|
|-----------|-----------------|---------------|-------------------------|------------------|----------------|

Figure 9 shows the **LVDS** soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate < 1.25 Gbps.





### **DLL Range, DQS Logic Block, and Memory Output Clock Jitter Specifications**

Table 39 lists the DLL range specification for Stratix V devices. The DLL is always in 8-tap mode in Stratix V devices.

Table 39. DLL Range Specifications for Stratix V Devices (1)

| C1      | C2, C2L, I2, I2L | C3, I3, I3L, I3YY | C4,I4   | Unit |  |
|---------|------------------|-------------------|---------|------|--|
| 300-933 | 300-933          | 300-890           | 300-890 | MHz  |  |

### Note to Table 39:

(1) Stratix V devices support memory interface frequencies lower than 300 MHz, although the reference clock that feeds the DLL must be at least 300 MHz. To support interfaces below 300 MHz, multiply the reference clock feeding the DLL to ensure the frequency is within the supported range of the DLL.

Table 40 lists the DQS phase offset delay per stage for Stratix V devices.

Table 40. DQS Phase Offset Delay Per Setting for Stratix V Devices <sup>(1), (2)</sup> (Part 1 of 2)

| Speed Grade      | Min | Max | Unit |
|------------------|-----|-----|------|
| C1               | 8   | 14  | ps   |
| C2, C2L, I2, I2L | 8   | 14  | ps   |
| C3,I3, I3L, I3YY | 8   | 15  | ps   |

# **Duty Cycle Distortion (DCD) Specifications**

Table 44 lists the worst-case DCD for Stratix V devices.

### Table 44. Worst-Case DCD on Stratix V I/O Pins (1)

| Symbol            | C1  |     | C2, C2L, I2, I2L |     | C3, I3, I3L,<br>I3YY |     | C4  | 4,14 | Unit |
|-------------------|-----|-----|------------------|-----|----------------------|-----|-----|------|------|
|                   | Min | Max | Min              | Max | Min                  | Max | Min | Max  |      |
| Output Duty Cycle | 45  | 55  | 45               | 55  | 45                   | 55  | 45  | 55   | %    |

### Note to Table 44:

(1) The DCD numbers do not cover the core clock network.

# **Configuration Specification**

# **POR Delay Specification**

Power-on reset (POR) delay is defined as the delay between the time when all the power supplies monitored by the POR circuitry reach the minimum recommended operating voltage to the time when the nSTATUS is released high and your device is ready to begin configuration.



For more information about the POR delay, refer to the *Hot Socketing and Power-On Reset in Stratix V Devices* chapter.

Table 45 lists the fast and standard POR delay specification.

### Table 45. Fast and Standard POR Delay Specification (1)

| POR Delay | Minimum | Maximum |  |  |
|-----------|---------|---------|--|--|
| Fast      | 4 ms    | 12 ms   |  |  |
| Standard  | 100 ms  | 300 ms  |  |  |

### Note to Table 45:

(1) You can select the POR delay based on the MSEL settings as described in the MSEL Pin Settings section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.

# **JTAG Configuration Specifications**

Table 46 lists the JTAG timing parameters and values for Stratix V devices.

Table 46. JTAG Timing Parameters and Values for Stratix V Devices

| Symbol                  | Description                        | Min | Max | Unit |
|-------------------------|------------------------------------|-----|-----|------|
| t <sub>JCP</sub>        | TCK clock period <sup>(2)</sup>    | 30  | —   | ns   |
| t <sub>JCP</sub>        | TCK clock period <sup>(2)</sup>    | 167 | —   | ns   |
| t <sub>JCH</sub>        | TCK clock high time <sup>(2)</sup> | 14  | —   | ns   |
| t <sub>JCL</sub>        | TCK clock low time <sup>(2)</sup>  | 14  | —   | ns   |
| t <sub>JPSU (TDI)</sub> | TDI JTAG port setup time           | 2   | —   | ns   |
| t <sub>JPSU (TMS)</sub> | TMS JTAG port setup time           | 3   | —   | ns   |

| Family                     | Device | Package | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) <sup>(4), (5)</sup> |
|----------------------------|--------|---------|--------------------------------|--------------------------------------------|
| Stratix V E <sup>(1)</sup> | 5SEE9  | —       | 342,742,976                    | 700,888                                    |
|                            | 5SEEB  | _       | 342,742,976                    | 700,888                                    |

### Table 47. Uncompressed .rbf Sizes for Stratix V Devices

### Notes to Table 47:

(1) Stratix V E devices do not have PCI Express® (PCIe®) hard IP. Stratix V E devices do not support the CvP configuration scheme.

(2) 36-transceiver devices.

(3) 24-transceiver devices.

(4) File size for the periphery image.

(5) The IOCSR .rbf size is specifically for the CvP feature.

Use the data in Table 47 to estimate the file size before design compilation. Different configuration file formats, such as a hexadecimal (.hex) or tabular text file (.ttf) format, have different file sizes. For the different types of configuration file and file sizes, refer to the Quartus II software. However, for a specific version of the Quartus II software, any design targeted for the same device has the same uncompressed configuration file size. If you are using compression, the file size can vary after each compilation because the compression ratio depends on your design.

• For more information about setting device configuration options, refer to *Configuration, Design Security, and Remote System Upgrades in Stratix V Devices.* For creating configuration files, refer to the *Quartus II Help.* 

Table 48 lists the minimum configuration time estimates for Stratix V devices.

|         | Member         |       | Active Serial <sup>(1)</sup> |                        | Fast Passive Parallel <sup>(2)</sup> |            |                        |  |
|---------|----------------|-------|------------------------------|------------------------|--------------------------------------|------------|------------------------|--|
| Variant | Member<br>Code | Width | DCLK (MHz)                   | Min Config<br>Time (s) | Width                                | DCLK (MHz) | Min Config<br>Time (s) |  |
|         | A3             | 4     | 100                          | 0.534                  | 32                                   | 100        | 0.067                  |  |
|         | AS             | 4     | 100                          | 0.344                  | 32                                   | 100        | 0.043                  |  |
|         | A4             | 4     | 100                          | 0.534                  | 32                                   | 100        | 0.067                  |  |
|         | A5             | 4     | 100                          | 0.675                  | 32                                   | 100        | 0.084                  |  |
|         | A7             | 4     | 100                          | 0.675                  | 32                                   | 100        | 0.084                  |  |
| GX      | A9             | 4     | 100                          | 0.857                  | 32                                   | 100        | 0.107                  |  |
|         | AB             | 4     | 100                          | 0.857                  | 32                                   | 100        | 0.107                  |  |
|         | B5             | 4     | 100                          | 0.676                  | 32                                   | 100        | 0.085                  |  |
|         | B6             | 4     | 100                          | 0.676                  | 32                                   | 100        | 0.085                  |  |
|         | B9             | 4     | 100                          | 0.857                  | 32                                   | 100        | 0.107                  |  |
|         | BB             | 4     | 100                          | 0.857                  | 32                                   | 100        | 0.107                  |  |
| ст      | C5             | 4     | 100                          | 0.675                  | 32                                   | 100        | 0.084                  |  |
| GT      | C7             | 4     | 100                          | 0.675                  | 32                                   | 100        | 0.084                  |  |

## FPP Configuration Timing when DCLK-to-DATA [] = 1

Figure 12 shows the timing waveform for FPP configuration when using a MAX II or MAX V device as an external host. This waveform shows timing when the DCLK-to-DATA[] ratio is 1.





### Notes to Figure 12:

- (1) Use this timing waveform when the DCLK-to-DATA [] ratio is 1.
- (2) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic-high levels. When nCONFIG is pulled low, a reconfiguration cycle begins.
- (3) After power-up, the Stratix V device holds nstatus low for the time of the POR delay.
- (4) After power-up, before and during configuration, CONF\_DONE is low.
- (5) Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required.
- (6) For FPP ×16, use DATA [15..0]. For FPP ×8, use DATA [7..0]. DATA [31..0] are available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings.
- (7) To ensure a successful configuration, send the entire configuration data to the Stratix V device. CONF\_DONE is released high when the Stratix V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- (8) After the option bit to enable the INIT\_DONE pin is configured into the device, the INIT DONE goes low.



### Figure 13. FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is >1 (1), (2)

#### Notes to Figure 13:

- (1) Use this timing waveform and parameters when the DCLK-to-DATA [] ratio is >1. To find out the DCLK-to-DATA [] ratio for your system, refer to Table 49 on page 55.
- (2) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic high levels. When nCONFIG is pulled low, a reconfiguration cycle begins.
- (3) After power-up, the Stratix V device holds nSTATUS low for the time as specified by the POR delay.
- (4) After power-up, before and during configuration, CONF\_DONE is low.
- (5) Do not leave DCLK floating after configuration. You can drive it high or low, whichever is more convenient.
- (6) "r" denotes the DCLK-to-DATA [] ratio. For the DCLK-to-DATA [] ratio based on the decompression and the design security feature enable settings, refer to Table 49 on page 55.
- (7) If needed, pause DCLK by holding it low. When DCLK restarts, the external host must provide data on the DATA [31..0] pins prior to sending the first DCLK rising edge.
- (8) To ensure a successful configuration, send the entire configuration data to the Stratix V device. CONF\_DONE is released high after the Stratix V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- (9) After the option bit to enable the INIT DONE pin is configured into the device, the INIT DONE goes low.

Table 54 lists the PS configuration timing parameters for Stratix V devices.

Table 54. PS Timing Parameters for Stratix V Devices

| Symbol                            | Parameter                                         | Minimum                                             | Maximum              | Units |
|-----------------------------------|---------------------------------------------------|-----------------------------------------------------|----------------------|-------|
| t <sub>CF2CD</sub>                | nCONFIG low to CONF_DONE low                      | —                                                   | 600                  | ns    |
| t <sub>CF2ST0</sub>               | nCONFIG low to nSTATUS low                        | —                                                   | 600                  | ns    |
| t <sub>CFG</sub>                  | nCONFIG low pulse width                           | 2                                                   | —                    | μS    |
| t <sub>status</sub>               | nSTATUS low pulse width                           | 268                                                 | 1,506 <sup>(1)</sup> | μS    |
| t <sub>CF2ST1</sub>               | nCONFIG high to nSTATUS high                      | —                                                   | 1,506 <sup>(2)</sup> | μS    |
| t <sub>CF2CK</sub> (5)            | nCONFIG high to first rising edge on DCLK         | 1,506                                               | —                    | μS    |
| t <sub>ST2CK</sub> <sup>(5)</sup> | nSTATUS high to first rising edge of DCLK         | 2                                                   | —                    | μS    |
| t <sub>DSU</sub>                  | DATA[] setup time before rising edge on DCLK      | 5.5                                                 | —                    | ns    |
| t <sub>DH</sub>                   | DATA[] hold time after rising edge on DCLK        | 0                                                   | —                    | ns    |
| t <sub>CH</sub>                   | DCLK high time                                    | $0.45\times 1/f_{MAX}$                              | —                    | S     |
| t <sub>CL</sub>                   | DCLK low time                                     | $0.45\times 1/f_{MAX}$                              | —                    | S     |
| t <sub>CLK</sub>                  | DCLK period                                       | 1/f <sub>MAX</sub>                                  | —                    | S     |
| f <sub>MAX</sub>                  | DCLK frequency                                    | —                                                   | 125                  | MHz   |
| t <sub>CD2UM</sub>                | CONF_DONE high to user mode $(3)$                 | 175                                                 | 437                  | μS    |
| t <sub>CD2CU</sub>                | CONF_DONE high to CLKUSR enabled                  | 4 × maximum<br>DCLK period                          | _                    | _     |
| t <sub>CD2UMC</sub>               | CONF_DONE high to user mode with CLKUSR option on | $t_{CD2CU}$ + (8576 × CLKUSR period) <sup>(4)</sup> | _                    | _     |

### Notes to Table 54:

(1) This value is applicable if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width.

(2) This value is applicable if you do not delay configuration by externally holding the nSTATUS low.

(3) The minimum and maximum numbers apply only if you choose the internal oscillator as the clock source for initializing the device.

(4) To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the "Initialization" section.

(5) If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification.

# Initialization

Table 55 lists the initialization clock source option, the applicable configuration schemes, and the maximum frequency.

| Table 55. Initialization Clock Source Option and the Maximu | m Frequency |
|-------------------------------------------------------------|-------------|
|-------------------------------------------------------------|-------------|

| Initialization Clock<br>Source | Configuration Schemes      | Maximum<br>Frequency | Minimum Number of Clock<br>Cycles <sup>(1)</sup> |
|--------------------------------|----------------------------|----------------------|--------------------------------------------------|
| Internal Oscillator            | AS, PS, FPP                | 12.5 MHz             |                                                  |
| CLKUSR                         | AS, PS, FPP <sup>(2)</sup> | 125 MHz              | 8576                                             |
| DCLK                           | PS, FPP                    | 125 MHz              |                                                  |

### Notes to Table 55:

(1) The minimum number of clock cycles required for device initialization.

(2) To enable CLKUSR as the initialization clock source, turn on the Enable user-supplied start-up clock (CLKUSR) option in the Quartus II software from the General panel of the Device and Pin Options dialog box.

# **Remote System Upgrades**

Table 56 lists the timing parameter specifications for the remote system upgrade circuitry.

| Table 56. Remote System Upgrade Circuitry Timing Specifications | Table 56. | <b>Remote System</b> | Upgrade Circuitry | y Timing S | <b>Specifications</b> |
|-----------------------------------------------------------------|-----------|----------------------|-------------------|------------|-----------------------|
|-----------------------------------------------------------------|-----------|----------------------|-------------------|------------|-----------------------|

| Parameter                               | Minimum | Maximum | Unit |
|-----------------------------------------|---------|---------|------|
| t <sub>RU_nCONFIG</sub> <sup>(1)</sup>  | 250     | —       | ns   |
| t <sub>RU_nRSTIMER</sub> <sup>(2)</sup> | 250     | —       | ns   |

### Notes to Table 56:

- (1) This is equivalent to strobing the reconfiguration input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the Remote System Upgrade State Machine section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.
- (2) This is equivalent to strobing the reset\_timer input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the User Watchdog Timer section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.

# **User Watchdog Internal Circuitry Timing Specification**

Table 57 lists the operating range of the 12.5-MHz internal oscillator.

### Table 57. 12.5-MHz Internal Oscillator Specifications

| Minimum | Typical | Maximum | Units |
|---------|---------|---------|-------|
| 5.3     | 7.9     | 12.5    | MHz   |

# I/O Timing

Altera offers two ways to determine I/O timing—the Excel-based I/O Timing and the Quartus II Timing Analyzer.

Excel-based I/O timing provides pin timing performance for each device density and speed grade. The data is typically used prior to designing the FPGA to get an estimate of the timing budget as part of the link timing analysis. The Quartus II Timing Analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after you complete place-and-route.

 You can download the Excel-based I/O Timing spreadsheet from the Stratix V Devices Documentation web page.

# **Programmable IOE Delay**

Table 58 lists the Stratix V IOE programmable delay settings.

Table 58. IOE Programmable Delay for Stratix V Devices (Part 1 of 2)

| Deremeter        | Available             | Min           | Fast       | Model      |       |       |       | Slow N | lodel |             |       |      |
|------------------|-----------------------|---------------|------------|------------|-------|-------|-------|--------|-------|-------------|-------|------|
| Parameter<br>(1) | Available<br>Settings | Offset<br>(2) | Industrial | Commercial | C1    | C2    | C3    | C4     | 12    | 13,<br>13YY | 14    | Unit |
| D1               | 64                    | 0             | 0.464      | 0.493      | 0.838 | 0.838 | 0.924 | 1.011  | 0.844 | 0.921       | 1.006 | ns   |
| D2               | 32                    | 0             | 0.230      | 0.244      | 0.415 | 0.415 | 0.459 | 0.503  | 0.417 | 0.456       | 0.500 | ns   |