Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 317000 | | Number of Logic Elements/Cells | 840000 | | Total RAM Bits | 53248000 | | Number of I/O | 696 | | Number of Gates | - | | Voltage - Supply | 0.87V ~ 0.93V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 1517-BBGA, FCBGA | | Supplier Device Package | 1517-HBGA (45x45) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/5sgxea9k2h40c2n | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Page 2 Electrical Characteristics Table 1. Stratix V GX and GS Commercial and Industrial Speed Grade Offering (1), (2), (3) (Part 2 of 2) | Transceiver Speed | | | | Core Spe | ed Grade | | | | |--------------------------|----|---------|-----|----------|----------|---------|--------------------|-----| | Grade | C1 | C2, C2L | C3 | C4 | 12, 12L | 13, 13L | I3YY | 14 | | 3<br>GX channel—8.5 Gbps | _ | Yes | Yes | Yes | _ | Yes | Yes <sup>(4)</sup> | Yes | #### Notes to Table 1: - (1) C = Commercial temperature grade; I = Industrial temperature grade. - (2) Lower number refers to faster speed grade. - (3) C2L, I2L, and I3L speed grades are for low-power devices. - (4) I3YY speed grades can achieve up to 10.3125 Gbps. Table 2 lists the industrial and commercial speed grades for the Stratix V GT devices. Table 2. Stratix V GT Commercial and Industrial Speed Grade Offering (1), (2) | Transacius Crad Crado | Core Speed Grade | | | | | | | |----------------------------------------------------|------------------|-----|-----|-----|--|--|--| | Transceiver Speed Grade | C1 | C2 | 12 | 13 | | | | | 2<br>GX channel—12.5 Gbps<br>GT channel—28.05 Gbps | Yes | Yes | _ | _ | | | | | 3<br>GX channel—12.5 Gbps<br>GT channel—25.78 Gbps | Yes | Yes | Yes | Yes | | | | #### Notes to Table 2: - (1) C = Commercial temperature grade; I = Industrial temperature grade. - (2) Lower number refers to faster speed grade. ### **Absolute Maximum Ratings** Absolute maximum ratings define the maximum operating conditions for Stratix V devices. The values are based on experiments conducted with the devices and theoretical modeling of breakdown and damage mechanisms. The functional operation of the device is not implied for these conditions. Conditions other than those listed in Table 3 may cause permanent damage to the device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse effects on the device. Table 3. Absolute Maximum Ratings for Stratix V Devices (Part 1 of 2) | Symbol | Description | Minimum | Maximum | Unit | |---------------------|------------------------------------------------------------------------|---------|---------|------| | V <sub>CC</sub> | Power supply for core voltage and periphery circuitry | -0.5 | 1.35 | V | | V <sub>CCPT</sub> | Power supply for programmable power technology | -0.5 | 1.8 | V | | V <sub>CCPGM</sub> | Power supply for configuration pins | -0.5 | 3.9 | V | | V <sub>CC_AUX</sub> | Auxiliary supply for the programmable power technology | -0.5 | 3.4 | V | | V <sub>CCBAT</sub> | Battery back-up power supply for design security volatile key register | -0.5 | 3.9 | V | | V <sub>CCPD</sub> | I/O pre-driver power supply | -0.5 | 3.9 | V | | V <sub>CCIO</sub> | I/O power supply | -0.5 | 3.9 | V | Page 8 Electrical Characteristics Table 8 shows the transceiver power supply voltage requirements for various conditions. **Table 8. Transceiver Power Supply Voltage Requirements** | Conditions | Core Speed Grade | VCCR_GXB & VCCT_GXB (2) | VCCA_GXB | VCCH_GXB | Unit | |--------------------------------------------------------------------|-----------------------------------|-------------------------|----------|----------|------| | If BOTH of the following conditions are true: | | 4.05 | | | | | ■ Data rate > 10.3 Gbps. | All | 1.05 | | | | | ■ DFE is used. | | | | | | | If ANY of the following conditions are true <sup>(1)</sup> : | | | 3.0 | | | | ATX PLL is used. | | | | | | | ■ Data rate > 6.5Gbps. | All | 1.0 | | | | | ■ DFE (data rate ≤<br>10.3 Gbps), AEQ, or<br>EyeQ feature is used. | | | | 1.5 | V | | If ALL of the following | C1, C2, I2, and I3YY | 0.90 | 2.5 | | | | conditions are true: ATX PLL is not used. | | | | | | | ■ Data rate ≤ 6.5Gbps. | C2L, C3, C4, I2L, I3, I3L, and I4 | 0.85 | 2.5 | | | | DFE, AEQ, and EyeQ are<br>not used. | | | | | | #### Notes to Table 8: - (1) Choose this power supply voltage requirement option if you plan to upgrade your design later with any of the listed conditions. - (2) If the VCCR\_GXB and VCCT\_GXB supplies are set to 1.0 V or 1.05 V, they cannot be shared with the VCC core supply. If the VCCR\_GXB and VCCT\_GXB are set to either 0.90 V or 0.85 V, they can be shared with the VCC core supply. #### **DC Characteristics** This section lists the supply current, I/O pin leakage current, input pin capacitance, on-chip termination tolerance, and hot socketing specifications. ### **Supply Current** Supply current is the current drawn from the respective power rails used for power budgeting. Use the Excel-based Early Power Estimator (EPE) to get supply current estimates for your design because these currents vary greatly with the resources you use. For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*. Page 10 Electrical Characteristics Table 11. OCT Calibration Accuracy Specifications for Stratix V Devices (1) (Part 2 of 2) | | | | Calibration Accuracy | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|----------------------|------------|----------------|------------|------|--| | Symbol | Description | Conditions | C1 | C2,I2 | C3,I3,<br>I3YY | C4,I4 | Unit | | | 50-Ω R <sub>S</sub> | Internal series termination with calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15 | ±15 | ±15 | ±15 | % | | | $34\text{-}\Omega$ and $40\text{-}\Omega$ $R_S$ | Internal series termination with calibration (34- $\Omega$ and 40- $\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35,<br>1.25, 1.2 V ±15 ±15 ±15 | | ±15 | % | | | | | $48$ - $\Omega$ , $60$ - $\Omega$ , $80$ - $\Omega$ , and $240$ - $\Omega$ R <sub>S</sub> | Internal series termination with calibration (48- $\Omega$ , 60- $\Omega$ , 80- $\Omega$ , and 240- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 V ±15 ±15 | | ±15 | ±15 | % | | | | 50-Ω R <sub>T</sub> | Internal parallel termination with calibration (50-Ω setting) | V <sub>CCIO</sub> = 2.5, 1.8,<br>1.5, 1.2 V | -10 to +40 | -10 to +40 | -10 to +40 | -10 to +40 | % | | | $\begin{array}{c} 20\text{-}\Omega,30\text{-}\Omega,\\ 40\text{-}\Omega,60\text{-}\Omega,\\ \text{and}\\ 120\text{-}\OmegaR_T \end{array}$ | Internal parallel termination with calibration (20- $\Omega$ , 30- $\Omega$ , 40- $\Omega$ , 60- $\Omega$ , and 120- $\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35,<br>1.25 V | -10 to +40 | -10 to +40 | -10 to +40 | -10 to +40 | % | | | 60- $\Omega$ and 120- $\Omega$ R <sub>T</sub> | Internal parallel termination with calibration (60- $\Omega$ and 120- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 | -10 to +40 | -10 to +40 | -10 to +40 | -10 to +40 | % | | | $\begin{array}{c} \textbf{25-}\Omega \\ \textbf{R}_{S\_left\_shift} \end{array}$ | Internal left shift series termination with calibration (25- $\Omega$ R <sub>S_left_shift</sub> setting) | V <sub>CCIO</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15 | ±15 | ±15 | ±15 | % | | #### Note to Table 11: Table 12 lists the Stratix V OCT without calibration resistance tolerance to PVT changes. Table 12. OCT Without Calibration Resistance Tolerance Specifications for Stratix V Devices (Part 1 of 2) | | | | Resistance Tolerance | | | | | |-----------------------------|------------------------------------------------------------------------|-----------------------------------|----------------------|-------|-----------------|--------|------| | Symbol | Description | Conditions | <b>C</b> 1 | C2,I2 | C3, I3,<br>I3YY | C4, I4 | Unit | | 25-Ω R, 50-Ω R <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CC10</sub> = 3.0 and 2.5 V | ±30 | ±30 | ±40 | ±40 | % | | 25-Ω R <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CC10</sub> = 1.8 and 1.5 V | ±30 | ±30 | ±40 | ±40 | % | | 25-Ω R <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 V | ±35 | ±35 | ±50 | ±50 | % | <sup>(1)</sup> OCT calibration accuracy is valid at the time of calibration only. Page 12 Electrical Characteristics Table 13. OCT Variation after Power-Up Calibration for Stratix V Devices (Part 2 of 2) (1) | Symbol | Description | V <sub>CCIO</sub> (V) | Typical | Unit | |--------|------------------------------------------------------|-----------------------|---------|------| | | | 3.0 | 0.189 | | | | OCT variation with temperature without recalibration | 2.5 | 0.208 | | | dR/dT | | 1.8 | 0.266 | %/°C | | | | 1.5 | 0.273 | 1 | | | | 1.2 | 0.317 | | #### Note to Table 13: (1) Valid for a $V_{\text{CCIO}}$ range of $\pm 5\%$ and a temperature range of $0^\circ$ to $85^\circ\text{C}.$ ### **Pin Capacitance** Table 14 lists the Stratix V device family pin capacitance. **Table 14. Pin Capacitance for Stratix V Devices** | Symbol | Description | Value | Unit | |--------------------|------------------------------------------------------------------|-------|------| | C <sub>IOTB</sub> | Input capacitance on the top and bottom I/O pins | 6 | pF | | C <sub>IOLR</sub> | Input capacitance on the left and right I/O pins | 6 | pF | | C <sub>OUTFB</sub> | Input capacitance on dual-purpose clock output and feedback pins | 6 | pF | #### **Hot Socketing** Table 15 lists the hot socketing specifications for Stratix V devices. Table 15. Hot Socketing Specifications for Stratix V Devices | Symbol | Description | Maximum | |---------------------------|--------------------------------------------|---------------------| | I <sub>IOPIN (DC)</sub> | DC current per I/O pin | 300 μΑ | | I <sub>IOPIN (AC)</sub> | AC current per I/O pin | 8 mA <sup>(1)</sup> | | I <sub>XCVR-TX (DC)</sub> | DC current per transceiver transmitter pin | 100 mA | | I <sub>XCVR-RX (DC)</sub> | DC current per transceiver receiver pin | 50 mA | ### Note to Table 15: (1) The I/O ramp rate is 10 ns or more. For ramp rates faster than 10 ns, $|I_{IOPIN}| = C dv/dt$ , in which C is the I/O pin capacitance and dv/dt is the slew rate. Electrical Characteristics Page 13 ## **Internal Weak Pull-Up Resistor** Table 16 lists the weak pull-up resistor values for Stratix V devices. Table 16. Internal Weak Pull-Up Resistor for Stratix V Devices (1), (2) | Symbol | Description | V <sub>CC10</sub> Conditions<br>(V) <sup>(3)</sup> | Value <sup>(4)</sup> | Unit | |-----------------|-------------------------------------------------------------------------------|----------------------------------------------------|----------------------|------| | | | 3.0 ±5% | 25 | kΩ | | | | 2.5 ±5% | 25 | kΩ | | | Value of the I/O pin pull-up resistor before | 1.8 ±5% | 25 | kΩ | | R <sub>PU</sub> | and during configuration, as well as user mode if you enable the programmable | 1.5 ±5% | 25 | kΩ | | | pull-up resistor option. | 1.35 ±5% | 25 | kΩ | | | | 1.25 ±5% | 25 | kΩ | | | | 1.2 ±5% | 25 | kΩ | #### Notes to Table 16: - (1) All I/O pins have an option to enable the weak pull-up resistor except the configuration, test, and JTAG pins. - (2) The internal weak pull-down feature is only available for the JTAG TCK pin. The typical value for this internal weak pull-down resistor is approximately 25 k $\Omega$ . - (3) The pin pull-up resistance values may be lower if an external source drives the pin higher than $V_{\text{CCIO}}$ . - (4) These specifications are valid with a ±10% tolerance to cover changes over PVT. ## I/O Standard Specifications Table 17 through Table 22 list the input voltage ( $V_{IH}$ and $V_{IL}$ ), output voltage ( $V_{OH}$ and $V_{OL}$ ), and current drive characteristics ( $I_{OH}$ and $I_{OL}$ ) for various I/O standards supported by Stratix V devices. These tables also show the Stratix V device family I/O standard specifications. The $V_{OL}$ and $V_{OH}$ values are valid at the corresponding $I_{OH}$ and $I_{OL}$ , respectively. For an explanation of the terms used in Table 17 through Table 22, refer to "Glossary" on page 65. For tolerance calculations across all SSTL and HSTL I/O standards, refer to Altera knowledge base solution rd07262012\_486. Table 17. Single-Ended I/O Standards for Stratix V Devices | I/O | | V <sub>CCIO</sub> (V) | | V <sub>IL</sub> (V) V <sub>IH</sub> (V) | | (V) | (V) V <sub>OL</sub> (V) | | I <sub>OL</sub> | I <sub>OH</sub> | | |----------|-------|-----------------------|-------|-----------------------------------------|-----------------------------|-----------------------------|-------------------------|-----------------------------|-----------------------------|-----------------|------| | Standard | Min | Тур | Max | Min | Max | Min | Max | Max | Min | (mĀ) | (mA) | | LVTTL | 2.85 | 3 | 3.15 | -0.3 | 0.8 | 1.7 | 3.6 | 0.4 | 2.4 | 2 | -2 | | LVCMOS | 2.85 | 3 | 3.15 | -0.3 | 0.8 | 1.7 | 3.6 | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | 2.5 V | 2.375 | 2.5 | 2.625 | -0.3 | 0.7 | 1.7 | 3.6 | 0.4 | 2 | 1 | -1 | | 1.8 V | 1.71 | 1.8 | 1.89 | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.45 | V <sub>CCIO</sub> –<br>0.45 | 2 | -2 | | 1.5 V | 1.425 | 1.5 | 1.575 | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.25 *<br>V <sub>CCIO</sub> | 0.75 *<br>V <sub>CCIO</sub> | 2 | -2 | | 1.2 V | 1.14 | 1.2 | 1.26 | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.25 *<br>V <sub>CCIO</sub> | 0.75 *<br>V <sub>CCIO</sub> | 2 | -2 | Electrical Characteristics Page 17 You typically use the interactive Excel-based Early Power Estimator before designing the FPGA to get a magnitude estimate of the device power. The Quartus II PowerPlay Power Analyzer provides better quality estimates based on the specifics of the design after you complete place-and-route. The PowerPlay Power Analyzer can apply a combination of user-entered, simulation-derived, and estimated signal activities that, when combined with detailed circuit models, yields very accurate power estimates. For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*. Page 22 Switching Characteristics Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 5 of 7) | Symbol/ | Conditions | Tra | nsceive<br>Grade | r Speed<br>1 | Trai | nsceive<br>Grade | r Speed<br>2 | Trai | nsceive<br>Grade | r Speed<br>3 | Unit | |-----------------------------------------------------------------------|---------------------------------------------------|-----|------------------|--------------|------|------------------|--------------|------|------------------|--------------------------|------| | Description | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | | DC Gain<br>Setting = 0 | _ | 0 | _ | _ | 0 | _ | _ | 0 | _ | dB | | | DC Gain<br>Setting = 1 | _ | 2 | _ | _ | 2 | _ | _ | 2 | _ | dB | | Programmable<br>DC gain | DC Gain<br>Setting = 2 | | 4 | _ | _ | 4 | | _ | 4 | _ | dB | | | DC Gain<br>Setting = 3 | | 6 | | _ | 6 | _ | _ | 6 | _ | dB | | | DC Gain<br>Setting = 4 | _ | 8 | | _ | 8 | | _ | 8 | _ | dB | | Transmitter | | | | | | | | | | | | | Supported I/O<br>Standards | _ | | | | - | 1.4-V ar | nd 1.5-V PC | ML | | | | | Data rate<br>(Standard PCS) | _ | 600 | _ | 12200 | 600 | | 12200 | 600 | _ | 8500/<br>10312.5<br>(24) | Mbps | | Data rate<br>(10G PCS) | _ | 600 | _ | 14100 | 600 | _ | 12500 | 600 | _ | 8500/<br>10312.5<br>(24) | Mbps | | | 85-Ω<br>setting | _ | 85 ± 20% | _ | _ | 85 ± 20% | _ | _ | 85 ± 20% | _ | Ω | | Differential on- | 100-Ω<br>setting | | 100<br>±<br>20% | _ | _ | 100<br>±<br>20% | | _ | 100<br>±<br>20% | _ | Ω | | chip termination resistors | 120-Ω<br>setting | _ | 120<br>±<br>20% | _ | _ | 120<br>±<br>20% | _ | _ | 120<br>±<br>20% | _ | Ω | | | 150-Ω<br>setting | _ | 150<br>±<br>20% | _ | _ | 150<br>±<br>20% | _ | _ | 150<br>±<br>20% | _ | Ω | | V <sub>OCM</sub> (AC coupled) | 0.65-V<br>setting | _ | 650 | _ | _ | 650 | _ | _ | 650 | _ | mV | | V <sub>OCM</sub> (DC coupled) | _ | _ | 650 | _ | _ | 650 | _ | _ | 650 | _ | mV | | Rise time (7) | 20% to 80% | 30 | _ | 160 | 30 | _ | 160 | 30 | | 160 | ps | | Fall time <sup>(7)</sup> | 80% to 20% | 30 | _ | 160 | 30 | | 160 | 30 | _ | 160 | ps | | Intra-differential<br>pair skew | Tx V <sub>CM</sub> = 0.5 V and slew rate of 15 ps | _ | _ | 15 | _ | _ | 15 | _ | _ | 15 | ps | | Intra-transceiver<br>block transmitter<br>channel-to-<br>channel skew | x6 PMA<br>bonded mode | _ | _ | 120 | _ | _ | 120 | _ | _ | 120 | ps | Page 24 Switching Characteristics Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 7 of 7) | Symbol/ | Symbol/ Description Conditions | | Transceiver Speed<br>Grade 1 | | Transceiver Speed<br>Grade 2 | | | Transceiver Speed<br>Grade 3 | | | Unit | |----------------------------|--------------------------------|-----|------------------------------|-----|------------------------------|---|-----|------------------------------|-----|----|------| | Description | | Min | Тур | Max | Min Typ Max | | Min | Тур | Max | | | | t <sub>pll_lock</sub> (16) | _ | _ | _ | 10 | _ | _ | 10 | _ | _ | 10 | μs | #### Notes to Table 23: - (1) Speed grades shown in Table 23 refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the *Stratix V Device Overview*. - (2) The reference clock common mode voltage is equal to the $V_{CCR\_GXB}$ power supply level. - (3) This supply must be connected to 1.0 V if the transceiver is configured at a data rate > 6.5 Gbps, and to 1.05 V if configured at a data rate > 10.3 Gbps when DFE is used. For data rates up to 6.5 Gbps, you can connect this supply to 0.85 V. - (4) This supply follows VCCR\_GXB. - (5) The device cannot tolerate prolonged operation at this absolute maximum. - (6) The differential eye opening specification at the receiver input pins assumes that **Receiver Equalization** is disabled. If you enable **Receiver Equalization**, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level. - (7) The Quartus II software automatically selects the appropriate slew rate depending on the configured data rate or functional mode. - (8) The input reference clock frequency options depend on the data rate and the device speed grade. - (9) The line data rate may be limited by PCS-FPGA interface speed grade. - (10) Refer to Figure 1 for the GX channel AC gain curves. The total effective AC gain is the AC gain minus the DC gain. - (11) t<sub>LTR</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset. - (12) t<sub>I TD</sub> is time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high. - (13) t<sub>LTD\_manual</sub> is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode. - (14) t<sub>LTR\_LTD\_manual</sub> is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode. - (15) $t_{pll\ powerdown}$ is the PLL powerdown minimum pulse width. - (16) t<sub>nll lock</sub> is the time required for the transmitter CMU/ATX PLL to lock to the input reference clock frequency after coming out of reset. - (17) To calculate the REFCLK rms phase jitter requirement for PCle at reference clock frequencies other than 100 MHz, use the following formula: REFCLK rms phase jitter at f(MHz) = REFCLK rms phase jitter at 100 MHz × 100/f. - (18) The maximum peak to peak differential input voltage V<sub>ID</sub> after device configuration is equal to 4 × (absolute V<sub>MAX</sub> for receiver pin V<sub>ICM</sub>). - (19) For ES devices, $R_{REF}$ is 2000 $\Omega$ ±1%. - (20) To calculate the REFCLK phase noise requirement at frequencies other than 622 MHz, use the following formula: REFCLK phase noise at f(MHz) = REFCLK phase noise at 622 MHz + 20\*log(f/622). - (21) SFP/+ optical modules require the host interface to have RD+/- differentially terminated with 100 Ω. The internal OCT feature is available after the Stratix V FPGA configuration is completed. Altera recommends that FPGA configuration is completed before inserting the optical module. Otherwise, minimize unnecessary removal and insertion with unconfigured devices. - (22) Refer to Figure 2. - (23) For oversampling designs to support data rates less than the minimum specification, the CDR needs to be in LTR mode only. - (24) I3YY devices can achieve data rates up to 10.3125 Gbps. - (25) When you use fPLL as a TXPLL of the transceiver. - (26) REFCLK performance requires to meet transmitter REFCLK phase noise specification. - (27) Minimum eye opening of 85 mV is only for the unstressed input eye condition. Switching Characteristics Page 29 Figure 2 shows the differential transmitter output waveform. Figure 2. Differential Transmitter Output Waveform Figure 3 shows the Stratix V AC gain curves for GX channels. Figure 3. AC Gain Curves for GX Channels (full bandwidth) Stratix V GT devices contain both GX and GT channels. All transceiver specifications for the GX channels not listed in Table 28 are the same as those listed in Table 23. Table 28 lists the Stratix V GT transceiver specifications. Switching Characteristics Page 33 Table 28. Transceiver Specifications for Stratix V GT Devices (Part 4 of 5) $^{(1)}$ | Symbol/ | Conditions | | Transceive<br>peed Grade | | | Transceive<br>Deed Grade | | Unit | | |--------------------------------------------------------------------|----------------------------------------------|--------|--------------------------|--------------------------------|--------|--------------------------|--------------------------------|------|--| | Description | | Min | Тур | Max | Min | Тур | Max | | | | Data rate | GT channels | 19,600 | _ | 28,050 | 19,600 | _ | 25,780 | Mbps | | | Differential on-chip | GT channels | _ | 100 | _ | | 100 | <u> </u> | Ω | | | termination resistors | GX channels | | | • | (8) | | <u>'</u> | | | | \/ | GT channels | _ | 500 | _ | _ | 500 | _ | mV | | | V <sub>OCM</sub> (AC coupled) | GX channels | | | • | (8) | | <u>'</u> | | | | Diag/Fall time | GT channels | _ | 15 | _ | _ | 15 | _ | ps | | | Rise/Fall time | GX channels | | <u>I</u> | | (8) | | | | | | Intra-differential pair<br>skew | GX channels | | | | (8) | | | | | | Intra-transceiver block<br>transmitter channel-to-<br>channel skew | GX channels | | (8) | | | | | | | | Inter-transceiver block<br>transmitter channel-to-<br>channel skew | GX channels | | | | (8) | | | | | | CMU PLL | | | | | | | | | | | Supported Data Range | _ | 600 | _ | 12500 | 600 | _ | 8500 | Mbps | | | t <sub>pll_powerdown</sub> (13) | _ | 1 | _ | _ | 1 | _ | _ | μs | | | t <sub>pll_lock</sub> (14) | _ | _ | _ | 10 | _ | _ | 10 | μs | | | ATX PLL | | | | | | | | | | | | VCO post-<br>divider L=2 | 8000 | _ | 12500 | 8000 | _ | 8500 | Mbps | | | | L=4 | 4000 | _ | 6600 | 4000 | _ | 6600 | Mbps | | | Supported Data Rate | L=8 | 2000 | _ | 3300 | 2000 | _ | 3300 | Mbps | | | Range for GX Channels | L=8,<br>Local/Central<br>Clock Divider<br>=2 | 1000 | _ | 1762.5 | 1000 | _ | 1762.5 | Mbps | | | Supported Data Rate<br>Range for GT Channels | VCO post-<br>divider L=2 | 9800 | _ | 14025 | 9800 | _ | 12890 | Mbps | | | t <sub>pll_powerdown</sub> (13) | _ | 1 | _ | _ | 1 | _ | _ | μs | | | t <sub>pll_lock</sub> (14) | _ | _ | _ | 10 | _ | _ | 10 | μs | | | fPLL | | | • | | | | | | | | Supported Data Range | _ | 600 | _ | 3250/<br>3.125 <sup>(23)</sup> | 600 | _ | 3250/<br>3.125 <sup>(23)</sup> | Mbps | | | t <sub>pll_powerdown</sub> (13) | _ | 1 | _ | _ | 1 | _ | _ | μs | | Page 42 Switching Characteristics Table 32. Block Performance Specifications for Stratix V DSP Devices (Part 2 of 2) | | | Peformance | | | | | | | | |------------------------|-----|------------|---------|-----|------------------|-----|-----|------|--| | Mode | C1 | C2, C2L | 12, 12L | C3 | 13, 13L,<br>13YY | C4 | 14 | Unit | | | Modes using Three DSPs | | | | | | | | | | | One complex 18 x 25 | 425 | 425 | 415 | 340 | 340 | 275 | 265 | MHz | | | Modes using Four DSPs | | | | | | | | | | | One complex 27 x 27 | 465 | 465 | 465 | 380 | 380 | 300 | 290 | MHz | | ## **Memory Block Specifications** Table 33 lists the Stratix V memory block specifications. Table 33. Memory Block Performance Specifications for Stratix V Devices (1), (2) (Part 1 of 2) | | | Resources Used | | | | Pe | erforman | ce | | | | |--------|------------------------------------|----------------|--------|-----|------------|-----|----------|---------|---------------------|-----|------| | Memory | Mode | ALUTS | Memory | C1 | C2,<br>C2L | C3 | C4 | 12, I2L | 13,<br>13L,<br>13YY | 14 | Unit | | | Single port, all supported widths | 0 | 1 | 450 | 450 | 400 | 315 | 450 | 400 | 315 | MHz | | MLAB | Simple dual-port,<br>x32/x64 depth | 0 | 1 | 450 | 450 | 400 | 315 | 450 | 400 | 315 | MHz | | IVILAD | Simple dual-port, x16 depth (3) | 0 | 1 | 675 | 675 | 533 | 400 | 675 | 533 | 400 | MHz | | | ROM, all supported widths | 0 | 1 | 600 | 600 | 500 | 450 | 600 | 500 | 450 | MHz | Switching Characteristics Page 45 Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 2 of 4) | Cumbal | Conditions | | C1 | | C2, | C2L, I | 2, I2L | C3, | I3, I3I | ., I3YY | | C4,I4 | 4 | II.a.i.k | |-----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----|-----|------|-----|--------|--------|-----|---------|---------|-----|-------|------|----------| | Symbol | Conditions | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | Transmitter | | | | | | | | | | | | | | | | | SERDES factor J<br>= 3 to 10 (9), (11),<br>(12), (13), (14), (15),<br>(16) | (6) | _ | 1600 | (6) | _ | 1434 | (6) | _ | 1250 | (6) | _ | 1050 | Mbps | | True<br>Differential<br>I/O Standards | SERDES factor J ≥ 4 LVDS TX with DPA (12), (14), (15), (16) | (6) | _ | 1600 | (6) | _ | 1600 | (6) | _ | 1600 | (6) | | 1250 | Mbps | | - f <sub>HSDR</sub> (data<br>rate) | SERDES factor J<br>= 2,<br>uses DDR<br>Registers | (6) | _ | (7) | (6) | _ | (7) | (6) | _ | (7) | (6) | _ | (7) | Mbps | | | SERDES factor J<br>= 1,<br>uses SDR<br>Register | (6) | _ | (7) | (6) | _ | (7) | (6) | _ | (7) | (6) | _ | (7) | Mbps | | Emulated Differential I/O Standards with Three External Output Resistor Networks - f <sub>HSDR</sub> (data rate) (10) | SERDES factor J<br>= 4 to 10 (17) | (6) | _ | 1100 | (6) | _ | 1100 | (6) | _ | 840 | (6) | | 840 | Mbps | | t <sub>x Jitter</sub> - True<br>Differential | Total Jitter for<br>Data Rate<br>600 Mbps -<br>1.25 Gbps | _ | _ | 160 | _ | _ | 160 | _ | _ | 160 | _ | _ | 160 | ps | | I/O Standards | Total Jitter for<br>Data Rate<br>< 600 Mbps | _ | _ | 0.1 | _ | _ | 0.1 | _ | _ | 0.1 | _ | _ | 0.1 | UI | | t <sub>x Jitter</sub> -<br>Emulated<br>Differential<br>I/O Standards | Total Jitter for<br>Data Rate<br>600 Mbps - 1.25<br>Gbps | _ | _ | 300 | _ | _ | 300 | _ | _ | 300 | _ | _ | 325 | ps | | with Three<br>External<br>Output<br>Resistor<br>Network | Total Jitter for<br>Data Rate<br>< 600 Mbps | _ | _ | 0.2 | _ | _ | 0.2 | _ | _ | 0.2 | _ | _ | 0.25 | UI | Page 48 Switching Characteristics Figure 7 shows the dynamic phase alignment (DPA) lock time specifications with the DPA PLL calibration option enabled. Figure 7. DPA Lock Time Specification with DPA PLL Calibration Enabled Table 37 lists the DPA lock time specifications for Stratix V devices. Table 37. DPA Lock Time Specifications for Stratix V GX Devices Only (1), (2), (3) | Standard | Training Pattern | Number of Data<br>Transitions in One<br>Repetition of the<br>Training Pattern | Number of<br>Repetitions per 256<br>Data Transitions <sup>(4)</sup> | Maximum | |--------------------|----------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------| | SPI-4 | 00000000001111111111 | 2 | 128 | 640 data transitions | | Parallel Rapid I/O | 00001111 | 2 | 128 | 640 data transitions | | Faranei napiu 1/0 | 10010000 | 4 | 64 | 640 data transitions | | Miscellaneous | 10101010 | 8 | 32 | 640 data transitions | | IVIISCEIIAITEOUS | 01010101 | 8 | 32 | 640 data transitions | #### Notes to Table 37: - (1) The DPA lock time is for one channel. - (2) One data transition is defined as a 0-to-1 or 1-to-0 transition. - (3) The DPA lock time stated in this table applies to both commercial and industrial grade. - (4) This is the number of repetitions for the stated training pattern to achieve the 256 data transitions. Figure 8 shows the **LVDS** soft-clock data recovery (CDR)/DPA sinusoidal jitter tolerance specification for a data rate $\geq$ 1.25 Gbps. Table 38 lists the **LVDS** soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate $\geq$ 1.25 Gbps. Figure 8. LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification for a Data Rate $\geq$ 1.25 Gbps LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification 25 8.5 0.35 0.1 F1 F2 F3 F4 Jitter Frequency (Hz) Switching Characteristics Page 49 Table 38. LVDS Soft-CDR/DPA Sinusoidal Jitter Mask Values for a Data Rate $\geq$ 1.25 Gbps | Jitter F | Sinusoidal Jitter (UI) | | |----------|------------------------|--------| | F1 | 10,000 | 25.000 | | F2 | 17,565 | 25.000 | | F3 | 1,493,000 | 0.350 | | F4 | 50,000,000 | 0.350 | Figure 9 shows the **LVDS** soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate < 1.25 Gbps. Figure 9. LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification for a Data Rate < 1.25 Gbps ## DLL Range, DQS Logic Block, and Memory Output Clock Jitter Specifications Table 39 lists the DLL range specification for Stratix V devices. The DLL is always in 8-tap mode in Stratix V devices. Table 39. DLL Range Specifications for Stratix V Devices (1) | C1 | C2, C2L, I2, I2L | C3, I3, I3L, I3YY | C4,I4 | Unit | |---------|------------------|-------------------|---------|------| | 300-933 | 300-933 | 300-890 | 300-890 | MHz | #### Note to Table 39: (1) Stratix V devices support memory interface frequencies lower than 300 MHz, although the reference clock that feeds the DLL must be at least 300 MHz. To support interfaces below 300 MHz, multiply the reference clock feeding the DLL to ensure the frequency is within the supported range of the DLL. Table 40 lists the DQS phase offset delay per stage for Stratix V devices. Table 40. DQS Phase Offset Delay Per Setting for Stratix V Devices (1), (2) (Part 1 of 2) | Speed Grade | Min | Max | Unit | |------------------|-----|-----|------| | C1 | 8 | 14 | ps | | C2, C2L, I2, I2L | 8 | 14 | ps | | C3,I3, I3L, I3YY | 8 | 15 | ps | Page 52 Configuration Specification ## **Duty Cycle Distortion (DCD) Specifications** Table 44 lists the worst-case DCD for Stratix V devices. Table 44. Worst-Case DCD on Stratix V I/O Pins (1) | Symbol | C1<br>Symbol | | C2, C2L, I2, I2L | | C3, I3, I3L,<br>I3YY | | C4,I4 | | Unit | |-------------------|--------------|-----|------------------|-----|----------------------|-----|-------|-----|------| | - | Min | Max | Min | Max | Min | Max | Min | Max | | | Output Duty Cycle | 45 | 55 | 45 | 55 | 45 | 55 | 45 | 55 | % | #### Note to Table 44: ## **Configuration Specification** ## **POR Delay Specification** Power-on reset (POR) delay is defined as the delay between the time when all the power supplies monitored by the POR circuitry reach the minimum recommended operating voltage to the time when the nSTATUS is released high and your device is ready to begin configuration. For more information about the POR delay, refer to the *Hot Socketing and Power-On Reset in Stratix V Devices* chapter. Table 45 lists the fast and standard POR delay specification. Table 45. Fast and Standard POR Delay Specification (1) | POR Delay | Minimum | Maximum | |-----------|---------|---------| | Fast | 4 ms | 12 ms | | Standard | 100 ms | 300 ms | #### Note to Table 45: ## **JTAG Configuration Specifications** Table 46 lists the JTAG timing parameters and values for Stratix V devices. Table 46. JTAG Timing Parameters and Values for Stratix V Devices | Symbol | Description | Min | Max | Unit | |-------------------------|--------------------------|-----|-----|------| | t <sub>JCP</sub> | TCK clock period (2) | 30 | _ | ns | | t <sub>JCP</sub> | TCK clock period (2) | 167 | _ | ns | | t <sub>JCH</sub> | TCK clock high time (2) | 14 | _ | ns | | t <sub>JCL</sub> | TCK clock low time (2) | 14 | _ | ns | | t <sub>JPSU (TDI)</sub> | TDI JTAG port setup time | 2 | _ | ns | | t <sub>JPSU (TMS)</sub> | TMS JTAG port setup time | 3 | _ | ns | <sup>(1)</sup> The DCD numbers do not cover the core clock network. <sup>(1)</sup> You can select the POR delay based on the MSEL settings as described in the MSEL Pin Settings section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter. Configuration Specification Page 57 ## FPP Configuration Timing when DCLK-to-DATA [] = 1 Figure 12 shows the timing waveform for FPP configuration when using a MAX II or MAX V device as an external host. This waveform shows timing when the DCLK-to-DATA[] ratio is 1. Figure 12. FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is 1 (1), (2) #### Notes to Figure 12: - (1) Use this timing waveform when the DCLK-to-DATA[] ratio is 1. - (2) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic-high levels. When nCONFIG is pulled low, a reconfiguration cycle begins. - (3) After power-up, the Stratix V device holds nSTATUS low for the time of the POR delay. - (4) After power-up, before and during configuration, CONF DONE is low. - (5) Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required. - (6) For FPP ×16, use DATA [15..0]. For FPP ×8, use DATA [7..0]. DATA [31..0] are available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings. - (7) To ensure a successful configuration, send the entire configuration data to the Stratix V device. CONF\_DONE is released high when the Stratix V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode. - (8) After the option bit to enable the <code>INIT\_DONE</code> pin is configured into the device, the <code>INIT\_DONE</code> goes low. Configuration Specification Page 63 Table 54 lists the PS configuration timing parameters for Stratix V devices. Table 54. PS Timing Parameters for Stratix V Devices | Symbol | Parameter | Minimum | Maximum | Units | |------------------------|---------------------------------------------------|------------------------------------------------------|----------------------|-------| | t <sub>CF2CD</sub> | nCONFIG low to CONF_DONE low | _ | 600 | ns | | t <sub>CF2ST0</sub> | nCONFIG low to nSTATUS low | _ | 600 | ns | | t <sub>CFG</sub> | nCONFIG low pulse width | 2 | <del></del> | μS | | t <sub>STATUS</sub> | nstatus low pulse width | 268 | 1,506 <sup>(1)</sup> | μS | | t <sub>CF2ST1</sub> | nCONFIG high to nSTATUS high | _ | 1,506 <sup>(2)</sup> | μS | | t <sub>CF2CK</sub> (5) | nCONFIG high to first rising edge on DCLK | 1,506 | <del></del> | μS | | t <sub>ST2CK</sub> (5) | nstatus high to first rising edge of DCLK | 2 | _ | μS | | t <sub>DSU</sub> | DATA[] setup time before rising edge on DCLK | 5.5 | _ | ns | | t <sub>DH</sub> | DATA[] hold time after rising edge on DCLK | 0 | _ | ns | | t <sub>CH</sub> | DCLK high time | $0.45 \times 1/f_{MAX}$ | _ | S | | t <sub>CL</sub> | DCLK low time | $0.45 \times 1/f_{MAX}$ | _ | S | | t <sub>CLK</sub> | DCLK period | 1/f <sub>MAX</sub> | _ | S | | f <sub>MAX</sub> | DCLK frequency | _ | 125 | MHz | | t <sub>CD2UM</sub> | CONF_DONE high to user mode (3) | 175 | 437 | μ\$ | | t <sub>CD2CU</sub> | CONF_DONE high to CLKUSR enabled | 4 × maximum DCLK period | _ | _ | | t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | $t_{\text{CD2CU}}$ + (8576 × CLKUSR period) $^{(4)}$ | _ | _ | #### Notes to Table 54: - (1) This value is applicable if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width. - (2) This value is applicable if you do not delay configuration by externally holding the nSTATUS low. - (3) The minimum and maximum numbers apply only if you choose the internal oscillator as the clock source for initializing the device. - (4) To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the "Initialization" section. - (5) If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification. ### Initialization Table 55 lists the initialization clock source option, the applicable configuration schemes, and the maximum frequency. Table 55. Initialization Clock Source Option and the Maximum Frequency | Initialization Clock<br>Source | Configuration Schemes | Maximum<br>Frequency | Minimum Number of Clock<br>Cycles <sup>(1)</sup> | |--------------------------------|-----------------------|----------------------|--------------------------------------------------| | Internal Oscillator | AS, PS, FPP | 12.5 MHz | | | CLKUSR | AS, PS, FPP (2) | 125 MHz | 8576 | | DCLK | PS, FPP | 125 MHz | | #### Notes to Table 55: - $(1) \quad \text{The minimum number of clock cycles required for device initialization}.$ - (2) To enable CLKUSR as the initialization clock source, turn on the Enable user-supplied start-up clock (CLKUSR) option in the Quartus II software from the General panel of the Device and Pin Options dialog box. Glossary Page 65 Table 58. IOE Programmable Delay for Stratix V Devices (Part 2 of 2) | Parameter Available | Min | Fast Model | | Slow Model | | | | | | | | | |---------------------|----------|------------|------------|------------|-------|-------|-------|-------|-------|-------------|-------|------| | (1) | Settings | Offset (2) | Industrial | Commercial | C1 | C2 | C3 | C4 | 12 | 13,<br>13YY | 14 | Unit | | D3 | 8 | 0 | 1.587 | 1.699 | 2.793 | 2.793 | 2.992 | 3.192 | 2.811 | 3.047 | 3.257 | ns | | D4 | 64 | 0 | 0.464 | 0.492 | 0.838 | 0.838 | 0.924 | 1.011 | 0.843 | 0.920 | 1.006 | ns | | D5 | 64 | 0 | 0.464 | 0.493 | 0.838 | 0.838 | 0.924 | 1.011 | 0.844 | 0.921 | 1.006 | ns | | D6 | 32 | 0 | 0.229 | 0.244 | 0.415 | 0.415 | 0.458 | 0.503 | 0.418 | 0.456 | 0.499 | ns | #### Notes to Table 58: - (1) You can set this value in the Quartus II software by selecting D1, D2, D3, D5, and D6 in the Assignment Name column of Assignment Editor. - (2) Minimum offset does not include the intrinsic delay. ## **Programmable Output Buffer Delay** Table 59 lists the delay chain settings that control the rising and falling edge delays of the output buffer. The default delay is 0 ps. Table 59. Programmable Output Buffer Delay for Stratix V Devices (1) | Symbol | Parameter | Typical | Unit | | |---------------------|----------------------------------|-------------|------|--| | | | 0 (default) | ps | | | D | Rising and/or falling edge delay | 25 | ps | | | D <sub>OUTBUF</sub> | | 50 | ps | | | | | 75 | ps | | ### Note to Table 59: ## **Glossary** Table 60 lists the glossary for this chapter. Table 60. Glossary (Part 1 of 4) | Letter | Subject | Definitions | | | | |--------|----------------------|---------------------------------------------------------------------------------------------------------------|--|--|--| | Α | | | | | | | В | _ | _ | | | | | С | | | | | | | D | _ | _ | | | | | E | _ | | | | | | | f <sub>HSCLK</sub> | Left and right PLL input clock frequency. | | | | | F | f <sub>HSDR</sub> | High-speed I/O block—Maximum and minimum <b>LVDS</b> data transfer rate (f <sub>HSDR</sub> = 1/TUI), non-DPA. | | | | | | f <sub>HSDRDPA</sub> | High-speed I/O block—Maximum and minimum <b>LVDS</b> data transfer rate (f <sub>HSDRDPA</sub> = 1/TUI), DPA. | | | | <sup>(1)</sup> You can set the programmable output buffer delay in the Quartus II software by setting the Output Buffer Delay Control assignment to either positive, negative, or both edges, with the specific values stated here (in ps) for the Output Buffer Delay assignment. Page 68 Glossary ## Table 60. Glossary (Part 4 of 4) | Letter | Subject | Definitions | |--------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | V <sub>CM(DC)</sub> | DC common mode input voltage. | | | V <sub>ICM</sub> | Input common mode voltage—The common mode of the differential signal at the receiver. | | | V <sub>ID</sub> | Input differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver. | | | V <sub>DIF(AC)</sub> | AC differential input voltage—Minimum AC input differential voltage required for switching. | | | V <sub>DIF(DC)</sub> | DC differential input voltage— Minimum DC input differential voltage required for switching. | | | V <sub>IH</sub> | Voltage input high—The minimum positive voltage applied to the input which is accepted by the device as a logic high. | | | V <sub>IH(AC)</sub> | High-level AC input voltage | | | V <sub>IH(DC)</sub> | High-level DC input voltage | | V | <b>V</b> <sub>IL</sub> | Voltage input low—The maximum positive voltage applied to the input which is accepted by the device as a logic low. | | | V <sub>IL(AC)</sub> | Low-level AC input voltage | | | V <sub>IL(DC)</sub> | Low-level DC input voltage | | | V <sub>OCM</sub> | Output common mode voltage—The common mode of the differential signal at the transmitter. | | | <b>V</b> <sub>OD</sub> | Output differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the transmitter. | | | V <sub>SWING</sub> | Differential input voltage | | | V <sub>X</sub> | Input differential cross point voltage | | | V <sub>OX</sub> | Output differential cross point voltage | | W | W | High-speed I/O block—clock boost factor | | Χ | | | | Υ | | _ | | Z | | | Page 72 Document Revision History