



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

## **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                           |
|--------------------------------|-----------------------------------------------------------|
| Product Status                 | Obsolete                                                  |
| Number of LABs/CLBs            | 317000                                                    |
| Number of Logic Elements/Cells | 840000                                                    |
| Total RAM Bits                 | 53248000                                                  |
| Number of I/O                  | 696                                                       |
| Number of Gates                | -                                                         |
| Voltage - Supply               | 0.87V ~ 0.93V                                             |
| Mounting Type                  | Surface Mount                                             |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                        |
| Package / Case                 | 1517-BBGA, FCBGA                                          |
| Supplier Device Package        | 1517-HBGA (45x45)                                         |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5sgxea9k2h40i2 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Electrical Characteristics Page 3

Table 3. Absolute Maximum Ratings for Stratix V Devices (Part 2 of 2)

| Symbol                | Description                    | Minimum | Maximum | Unit |
|-----------------------|--------------------------------|---------|---------|------|
| V <sub>CCD_FPLL</sub> | PLL digital power supply       | -0.5    | 1.8     | V    |
| V <sub>CCA_FPLL</sub> | PLL analog power supply        | -0.5    | 3.4     | V    |
| V <sub>I</sub>        | DC input voltage               | -0.5    | 3.8     | V    |
| T <sub>J</sub>        | Operating junction temperature | -55     | 125     | °C   |
| T <sub>STG</sub>      | Storage temperature (No bias)  | -65     | 150     | °C   |
| I <sub>OUT</sub>      | DC output current per pin      | -25     | 40      | mA   |

Table 4 lists the absolute conditions for the transceiver power supply for Stratix V GX, GS, and GT devices.

Table 4. Transceiver Power Supply Absolute Conditions for Stratix V GX, GS, and GT Devices

| Symbol                | Description                                                  | Devices    | Minimum | Maximum | Unit |
|-----------------------|--------------------------------------------------------------|------------|---------|---------|------|
| V <sub>CCA_GXBL</sub> | Transceiver channel PLL power supply (left side)             | GX, GS, GT | -0.5    | 3.75    | V    |
| V <sub>CCA_GXBR</sub> | Transceiver channel PLL power supply (right side)            | GX, GS     | -0.5    | 3.75    | V    |
| V <sub>CCA_GTBR</sub> | Transceiver channel PLL power supply (right side)            | GT         | -0.5    | 3.75    | V    |
| V <sub>CCHIP_L</sub>  | Transceiver hard IP power supply (left side)                 | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCHIP_R</sub>  | Transceiver hard IP power supply (right side)                | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCHSSI_L</sub> | Transceiver PCS power supply (left side)                     | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCHSSI_R</sub> | Transceiver PCS power supply (right side)                    | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCR_GXBL</sub> | Receiver analog power supply (left side)                     | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCR_GXBR</sub> | Receiver analog power supply (right side)                    | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCR_GTBR</sub> | Receiver analog power supply for GT channels (right side)    | GT         | -0.5    | 1.35    | V    |
| V <sub>CCT_GXBL</sub> | Transmitter analog power supply (left side)                  | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCT_GXBR</sub> | Transmitter analog power supply (right side)                 | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCT_GTBR</sub> | Transmitter analog power supply for GT channels (right side) | GT         | -0.5    | 1.35    | V    |
| V <sub>CCL_GTBR</sub> | Transmitter clock network power supply (right side)          | GT         | -0.5    | 1.35    | V    |
| V <sub>CCH_GXBL</sub> | Transmitter output buffer power supply (left side)           | GX, GS, GT | -0.5    | 1.8     | V    |
| V <sub>CCH_GXBR</sub> | Transmitter output buffer power supply (right side)          | GX, GS, GT | -0.5    | 1.8     | V    |

## **Maximum Allowed Overshoot and Undershoot Voltage**

During transitions, input signals may overshoot to the voltage shown in Table 5 and undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns.

Page 8 Electrical Characteristics

Table 8 shows the transceiver power supply voltage requirements for various conditions.

**Table 8. Transceiver Power Supply Voltage Requirements** 

| Conditions                                                         | Core Speed Grade                  | VCCR_GXB & VCCT_GXB (2) | VCCA_GXB | VCCH_GXB | Unit |
|--------------------------------------------------------------------|-----------------------------------|-------------------------|----------|----------|------|
| If BOTH of the following conditions are true:                      |                                   | 4.05                    |          |          |      |
| ■ Data rate > 10.3 Gbps.                                           | All                               | 1.05                    |          |          |      |
| ■ DFE is used.                                                     |                                   |                         |          |          |      |
| If ANY of the following conditions are true (1):                   |                                   |                         | 3.0      |          |      |
| ATX PLL is used.                                                   |                                   |                         |          |          |      |
| ■ Data rate > 6.5Gbps.                                             | All                               | 1.0                     |          |          |      |
| ■ DFE (data rate ≤<br>10.3 Gbps), AEQ, or<br>EyeQ feature is used. |                                   |                         |          | 1.5      | V    |
| If ALL of the following                                            | C1, C2, I2, and I3YY              | 0.90                    | 2.5      |          |      |
| conditions are true:  ATX PLL is not used.                         |                                   |                         |          |          |      |
| ■ Data rate ≤ 6.5Gbps.                                             | C2L, C3, C4, I2L, I3, I3L, and I4 | 0.85                    | 2.5      |          |      |
| DFE, AEQ, and EyeQ are<br>not used.                                |                                   |                         |          |          |      |

### Notes to Table 8:

- (1) Choose this power supply voltage requirement option if you plan to upgrade your design later with any of the listed conditions.
- (2) If the VCCR\_GXB and VCCT\_GXB supplies are set to 1.0 V or 1.05 V, they cannot be shared with the VCC core supply. If the VCCR\_GXB and VCCT\_GXB are set to either 0.90 V or 0.85 V, they can be shared with the VCC core supply.

## **DC Characteristics**

This section lists the supply current, I/O pin leakage current, input pin capacitance, on-chip termination tolerance, and hot socketing specifications.

## **Supply Current**

Supply current is the current drawn from the respective power rails used for power budgeting. Use the Excel-based Early Power Estimator (EPE) to get supply current estimates for your design because these currents vary greatly with the resources you use.

For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*.

Electrical Characteristics Page 11

|                      |                                                                        |                                   | Resistance Tolerance |       |                 |        |      |  |
|----------------------|------------------------------------------------------------------------|-----------------------------------|----------------------|-------|-----------------|--------|------|--|
| Symbol               | Description                                                            | Conditions                        | C1                   | C2,I2 | C3, I3,<br>I3YY | C4, I4 | Unit |  |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 1.8 and 1.5 V | ±30                  | ±30   | ±40             | ±40    | %    |  |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 V         | ±35                  | ±35   | ±50             | ±50    | %    |  |
| 100-Ω R <sub>D</sub> | Internal differential termination (100-Ω setting)                      | V <sub>CCPD</sub> = 2.5 V         | ±25                  | ±25   | ±25             | ±25    | %    |  |

Calibration accuracy for the calibrated series and parallel OCTs are applicable at the moment of calibration. When voltage and temperature conditions change after calibration, the tolerance may change.

OCT calibration is automatically performed at power-up for OCT-enabled I/Os. Table 13 lists the OCT variation with temperature and voltage after power-up calibration. Use Table 13 to determine the OCT variation after power-up calibration and Equation 1 to determine the OCT variation without recalibration.

Equation 1. OCT Variation Without Recalibration for Stratix V Devices (1), (2), (3), (4), (5), (6)

$$R_{OCT} = R_{SCAL} \Big( 1 + \langle \frac{dR}{dT} \times \Delta T \rangle \pm \langle \frac{dR}{dV} \times \Delta V \rangle \Big)$$

## Notes to Equation 1:

- (1) The  $R_{OCT}$  value shows the range of OCT resistance with the variation of temperature and  $V_{CCIO}$ .
- (2) R<sub>SCAL</sub> is the OCT resistance value at power-up.
- (3)  $\Delta T$  is the variation of temperature with respect to the temperature at power-up.
- (4)  $\Delta V$  is the variation of voltage with respect to the  $V_{CCIO}$  at power-up.
- (5) dR/dT is the percentage change of  $R_{SCAL}$  with temperature.
- (6) dR/dV is the percentage change of  $R_{SCAL}$  with voltage.

Table 13 lists the on-chip termination variation after power-up calibration.

Table 13. OCT Variation after Power-Up Calibration for Stratix V Devices (Part 1 of 2) (1)

| Symbol | Description                                      | V <sub>CCIO</sub> (V) | Typical | Unit |
|--------|--------------------------------------------------|-----------------------|---------|------|
|        |                                                  | 3.0                   | 0.0297  |      |
|        | OCT variation with voltage without recalibration | 2.5                   | 0.0344  |      |
| dR/dV  |                                                  | 1.8                   | 0.0499  | %/mV |
|        | Todanstation                                     | 1.5                   | 0.0744  |      |
|        |                                                  | 1.2                   | 0.1241  |      |

Electrical Characteristics Page 13

## **Internal Weak Pull-Up Resistor**

Table 16 lists the weak pull-up resistor values for Stratix V devices.

Table 16. Internal Weak Pull-Up Resistor for Stratix V Devices (1), (2)

| Symbol          | Description                                                                   | V <sub>CC10</sub> Conditions<br>(V) <sup>(3)</sup> | Value <sup>(4)</sup> | Unit |  |
|-----------------|-------------------------------------------------------------------------------|----------------------------------------------------|----------------------|------|--|
|                 |                                                                               | 3.0 ±5%                                            | 25                   | kΩ   |  |
|                 |                                                                               | 2.5 ±5%                                            |                      |      |  |
|                 | Value of the I/O pin pull-up resistor before                                  | 1.8 ±5%                                            | 25                   | kΩ   |  |
| R <sub>PU</sub> | and during configuration, as well as user mode if you enable the programmable | 1.5 ±5%                                            | 25                   | kΩ   |  |
|                 | pull-up resistor option.                                                      | 1.35 ±5%                                           | 25                   | kΩ   |  |
|                 |                                                                               | 1.25 ±5%                                           | 25                   | kΩ   |  |
|                 |                                                                               | 1.2 ±5%                                            | 25                   | kΩ   |  |

#### Notes to Table 16:

- (1) All I/O pins have an option to enable the weak pull-up resistor except the configuration, test, and JTAG pins.
- (2) The internal weak pull-down feature is only available for the JTAG TCK pin. The typical value for this internal weak pull-down resistor is approximately 25 k $\Omega$ .
- (3) The pin pull-up resistance values may be lower if an external source drives the pin higher than  $V_{\text{CCIO}}$ .
- (4) These specifications are valid with a ±10% tolerance to cover changes over PVT.

## I/O Standard Specifications

Table 17 through Table 22 list the input voltage ( $V_{IH}$  and  $V_{IL}$ ), output voltage ( $V_{OH}$  and  $V_{OL}$ ), and current drive characteristics ( $I_{OH}$  and  $I_{OL}$ ) for various I/O standards supported by Stratix V devices. These tables also show the Stratix V device family I/O standard specifications. The  $V_{OL}$  and  $V_{OH}$  values are valid at the corresponding  $I_{OH}$  and  $I_{OL}$ , respectively.

For an explanation of the terms used in Table 17 through Table 22, refer to "Glossary" on page 65. For tolerance calculations across all SSTL and HSTL I/O standards, refer to Altera knowledge base solution rd07262012\_486.

Table 17. Single-Ended I/O Standards for Stratix V Devices

| 1/0      | V <sub>CCIO</sub> (V) |     |       | VII  | V <sub>IL</sub> (V)         |                             | V <sub>IH</sub> (V)     |                             | V <sub>OH</sub> (V)         | I <sub>OL</sub> | I <sub>OH</sub> |
|----------|-----------------------|-----|-------|------|-----------------------------|-----------------------------|-------------------------|-----------------------------|-----------------------------|-----------------|-----------------|
| Standard | Min                   | Тур | Max   | Min  | Max                         | Min                         | Max                     | Max                         | Min                         | (mĀ)            | (mA)            |
| LVTTL    | 2.85                  | 3   | 3.15  | -0.3 | 0.8                         | 1.7                         | 3.6                     | 0.4                         | 2.4                         | 2               | -2              |
| LVCMOS   | 2.85                  | 3   | 3.15  | -0.3 | 0.8                         | 1.7                         | 3.6                     | 0.2                         | V <sub>CCIO</sub> - 0.2     | 0.1             | -0.1            |
| 2.5 V    | 2.375                 | 2.5 | 2.625 | -0.3 | 0.7                         | 1.7                         | 3.6                     | 0.4                         | 2                           | 1               | -1              |
| 1.8 V    | 1.71                  | 1.8 | 1.89  | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.45                        | V <sub>CCIO</sub> –<br>0.45 | 2               | -2              |
| 1.5 V    | 1.425                 | 1.5 | 1.575 | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.25 *<br>V <sub>CCIO</sub> | 0.75 *<br>V <sub>CCIO</sub> | 2               | -2              |
| 1.2 V    | 1.14                  | 1.2 | 1.26  | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.25 *<br>V <sub>CCIO</sub> | 0.75 *<br>V <sub>CCIO</sub> | 2               | -2              |

Page 16 Electrical Characteristics

Table 21. Differential HSTL and HSUL I/O Standards for Stratix V Devices (Part 2 of 2)

| I/O                    | V <sub>CCIO</sub> (V) |     |      | V <sub>DIF(DC)</sub> (V) |                         |                                 | V <sub>X(AC)</sub> (V)    |                                 |                           | V <sub>CM(DC)</sub> (V)   |                           |      | V <sub>DIF(AC)</sub> (V)    |  |
|------------------------|-----------------------|-----|------|--------------------------|-------------------------|---------------------------------|---------------------------|---------------------------------|---------------------------|---------------------------|---------------------------|------|-----------------------------|--|
| Standard               | Min                   | Тур | Max  | Min                      | Max                     | Min                             | Тур                       | Max                             | Min                       | Тур                       | Max                       | Min  | Max                         |  |
| HSTL-12<br>Class I, II | 1.14                  | 1.2 | 1.26 | 0.16                     | V <sub>CCIO</sub> + 0.3 | _                               | 0.5*<br>V <sub>CCIO</sub> | _                               | 0.4*<br>V <sub>CCIO</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCIO</sub> | 0.3  | V <sub>CCIO</sub><br>+ 0.48 |  |
| HSUL-12                | 1.14                  | 1.2 | 1.3  | 0.26                     | 0.26                    | 0.5*V <sub>CCIO</sub><br>- 0.12 | 0.5*<br>V <sub>CCIO</sub> | 0.5*V <sub>CCIO</sub><br>+ 0.12 | 0.4*<br>V <sub>CCIO</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCIO</sub> | 0.44 | 0.44                        |  |

Table 22. Differential I/O Standard Specifications for Stratix V Devices (7)

| I/O                          | V <sub>CCIO</sub> (V) <sup>(10)</sup>                                                                                                                                                                                |         |       | V <sub>ID</sub> (mV) <sup>(8)</sup> |                          | V <sub>ICM(DC)</sub> (V) |      |                             | Vo    | D (V) ( | 6)  | V <sub>OCM</sub> (V) <sup>(6)</sup> |       |      |       |
|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------|-------------------------------------|--------------------------|--------------------------|------|-----------------------------|-------|---------|-----|-------------------------------------|-------|------|-------|
| Standard                     | Min                                                                                                                                                                                                                  | Тур     | Max   | Min                                 | Condition                | Max                      | Min  | Condition                   | Max   | Min     | Тур | Max                                 | Min   | Тур  | Max   |
| PCML                         | Transmitter, receiver, and input reference clock pins of the high-speed transceivers use the PCML I/O standard. For transmitter, receiver, and reference clock I/O pin specifications, refer to Table 23 on page 18. |         |       |                                     |                          |                          |      |                             |       |         |     |                                     |       |      |       |
| 2.5 V<br>LVDS <sup>(1)</sup> | 0.075                                                                                                                                                                                                                | 2.5     | 2.625 | 100                                 | V <sub>CM</sub> =        | _                        | 0.05 | D <sub>MAX</sub> ≤ 700 Mbps | 1.8   | 0.247   |     | 0.6                                 | 1.125 | 1.25 | 1.375 |
|                              | 2.375                                                                                                                                                                                                                | 0/0 2.0 | 2.025 | 100                                 | 1.25 V                   |                          | 1.05 | D <sub>MAX</sub> > 700 Mbps | 1.55  | 0.247   | _   | 0.6                                 | 1.125 | 1.25 | 1.375 |
| BLVDS (5)                    | 2.375                                                                                                                                                                                                                | 2.5     | 2.625 | 100                                 | _                        | _                        | _    | _                           | _     | _       | _   | _                                   | _     |      | _     |
| RSDS<br>(HIO) <sup>(2)</sup> | 2.375                                                                                                                                                                                                                | 2.5     | 2.625 | 100                                 | V <sub>CM</sub> = 1.25 V | _                        | 0.3  | _                           | 1.4   | 0.1     | 0.2 | 0.6                                 | 0.5   | 1.2  | 1.4   |
| Mini-<br>LVDS<br>(HIO) (3)   | 2.375                                                                                                                                                                                                                | 2.5     | 2.625 | 200                                 | _                        | 600                      | 0.4  | _                           | 1.325 | 0.25    | _   | 0.6                                 | 1     | 1.2  | 1.4   |
| LVPECL (4                    | _                                                                                                                                                                                                                    | _       | _     | 300                                 | _                        | _                        | 0.6  | D <sub>MAX</sub> ≤ 700 Mbps | 1.8   | _       | _   | _                                   | _     | _    | _     |
| ), (9)                       | _                                                                                                                                                                                                                    | _       | _     | 300                                 | _                        | _                        | 1    | D <sub>MAX</sub> > 700 Mbps | 1.6   | _       | _   | _                                   | _     | _    | _     |

### Notes to Table 22:

- (1) For optimized LVDS receiver performance, the receiver voltage input range must be between 1.0 V to 1.6 V for data rates above 700 Mbps, and 0 V to 1.85 V for data rates below 700 Mbps.
- (2) For optimized RSDS receiver performance, the receiver voltage input range must be between 0.25 V to 1.45 V.
- (3) For optimized Mini-LVDS receiver performance, the receiver voltage input range must be between 0.3 V to 1.425 V.
- (4) For optimized LVPECL receiver performance, the receiver voltage input range must be between 0.85 V to 1.75 V for data rate above 700 Mbps and 0.45 V to 1.95 V for data rate below 700 Mbps.
- (5) There are no fixed  $V_{\text{ICM}}$ ,  $V_{\text{OD}}$ , and  $V_{\text{OCM}}$  specifications for BLVDS. They depend on the system topology.
- (6) RL range:  $90 \le RL \le 110 \Omega$ .
- (7) The 1.4-V and 1.5-V PCML transceiver I/O standard specifications are described in "Transceiver Performance Specifications" on page 18.
- (8) The minimum VID value is applicable over the entire common mode range, VCM.
- (9) LVPECL is only supported on dedicated clock input pins.
- (10) Differential inputs are powered by VCCPD which requires 2.5  $\rm V.$

# **Power Consumption**

Altera offers two ways to estimate power consumption for a design—the Excel-based Early Power Estimator and the Quartus<sup>®</sup> II PowerPlay Power Analyzer feature.

Switching Characteristics Page 27

Table 26 shows the approximate maximum data rate using the 10G PCS.

Table 26. Stratix V 10G PCS Approximate Maximum Data Rate (1)

| Mode <sup>(2)</sup> | Transceiver | PMA Width                                | 64           | 40    | 40    | 40   | 32       | 32    |  |  |  |
|---------------------|-------------|------------------------------------------|--------------|-------|-------|------|----------|-------|--|--|--|
| Widue (2)           | Speed Grade | PCS Width                                | 64           | 66/67 | 50    | 40   | 64/66/67 | 32    |  |  |  |
|                     | 1           | C1, C2, C2L, I2, I2L<br>core speed grade | 14.1         | 14.1  | 10.69 | 14.1 | 13.6     | 13.6  |  |  |  |
|                     | 2           | C1, C2, C2L, I2, I2L<br>core speed grade | 12.5         | 12.5  | 10.69 | 12.5 | 12.5     | 12.5  |  |  |  |
|                     | 2           | C3, I3, I3L<br>core speed grade          | 12.5         | 12.5  | 10.69 | 12.5 | 10.88    | 10.88 |  |  |  |
| FIFO or<br>Register |             | C1, C2, C2L, I2, I2L<br>core speed grade | 8.5 Gbps     |       |       |      |          |       |  |  |  |
|                     | 3           | C3, I3, I3L<br>core speed grade          |              |       |       |      |          |       |  |  |  |
|                     | 3           | C4, I4<br>core speed grade               |              |       |       |      |          |       |  |  |  |
|                     |             | I3YY<br>core speed grade                 | 10.3125 Gbps |       |       |      |          |       |  |  |  |

### Notes to Table 26:

<sup>(1)</sup> The maximum data rate is in Gbps.

<sup>(2)</sup> The Phase Compensation FIFO can be configured in FIFO mode or register mode. In the FIFO mode, the pointers are not fixed, and the latency can vary. In the register mode the pointers are fixed for low latency.

Switching Characteristics Page 29

Figure 2 shows the differential transmitter output waveform.

Figure 2. Differential Transmitter Output Waveform



Figure 3 shows the Stratix V AC gain curves for GX channels.

Figure 3. AC Gain Curves for GX Channels (full bandwidth)



Stratix V GT devices contain both GX and GT channels. All transceiver specifications for the GX channels not listed in Table 28 are the same as those listed in Table 23.

Table 28 lists the Stratix V GT transceiver specifications.

Page 30 Switching Characteristics

Table 28. Transceiver Specifications for Stratix V GT Devices (Part 1 of 5)  $^{(1)}$ 

| Symbol/                                                        | Conditions                                             | 5         | Transceive<br>Speed Grade |              |                        | Transceive<br>peed Grade |              | Unit       |
|----------------------------------------------------------------|--------------------------------------------------------|-----------|---------------------------|--------------|------------------------|--------------------------|--------------|------------|
| Description                                                    |                                                        | Min       | Тур                       | Max          | Min                    | Тур                      | Max          |            |
| Reference Clock                                                | •                                                      | •         | •                         | •            | •                      | •                        | •            |            |
| Supported I/O<br>Standards                                     | Dedicated<br>reference<br>clock pin                    | 1.2-V PCN | /IL, 1.4-V PC             | ML, 1.5-V P  | CML, 2.5-V<br>and HCSL | PCML, Diffe              | rential LVPE | ECL, LVDS, |
| Standards                                                      | RX reference clock pin                                 |           | 1.4-V PCML                | ., 1.5-V PCN | IL, 2.5-V PC           | ML, LVPEC                | L, and LVDS  | <b>;</b>   |
| Input Reference Clock<br>Frequency (CMU<br>PLL) <sup>(6)</sup> | _                                                      | 40        | _                         | 710          | 40                     | _                        | 710          | MHz        |
| Input Reference Clock<br>Frequency (ATX PLL) (6)               | _                                                      | 100       | _                         | 710          | 100                    | _                        | 710          | MHz        |
| Rise time                                                      | 20% to 80%                                             | _         | _                         | 400          | _                      | _                        | 400          |            |
| Fall time                                                      | 80% to 20%                                             | _         | _                         | 400          | _                      | <u> </u>                 | 400          | ps         |
| Duty cycle                                                     | _                                                      | 45        | _                         | 55           | 45                     | _                        | 55           | %          |
| Spread-spectrum<br>modulating clock<br>frequency               | PCI Express<br>(PCIe)                                  | 30        | _                         | 33           | 30                     | _                        | 33           | kHz        |
| Spread-spectrum<br>downspread                                  | PCle                                                   | _         | 0 to -0.5                 | _            | _                      | 0 to -0.5                | _            | %          |
| On-chip termination resistors (19)                             | _                                                      | _         | 100                       | _            | _                      | 100                      | _            | Ω          |
| Absolute V <sub>MAX</sub> (3)                                  | Dedicated<br>reference<br>clock pin                    | _         | _                         | 1.6          | _                      | _                        | 1.6          | V          |
|                                                                | RX reference<br>clock pin                              | _         | _                         | 1.2          | _                      | _                        | 1.2          |            |
| Absolute V <sub>MIN</sub>                                      | _                                                      | -0.4      | _                         | _            | -0.4                   | _                        | _            | V          |
| Peak-to-peak<br>differential input<br>voltage                  | _                                                      | 200       | _                         | 1600         | 200                    | _                        | 1600         | mV         |
| V <sub>ICM</sub> (AC coupled)                                  | Dedicated<br>reference<br>clock pin                    |           | 1050/1000                 | 2)           |                        | 1050/1000                | 2)           | mV         |
|                                                                | RX reference<br>clock pin                              | 1         | .0/0.9/0.85               | (22)         | 1                      | .0/0.9/0.85              | (22)         | V          |
| V <sub>ICM</sub> (DC coupled)                                  | HCSL I/O<br>standard for<br>PCIe<br>reference<br>clock | 250       | _                         | 550          | 250                    | _                        | 550          | mV         |

Switching Characteristics Page 33

Table 28. Transceiver Specifications for Stratix V GT Devices (Part 4 of 5)  $^{(1)}$ 

| Symbol/                                                            | Conditions                                   |        | Transceive<br>peed Grade |                                |        | Transceive<br>Deed Grade |                                | Unit |
|--------------------------------------------------------------------|----------------------------------------------|--------|--------------------------|--------------------------------|--------|--------------------------|--------------------------------|------|
| Description                                                        |                                              | Min    | Тур                      | Max                            | Min    | Тур                      | Max                            |      |
| Data rate                                                          | GT channels                                  | 19,600 | _                        | 28,050                         | 19,600 | _                        | 25,780                         | Mbps |
| Differential on-chip                                               | GT channels                                  | _      | 100                      | _                              |        | 100                      | <u> </u>                       | Ω    |
| termination resistors                                              | GX channels                                  |        |                          | •                              | (8)    |                          | <u>'</u>                       |      |
| \/                                                                 | GT channels                                  | _      | 500                      | _                              | _      | 500                      | _                              | mV   |
| V <sub>OCM</sub> (AC coupled)                                      | GX channels                                  |        |                          | •                              | (8)    |                          | <u>'</u>                       |      |
| Diag/Fall time                                                     | GT channels                                  | _      | 15                       | _                              | _      | 15                       | _                              | ps   |
| Rise/Fall time                                                     | GX channels                                  |        | <u>I</u>                 |                                | (8)    |                          |                                |      |
| Intra-differential pair<br>skew                                    | GX channels                                  |        |                          |                                | (8)    |                          |                                |      |
| Intra-transceiver block<br>transmitter channel-to-<br>channel skew | GX channels                                  |        |                          |                                | (8)    |                          |                                |      |
| Inter-transceiver block<br>transmitter channel-to-<br>channel skew | GX channels                                  |        |                          |                                | (8)    |                          |                                |      |
| CMU PLL                                                            |                                              |        |                          |                                |        |                          |                                |      |
| Supported Data Range                                               | _                                            | 600    | _                        | 12500                          | 600    | _                        | 8500                           | Mbps |
| t <sub>pll_powerdown</sub> (13)                                    | _                                            | 1      | _                        | _                              | 1      | _                        | _                              | μs   |
| t <sub>pll_lock</sub> (14)                                         | _                                            | _      | _                        | 10                             | _      | _                        | 10                             | μs   |
| ATX PLL                                                            |                                              |        |                          |                                |        |                          |                                |      |
|                                                                    | VCO post-<br>divider L=2                     | 8000   | _                        | 12500                          | 8000   | _                        | 8500                           | Mbps |
|                                                                    | L=4                                          | 4000   | _                        | 6600                           | 4000   | _                        | 6600                           | Mbps |
| Supported Data Rate                                                | L=8                                          | 2000   | _                        | 3300                           | 2000   | _                        | 3300                           | Mbps |
| Range for GX Channels                                              | L=8,<br>Local/Central<br>Clock Divider<br>=2 | 1000   | _                        | 1762.5                         | 1000   | _                        | 1762.5                         | Mbps |
| Supported Data Rate<br>Range for GT Channels                       | VCO post-<br>divider L=2                     | 9800   | _                        | 14025                          | 9800   | _                        | 12890                          | Mbps |
| t <sub>pll_powerdown</sub> (13)                                    | _                                            | 1      | _                        | _                              | 1      | _                        | _                              | μs   |
| t <sub>pll_lock</sub> (14)                                         | _                                            | _      | _                        | 10                             | _      | _                        | 10                             | μs   |
| fPLL                                                               |                                              |        | •                        |                                |        |                          |                                |      |
| Supported Data Range                                               | _                                            | 600    | _                        | 3250/<br>3.125 <sup>(23)</sup> | 600    | _                        | 3250/<br>3.125 <sup>(23)</sup> | Mbps |
| t <sub>pll_powerdown</sub> (13)                                    | _                                            | 1      | _                        | _                              | 1      | _                        | _                              | μs   |

Page 42 Switching Characteristics

Table 32. Block Performance Specifications for Stratix V DSP Devices (Part 2 of 2)

|                       | Peformance |          |           |      |                  |     |     |      |  |  |  |
|-----------------------|------------|----------|-----------|------|------------------|-----|-----|------|--|--|--|
| Mode                  | C1         | C2, C2L  | 12, 12L   | C3   | 13, 13L,<br>13YY | C4  | 14  | Unit |  |  |  |
|                       |            | Modes us | ing Three | DSPs | •                |     |     |      |  |  |  |
| One complex 18 x 25   | 425        | 425      | 415       | 340  | 340              | 275 | 265 | MHz  |  |  |  |
| Modes using Four DSPs |            |          |           |      |                  |     |     |      |  |  |  |
| One complex 27 x 27   | 465        | 465      | 465       | 380  | 380              | 300 | 290 | MHz  |  |  |  |

# **Memory Block Specifications**

Table 33 lists the Stratix V memory block specifications.

Table 33. Memory Block Performance Specifications for Stratix V Devices (1), (2) (Part 1 of 2)

|        |                                    | Resources Used |        | Performance |            |     |     |         |                     |     |      |
|--------|------------------------------------|----------------|--------|-------------|------------|-----|-----|---------|---------------------|-----|------|
| Memory | Mode                               | ALUTS          | Memory | C1          | C2,<br>C2L | C3  | C4  | 12, I2L | 13,<br>13L,<br>13YY | 14  | Unit |
|        | Single port, all supported widths  | 0              | 1      | 450         | 450        | 400 | 315 | 450     | 400                 | 315 | MHz  |
| MLAB   | Simple dual-port,<br>x32/x64 depth | 0              | 1      | 450         | 450        | 400 | 315 | 450     | 400                 | 315 | MHz  |
| IVILAD | Simple dual-port, x16 depth (3)    | 0              | 1      | 675         | 675        | 533 | 400 | 675     | 533                 | 400 | MHz  |
|        | ROM, all supported widths          | 0              | 1      | 600         | 600        | 500 | 450 | 600     | 500                 | 450 | MHz  |

Page 44 Switching Characteristics

## **Periphery Performance**

This section describes periphery performance, including high-speed I/O and external memory interface.

I/O performance supports several system interfaces, such as the **LVDS** high-speed I/O interface, external memory interface, and the **PCI/PCI-X** bus interface. General-purpose I/O standards such as 3.3-, 2.5-, 1.8-, and 1.5-**LVTTL/LVCMOS** are capable of a typical 167 MHz and 1.2-**LVCMOS** at 100 MHz interfacing frequency with a 10 pF load.



The actual achievable frequency depends on design- and system-specific factors. Ensure proper timing closure in your design and perform HSPICE/IBIS simulations based on your specific design and system setup to determine the maximum achievable frequency in your system.

## **High-Speed I/O Specification**

Table 36 lists high-speed I/O timing for Stratix V devices.

Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 1 of 4)

| _                                                                                                      |                                       |     |     |     |     |        |        |     |         |            |     |      |            |       |
|--------------------------------------------------------------------------------------------------------|---------------------------------------|-----|-----|-----|-----|--------|--------|-----|---------|------------|-----|------|------------|-------|
| Cumbal                                                                                                 | Conditions                            |     | C1  |     | C2, | C2L, I | 2, I2L | C3, | 13, I3L | ., I3YY    |     | C4,I | 4          | Unit  |
| Symbol                                                                                                 | Conditions                            | Min | Тур | Max | Min | Тур    | Max    | Min | Тур     | Max        | Min | Тур  | Max        | Ullit |
| f <sub>HSCLK_in</sub> (input<br>clock<br>frequency)<br>True<br>Differential<br>I/O Standards           | Clock boost factor<br>W = 1 to 40 (4) | 5   |     | 800 | 5   | _      | 800    | 5   |         | 625        | 5   |      | 525        | MHz   |
| f <sub>HSCLK_in</sub> (input<br>clock<br>frequency)<br>Single Ended<br>I/O<br>Standards <sup>(3)</sup> | Clock boost factor<br>W = 1 to 40 (4) | 5   |     | 800 | 5   | _      | 800    | 5   |         | 625        | 5   |      | 525        | MHz   |
| f <sub>HSCLK_in</sub> (input<br>clock<br>frequency)<br>Single Ended<br>I/O Standards                   | Clock boost factor<br>W = 1 to 40 (4) | 5   |     | 520 | 5   | _      | 520    | 5   |         | 420        | 5   |      | 420        | MHz   |
| f <sub>HSCLK_OUT</sub><br>(output clock<br>frequency)                                                  | _                                     | 5   |     | 800 | 5   | _      | 800    | 5   |         | 625<br>(5) | 5   |      | 525<br>(5) | MHz   |

Switching Characteristics Page 51

Table 42. Memory Output Clock Jitter Specification for Stratix V Devices (1), (Part 2 of 2) (2), (3)

| Clock        | Parameter Symbol             |                        | C1    |      | C2, C2L, I2, I2L |      | C3, I3, I3L,<br>I3YY |     | C4,I4 |     | Unit |
|--------------|------------------------------|------------------------|-------|------|------------------|------|----------------------|-----|-------|-----|------|
| Network      |                              |                        | Min   | Max  | Min              | Max  | Min                  | Max | Min   | Max |      |
|              | Clock period jitter          | t <sub>JIT(per)</sub>  | -25   | 25   | -25              | 25   | -30                  | 30  | -35   | 35  | ps   |
| PHY<br>Clock | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub>   | -50   | 50   | -50              | 50   | -60                  | 60  | -70   | 70  | ps   |
|              | Duty cycle jitter            | t <sub>JIT(duty)</sub> | -37.5 | 37.5 | -37.5            | 37.5 | -45                  | 45  | -56   | 56  | ps   |

### Notes to Table 42:

- (1) The clock jitter specification applies to the memory output clock pins generated using differential signal-splitter and DDIO circuits clocked by a PLL output routed on a PHY, regional, or global clock network as specified. Altera recommends using PHY clock networks whenever possible.
- (2) The clock jitter specification applies to the memory output clock pins clocked by an integer PLL.
- (3) The memory output clock jitter is applicable when an input jitter of 30 ps peak-to-peak is applied with bit error rate (BER) -12, equivalent to 14 sigma.

## **OCT Calibration Block Specifications**

Table 43 lists the OCT calibration block specifications for Stratix V devices.

Table 43. OCT Calibration Block Specifications for Stratix V Devices

| Symbol                | Description                                                                                                                                                                | Min | Тур  | Max | Unit   |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|--------|
| OCTUSRCLK             | Clock required by the OCT calibration blocks                                                                                                                               |     | _    | 20  | MHz    |
| T <sub>OCTCAL</sub>   | Number of OCTUSRCLK clock cycles required for OCT $\ensuremath{R}_{\ensuremath{S}}/\ensuremath{R}_{\ensuremath{T}}$ calibration                                            | _   | 1000 | _   | Cycles |
| T <sub>OCTSHIFT</sub> | Number of OCTUSRCLK clock cycles required for the OCT code to shift out                                                                                                    | _   | 32   | _   | Cycles |
| T <sub>RS_RT</sub>    | Time required between the $\mathtt{dyn\_term\_ctrl}$ and oe signal transitions in a bidirectional I/O buffer to dynamically switch between OCT $R_S$ and $R_T$ (Figure 10) | _   | 2.5  | _   | ns     |

Figure 10 shows the timing diagram for the oe and dyn term ctrl signals.

Figure 10. Timing Diagram for oe and dyn\_term\_ctrl Signals



Page 52 Configuration Specification

## **Duty Cycle Distortion (DCD) Specifications**

Table 44 lists the worst-case DCD for Stratix V devices.

Table 44. Worst-Case DCD on Stratix V I/O Pins (1)

| Symbol            | C   | 1   | C2, C2 | C2, C2L, I2, I2L |     | C3, I3, I3L,<br>I3YY |     | 1,14 | Unit |
|-------------------|-----|-----|--------|------------------|-----|----------------------|-----|------|------|
| -                 | Min | Max | Min    | Max              | Min | Max                  | Min | Max  |      |
| Output Duty Cycle | 45  | 55  | 45     | 55               | 45  | 55                   | 45  | 55   | %    |

### Note to Table 44:

# **Configuration Specification**

# **POR Delay Specification**

Power-on reset (POR) delay is defined as the delay between the time when all the power supplies monitored by the POR circuitry reach the minimum recommended operating voltage to the time when the nSTATUS is released high and your device is ready to begin configuration.



For more information about the POR delay, refer to the *Hot Socketing and Power-On Reset in Stratix V Devices* chapter.

Table 45 lists the fast and standard POR delay specification.

Table 45. Fast and Standard POR Delay Specification (1)

| POR Delay | Minimum | Maximum |
|-----------|---------|---------|
| Fast      | 4 ms    | 12 ms   |
| Standard  | 100 ms  | 300 ms  |

### Note to Table 45:

# **JTAG Configuration Specifications**

Table 46 lists the JTAG timing parameters and values for Stratix V devices.

Table 46. JTAG Timing Parameters and Values for Stratix V Devices

| Symbol                  | Description                     | Min | Max | Unit |
|-------------------------|---------------------------------|-----|-----|------|
| t <sub>JCP</sub>        | TCK clock period (2)            | 30  | _   | ns   |
| t <sub>JCP</sub>        | TCK clock period <sup>(2)</sup> | 167 | _   | ns   |
| t <sub>JCH</sub>        | TCK clock high time (2)         | 14  | _   | ns   |
| t <sub>JCL</sub>        | TCK clock low time (2)          | 14  | _   | ns   |
| t <sub>JPSU (TDI)</sub> | TDI JTAG port setup time        | 2   | _   | ns   |
| t <sub>JPSU (TMS)</sub> | TMS JTAG port setup time        | 3   | _   | ns   |

<sup>(1)</sup> The DCD numbers do not cover the core clock network.

<sup>(1)</sup> You can select the POR delay based on the MSEL settings as described in the MSEL Pin Settings section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.

Configuration Specification Page 53

| Table 46. | JTAG Timino | Parameters a | nd Values | for Stratix V Devices |
|-----------|-------------|--------------|-----------|-----------------------|
|-----------|-------------|--------------|-----------|-----------------------|

| Symbol            | Description                              | Min | Max               | Unit |
|-------------------|------------------------------------------|-----|-------------------|------|
| t <sub>JPH</sub>  | JTAG port hold time                      | 5   | _                 | ns   |
| t <sub>JPCO</sub> | JTAG port clock to output                | _   | 11 <sup>(1)</sup> | ns   |
| t <sub>JPZX</sub> | JTAG port high impedance to valid output | _   | 14 <sup>(1)</sup> | ns   |
| t <sub>JPXZ</sub> | JTAG port valid output to high impedance | _   | 14 <sup>(1)</sup> | ns   |

### Notes to Table 46:

- (1) A 1 ns adder is required for each  $V_{CCIO}$  voltage step down from 3.0 V. For example,  $t_{JPCO}$  = 12 ns if  $V_{CCIO}$  of the TDO I/O bank = 2.5 V, or 13 ns if it equals 1.8 V.
- (2) The minimum TCK clock period is 167 ns if VCCBAT is within the range 1.2V-1.5V when you perform the volatile key programming.

# **Raw Binary File Size**

For the POR delay specification, refer to the "POR Delay Specification" section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices".

Table 47 lists the uncompressed raw binary file (.rbf) sizes for Stratix V devices.

Table 47. Uncompressed .rbf Sizes for Stratix V Devices

| Family Device |        | Package                      | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) (4), (5) |  |
|---------------|--------|------------------------------|--------------------------------|---------------------------------|--|
|               | ECCVAO | H35, F40, F35 <sup>(2)</sup> | 213,798,880                    | 562,392                         |  |
|               | 5SGXA3 | H29, F35 <sup>(3)</sup>      | 137,598,880                    | 564,504                         |  |
|               | 5SGXA4 | _                            | 213,798,880                    | 563,672                         |  |
|               | 5SGXA5 | _                            | 269,979,008                    | 562,392                         |  |
|               | 5SGXA7 | _                            | 269,979,008                    | 562,392                         |  |
| Stratix V GX  | 5SGXA9 | _                            | 342,742,976                    | 700,888                         |  |
|               | 5SGXAB | _                            | 342,742,976                    | 700,888                         |  |
|               | 5SGXB5 | _                            | 270,528,640                    | 584,344                         |  |
|               | 5SGXB6 | _                            | 270,528,640                    | 584,344                         |  |
|               | 5SGXB9 | _                            | 342,742,976                    | 700,888                         |  |
|               | 5SGXBB | _                            | 342,742,976                    | 700,888                         |  |
| Ctuativ V CT  | 5SGTC5 | _                            | 269,979,008                    | 562,392                         |  |
| Stratix V GT  | 5SGTC7 | _                            | 269,979,008                    | 562,392                         |  |
|               | 5SGSD3 | <del>_</del>                 | 137,598,880                    | 564,504                         |  |
|               | FCCCD4 | F1517                        | 213,798,880                    | 563,672                         |  |
| Ctrativ V CC  | 5SGSD4 | _                            | 137,598,880                    | 564,504                         |  |
| Stratix V GS  | 5SGSD5 | <del>_</del>                 | 213,798,880                    | 563,672                         |  |
|               | 5SGSD6 | _                            | 293,441,888                    | 565,528                         |  |
|               | 5SGSD8 | _                            | 293,441,888                    | 565,528                         |  |

Page 54 Configuration Specification

Table 47. Uncompressed .rbf Sizes for Stratix V Devices

| Family          | Device | Package | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) (4), (5) |  |
|-----------------|--------|---------|--------------------------------|---------------------------------|--|
| Stratix V E (1) | 5SEE9  | _       | 342,742,976                    | 700,888                         |  |
| Stratix V L ( ) | 5SEEB  | _       | 342,742,976                    | 700,888                         |  |

### Notes to Table 47:

- (1) Stratix V E devices do not have PCI Express® (PCIe®) hard IP. Stratix V E devices do not support the CvP configuration scheme.
- (2) 36-transceiver devices.
- (3) 24-transceiver devices.
- (4) File size for the periphery image.
- (5) The IOCSR .rbf size is specifically for the CvP feature.

Use the data in Table 47 to estimate the file size before design compilation. Different configuration file formats, such as a hexadecimal (.hex) or tabular text file (.ttf) format, have different file sizes. For the different types of configuration file and file sizes, refer to the Quartus II software. However, for a specific version of the Quartus II software, any design targeted for the same device has the same uncompressed configuration file size. If you are using compression, the file size can vary after each compilation because the compression ratio depends on your design.

For more information about setting device configuration options, refer to *Configuration, Design Security, and Remote System Upgrades in Stratix V Devices.* For creating configuration files, refer to the *Quartus II Help*.

Table 48 lists the minimum configuration time estimates for Stratix V devices.

Table 48. Minimum Configuration Time Estimation for Stratix V Devices

|         | Member<br>Code |       | Active Serial (1) | )                      | Fast Passive Parallel (2) |            |                        |  |
|---------|----------------|-------|-------------------|------------------------|---------------------------|------------|------------------------|--|
| Variant |                | Width | DCLK (MHz)        | Min Config<br>Time (s) | Width                     | DCLK (MHz) | Min Config<br>Time (s) |  |
|         | A3             | 4     | 100               | 0.534                  | 32                        | 100        | 0.067                  |  |
|         | AS             | 4     | 100               | 0.344                  | 32                        | 100        | 0.043                  |  |
|         | A4             | 4     | 100               | 0.534                  | 32                        | 100        | 0.067                  |  |
|         | A5             | 4     | 100               | 0.675                  | 32                        | 100        | 0.084                  |  |
|         | A7             | 4     | 100               | 0.675                  | 32                        | 100        | 0.084                  |  |
| GX      | A9             | 4     | 100               | 0.857                  | 32                        | 100        | 0.107                  |  |
|         | AB             | 4     | 100               | 0.857                  | 32                        | 100        | 0.107                  |  |
|         | B5             | 4     | 100               | 0.676                  | 32                        | 100        | 0.085                  |  |
|         | B6             | 4     | 100               | 0.676                  | 32                        | 100        | 0.085                  |  |
|         | В9             | 4     | 100               | 0.857                  | 32                        | 100        | 0.107                  |  |
|         | BB             | 4     | 100               | 0.857                  | 32                        | 100        | 0.107                  |  |
| GT      | C5             | 4     | 100               | 0.675                  | 32                        | 100        | 0.084                  |  |
| G1      | C7             | 4     | 100               | 0.675                  | 32                        | 100        | 0.084                  |  |

Page 60 Configuration Specification

Table 51 lists the timing parameters for Stratix V devices for FPP configuration when the DCLK-to-DATA [] ratio is more than 1.

Table 51. FPP Timing Parameters for Stratix V Devices When the DCLK-to-DATA[] Ratio is >1  $^{(1)}$ 

| Symbol                 | Parameter                                         | Minimum                                                          | Maximum              | Units |
|------------------------|---------------------------------------------------|------------------------------------------------------------------|----------------------|-------|
| t <sub>CF2CD</sub>     | nconfig low to conf_done low                      | _                                                                | 600                  | ns    |
| t <sub>CF2ST0</sub>    | nconfig low to nstatus low                        | _                                                                | 600                  | ns    |
| t <sub>CFG</sub>       | nCONFIG low pulse width                           | 2                                                                | _                    | μS    |
| t <sub>STATUS</sub>    | nstatus low pulse width                           | 268                                                              | 1,506 <sup>(2)</sup> | μS    |
| t <sub>CF2ST1</sub>    | nconfig high to nstatus high                      | _                                                                | 1,506 <sup>(2)</sup> | μS    |
| t <sub>CF2CK</sub> (5) | nconfig high to first rising edge on DCLK         | 1,506                                                            | _                    | μS    |
| t <sub>ST2CK</sub> (5) | nstatus high to first rising edge of DCLK         | 2                                                                | _                    | μS    |
| t <sub>DSU</sub>       | DATA[] setup time before rising edge on DCLK      | 5.5                                                              | _                    | ns    |
| t <sub>DH</sub>        | DATA[] hold time after rising edge on DCLK        | N-1/f <sub>DCLK</sub> <sup>(5)</sup>                             | _                    | S     |
| t <sub>CH</sub>        | DCLK high time                                    | $0.45 \times 1/f_{MAX}$                                          | _                    | S     |
| t <sub>CL</sub>        | DCLK low time                                     | $0.45 \times 1/f_{MAX}$                                          | _                    | S     |
| t <sub>CLK</sub>       | DCLK period                                       | 1/f <sub>MAX</sub>                                               | _                    | S     |
| f                      | DCLK frequency (FPP ×8/×16)                       | _                                                                | 125                  | MHz   |
| f <sub>MAX</sub>       | DCLK frequency (FPP ×32)                          | _                                                                | 100                  | MHz   |
| t <sub>R</sub>         | Input rise time                                   | _                                                                | 40                   | ns    |
| t <sub>F</sub>         | Input fall time                                   | _                                                                | 40                   | ns    |
| t <sub>CD2UM</sub>     | CONF_DONE high to user mode (3)                   | 175                                                              | 437                  | μS    |
| t <sub>CD2CU</sub>     | CONF_DONE high to CLKUSR enabled                  | 4 × maximum  DCLK period                                         | _                    | _     |
| t <sub>CD2UMC</sub>    | CONF_DONE high to user mode with CLKUSR option on | t <sub>CD2CU</sub> +<br>(8576 × CLKUSR<br>period) <sup>(4)</sup> | _                    | _     |

### Notes to Table 51:

- (1) Use these timing parameters when you use the decompression and design security features.
- (2) You can obtain this value if you do not delay configuration by extending the nconfig or nstatus low pulse width.
- (3) The minimum and maximum numbers apply only if you use the internal oscillator as the clock source for initializing the device.
- (4) To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the Initialization section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.
- (5) N is the DCLK-to-DATA ratio and  $f_{DCLK}$  is the DCLK frequency the system is operating.
- (6) If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification.

Page 62 Configuration Specification

Table 53. AS Timing Parameters for AS  $\times$ 1 and AS  $\times$ 4 Configurations in Stratix V Devices (1), (2) (Part 2 of 2)

| Symbol              | Parameter                                         | Minimum                                            | Maximum | Units |
|---------------------|---------------------------------------------------|----------------------------------------------------|---------|-------|
| t <sub>CD2UM</sub>  | CONF_DONE high to user mode (3)                   | 175                                                | 437     | μS    |
| t <sub>CD2CU</sub>  | CONF_DONE high to CLKUSR enabled                  | 4 × maximum DCLK period                            | _       | _     |
| t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | $t_{\text{CD2CU}}$ + (8576 $\times$ CLKUSR period) | _       | _     |

#### Notes to Table 53:

- (1) The minimum and maximum numbers apply only if you choose the internal oscillator as the clock source for initializing the device.
- $(2) \quad t_{\text{CF2CD}}, t_{\text{CF2ST0}}, t_{\text{CFG}}, t_{\text{STATUS}}, \text{ and } t_{\text{CF2ST1}} \text{ timing parameters are identical to the timing parameters for PS mode listed in Table 54 on page 63}.$
- (3) To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on this pin, refer to the Initialization section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.

## **Passive Serial Configuration Timing**

Figure 15 shows the timing waveform for a passive serial (PS) configuration when using a MAX II device, MAX V device, or microprocessor as an external host.

Figure 15. PS Configuration Timing Waveform (1)



### Notes to Figure 15:

- (1) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic high levels. When nCONFIG is pulled low, a reconfiguration cycle begins.
- (2) After power-up, the Stratix V device holds nSTATUS low for the time of the POR delay.
- (3) After power-up, before and during configuration, CONF DONE is low.
- (4) Do not leave DCLK floating after configuration. You can drive it high or low, whichever is more convenient.
- (5) DATAO is available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings in the **Device and Pins Option**.
- (6) To ensure a successful configuration, send the entire configuration data to the Stratix V device. CONF\_DONE is released high after the Stratix V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- (7) After the option bit to enable the INIT DONE pin is configured into the device, the INIT DONE goes low.

Page 64 I/O Timing

## **Remote System Upgrades**

Table 56 lists the timing parameter specifications for the remote system upgrade circuitry.

**Table 56. Remote System Upgrade Circuitry Timing Specifications** 

| Parameter                    | Minimum | Maximum | Unit |  |
|------------------------------|---------|---------|------|--|
| t <sub>RU_nCONFIG</sub> (1)  | 250     | _       | ns   |  |
| t <sub>RU_nRSTIMER</sub> (2) | 250     | _       | ns   |  |

### Notes to Table 56:

- (1) This is equivalent to strobing the reconfiguration input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the Remote System Upgrade State Machine section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.
- (2) This is equivalent to strobing the reset\_timer input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the User Watchdog Timer section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.

## **User Watchdog Internal Circuitry Timing Specification**

Table 57 lists the operating range of the 12.5-MHz internal oscillator.

Table 57. 12.5-MHz Internal Oscillator Specifications

| Minimum | Typical | Maximum | Units |  |
|---------|---------|---------|-------|--|
| 5.3     | 7.9     | 12.5    | MHz   |  |

# I/O Timing

Altera offers two ways to determine I/O timing—the Excel-based I/O Timing and the Quartus II Timing Analyzer.

Excel-based I/O timing provides pin timing performance for each device density and speed grade. The data is typically used prior to designing the FPGA to get an estimate of the timing budget as part of the link timing analysis. The Quartus II Timing Analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after you complete place-and-route.

You can download the Excel-based I/O Timing spreadsheet from the Stratix V Devices Documentation web page.

# **Programmable IOE Delay**

Table 58 lists the Stratix V IOE programmable delay settings.

Table 58. IOE Programmable Delay for Stratix V Devices (Part 1 of 2)

| Doromotor | Aveilable Min |               |            |            | Fast  | Model |       |       |       | Slow M      | lodel |      |  |  |
|-----------|---------------|---------------|------------|------------|-------|-------|-------|-------|-------|-------------|-------|------|--|--|
| (1)       | Settings      | Offset<br>(2) | Industrial | Commercial | C1    | C2    | C3    | C4    | 12    | 13,<br>13YY | 14    | Unit |  |  |
| D1        | 64            | 0             | 0.464      | 0.493      | 0.838 | 0.838 | 0.924 | 1.011 | 0.844 | 0.921       | 1.006 | ns   |  |  |
| D2        | 32            | 0             | 0.230      | 0.244      | 0.415 | 0.415 | 0.459 | 0.503 | 0.417 | 0.456       | 0.500 | ns   |  |  |

Page 68 Glossary

## Table 60. Glossary (Part 4 of 4)

| Letter | Subject                | Definitions                                                                                                                                                      |
|--------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | V <sub>CM(DC)</sub>    | DC common mode input voltage.                                                                                                                                    |
|        | V <sub>ICM</sub>       | Input common mode voltage—The common mode of the differential signal at the receiver.                                                                            |
|        | V <sub>ID</sub>        | Input differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver.     |
|        | V <sub>DIF(AC)</sub>   | AC differential input voltage—Minimum AC input differential voltage required for switching.                                                                      |
|        | V <sub>DIF(DC)</sub>   | DC differential input voltage— Minimum DC input differential voltage required for switching.                                                                     |
|        | V <sub>IH</sub>        | Voltage input high—The minimum positive voltage applied to the input which is accepted by the device as a logic high.                                            |
|        | V <sub>IH(AC)</sub>    | High-level AC input voltage                                                                                                                                      |
|        | V <sub>IH(DC)</sub>    | High-level DC input voltage                                                                                                                                      |
| V      | <b>V</b> <sub>IL</sub> | Voltage input low—The maximum positive voltage applied to the input which is accepted by the device as a logic low.                                              |
|        | V <sub>IL(AC)</sub>    | Low-level AC input voltage                                                                                                                                       |
|        | V <sub>IL(DC)</sub>    | Low-level DC input voltage                                                                                                                                       |
|        | V <sub>OCM</sub>       | Output common mode voltage—The common mode of the differential signal at the transmitter.                                                                        |
|        | <b>V</b> <sub>OD</sub> | Output differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the transmitter. |
|        | V <sub>SWING</sub>     | Differential input voltage                                                                                                                                       |
|        | V <sub>X</sub>         | Input differential cross point voltage                                                                                                                           |
|        | <b>V</b> <sub>OX</sub> | Output differential cross point voltage                                                                                                                          |
| W      | W                      | High-speed I/O block—clock boost factor                                                                                                                          |
| Χ      |                        |                                                                                                                                                                  |
| Υ      |                        | _                                                                                                                                                                |
| Z      |                        |                                                                                                                                                                  |

Page 72 Document Revision History