Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 317000 | | Number of Logic Elements/Cells | 840000 | | Total RAM Bits | 53248000 | | Number of I/O | 696 | | Number of Gates | - | | Voltage - Supply | 0.82V ~ 0.88V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 1517-BBGA, FCBGA | | Supplier Device Package | 1517-HBGA (45x45) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/5sgxea9k2h40i2l | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Page 2 Electrical Characteristics Table 1. Stratix V GX and GS Commercial and Industrial Speed Grade Offering (1), (2), (3) (Part 2 of 2) | Transceiver Speed | Core Speed Grade | | | | | | | | | | | |-----------------------|------------------|---------|-----|-----|---------|---------|--------------------|-----|--|--|--| | Grade | C1 | C2, C2L | C3 | C4 | 12, 12L | 13, 13L | I3YY | 14 | | | | | 3 GX channel—8.5 Gbps | _ | Yes | Yes | Yes | _ | Yes | Yes <sup>(4)</sup> | Yes | | | | #### Notes to Table 1: - (1) C = Commercial temperature grade; I = Industrial temperature grade. - (2) Lower number refers to faster speed grade. - (3) C2L, I2L, and I3L speed grades are for low-power devices. - (4) I3YY speed grades can achieve up to 10.3125 Gbps. Table 2 lists the industrial and commercial speed grades for the Stratix V GT devices. Table 2. Stratix V GT Commercial and Industrial Speed Grade Offering (1), (2) | Transacius Crad Crado | | Core Speed Grade | | | | | | | | | |----------------------------------------------------|-----|------------------|-----|-----|--|--|--|--|--|--| | Transceiver Speed Grade | C1 | C2 | 12 | 13 | | | | | | | | 2<br>GX channel—12.5 Gbps<br>GT channel—28.05 Gbps | Yes | Yes | _ | _ | | | | | | | | 3<br>GX channel—12.5 Gbps<br>GT channel—25.78 Gbps | Yes | Yes | Yes | Yes | | | | | | | #### Notes to Table 2: - (1) C = Commercial temperature grade; I = Industrial temperature grade. - (2) Lower number refers to faster speed grade. #### **Absolute Maximum Ratings** Absolute maximum ratings define the maximum operating conditions for Stratix V devices. The values are based on experiments conducted with the devices and theoretical modeling of breakdown and damage mechanisms. The functional operation of the device is not implied for these conditions. Conditions other than those listed in Table 3 may cause permanent damage to the device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse effects on the device. Table 3. Absolute Maximum Ratings for Stratix V Devices (Part 1 of 2) | Symbol | Description | Minimum | Maximum | Unit | |---------------------|------------------------------------------------------------------------|---------|---------|------| | V <sub>CC</sub> | Power supply for core voltage and periphery circuitry | -0.5 | 1.35 | V | | V <sub>CCPT</sub> | Power supply for programmable power technology | -0.5 | 1.8 | V | | V <sub>CCPGM</sub> | Power supply for configuration pins | -0.5 | 3.9 | V | | V <sub>CC_AUX</sub> | Auxiliary supply for the programmable power technology | -0.5 | 3.4 | V | | V <sub>CCBAT</sub> | Battery back-up power supply for design security volatile key register | -0.5 | 3.9 | V | | V <sub>CCPD</sub> | I/O pre-driver power supply | -0.5 | 3.9 | V | | V <sub>CCIO</sub> | I/O power supply | -0.5 | 3.9 | V | Page 4 Electrical Characteristics Table 5 lists the maximum allowed input overshoot voltage and the duration of the overshoot voltage as a percentage of device lifetime. The maximum allowed overshoot duration is specified as a percentage of high time over the lifetime of the device. A DC signal is equivalent to 100% of the duty cycle. For example, a signal that overshoots to 3.95 V can be at 3.95 V for only ~21% over the lifetime of the device; for a device lifetime of 10 years, the overshoot duration amounts to ~2 years. **Table 5. Maximum Allowed Overshoot During Transitions** | Symbol | Description | Condition (V) | Overshoot Duration as %<br>@ T <sub>J</sub> = 100°C | Unit | |---------|------------------|---------------|-----------------------------------------------------|------| | | | 3.8 | 100 | % | | | | 3.85 | 64 | % | | | | 3.9 | 36 | % | | | | 3.95 | 21 | % | | Vi (AC) | AC input voltage | 4 | 12 | % | | | | 4.05 | 7 | % | | | | 4.1 | 4 | % | | | | 4.15 | 2 | % | | | | 4.2 | 1 | % | Figure 1. Stratix V Device Overshoot Duration Page 8 Electrical Characteristics Table 8 shows the transceiver power supply voltage requirements for various conditions. **Table 8. Transceiver Power Supply Voltage Requirements** | Conditions | Core Speed Grade | VCCR_GXB & VCCT_GXB (2) | VCCA_GXB | VCCH_GXB | Unit | |--------------------------------------------------------------------|-----------------------------------|-------------------------|----------|----------|------| | If BOTH of the following conditions are true: | | 4.05 | | | | | ■ Data rate > 10.3 Gbps. | All | 1.05 | | | | | ■ DFE is used. | | | | | | | If ANY of the following conditions are true (1): | | | 3.0 | | | | ATX PLL is used. | | | | | | | ■ Data rate > 6.5Gbps. | All | 1.0 | | | | | ■ DFE (data rate ≤<br>10.3 Gbps), AEQ, or<br>EyeQ feature is used. | | | | 1.5 | V | | If ALL of the following | C1, C2, I2, and I3YY | 0.90 | 2.5 | | | | conditions are true: ATX PLL is not used. | | | | | | | ■ Data rate ≤ 6.5Gbps. | C2L, C3, C4, I2L, I3, I3L, and I4 | 0.85 | 2.5 | | | | DFE, AEQ, and EyeQ are<br>not used. | | | | | | #### Notes to Table 8: - (1) Choose this power supply voltage requirement option if you plan to upgrade your design later with any of the listed conditions. - (2) If the VCCR\_GXB and VCCT\_GXB supplies are set to 1.0 V or 1.05 V, they cannot be shared with the VCC core supply. If the VCCR\_GXB and VCCT\_GXB are set to either 0.90 V or 0.85 V, they can be shared with the VCC core supply. #### **DC Characteristics** This section lists the supply current, I/O pin leakage current, input pin capacitance, on-chip termination tolerance, and hot socketing specifications. #### **Supply Current** Supply current is the current drawn from the respective power rails used for power budgeting. Use the Excel-based Early Power Estimator (EPE) to get supply current estimates for your design because these currents vary greatly with the resources you use. For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*. Electrical Characteristics Page 15 Table 19. Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications for Stratix V Devices (Part 2 of 2) | I/O Standard | V <sub>IL(D(</sub> | ; <sub>)</sub> (V) | V <sub>IH(D</sub> | <sub>C)</sub> (V) | V <sub>IL(AC)</sub> (V) | V <sub>IH(AC)</sub> (V) | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) | I <sub>ol</sub> (mA) | l <sub>oh</sub> | |---------------------|--------------------|---------------------------|-------------------------|--------------------------|----------------------------|-------------------------|----------------------------|----------------------------|------------------------|-----------------| | i/O Stanuaru | Min | Max | Min | Max | Max | Min | Max | Min | I <sub>OI</sub> (IIIA) | (mA) | | HSTL-18<br>Class I | _ | V <sub>REF</sub> –<br>0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 0.4 | V <sub>CCIO</sub> – 0.4 | 8 | -8 | | HSTL-18<br>Class II | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 0.4 | V <sub>CCIO</sub> – 0.4 | 16 | -16 | | HSTL-15<br>Class I | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 0.4 | V <sub>CCIO</sub> – 0.4 | 8 | -8 | | HSTL-15<br>Class II | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 0.4 | V <sub>CCIO</sub> – 0.4 | 16 | -16 | | HSTL-12<br>Class I | -0.15 | V <sub>REF</sub> – 0.08 | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> –<br>0.15 | V <sub>REF</sub> + 0.15 | 0.25*<br>V <sub>CCIO</sub> | 0.75*<br>V <sub>CCIO</sub> | 8 | -8 | | HSTL-12<br>Class II | -0.15 | V <sub>REF</sub> – 0.08 | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> –<br>0.15 | V <sub>REF</sub> + 0.15 | 0.25*<br>V <sub>CCIO</sub> | 0.75*<br>V <sub>CCIO</sub> | 16 | -16 | | HSUL-12 | _ | V <sub>REF</sub> – 0.13 | V <sub>REF</sub> + 0.13 | _ | V <sub>REF</sub> – 0.22 | V <sub>REF</sub> + 0.22 | 0.1*<br>V <sub>CCIO</sub> | 0.9*<br>V <sub>CCIO</sub> | _ | | Table 20. Differential SSTL I/O Standards for Stratix V Devices | I/O Standard | | V <sub>CC10</sub> (V) | | | V <sub>SWING(DC)</sub> (V) | | V <sub>X(AC)</sub> (V) | V <sub>SWING(AC)</sub> (V) | | | |-------------------------|-------|-----------------------|-------|------|----------------------------|------------------------------|------------------------|------------------------------|--------------------------------------------|-----------------------------------------------| | I/O Standard | Min | Тур | Max | Min | Max | Min | Тур | Max | Min | Max | | SSTL-2 Class<br>I, II | 2.375 | 2.5 | 2.625 | 0.3 | V <sub>CCIO</sub> + 0.6 | V <sub>CCIO</sub> /2 – 0.2 | _ | V <sub>CCIO</sub> /2 + 0.2 | 0.62 | V <sub>CCIO</sub> + 0.6 | | SSTL-18 Class<br>I, II | 1.71 | 1.8 | 1.89 | 0.25 | V <sub>CCIO</sub> + 0.6 | V <sub>CCIO</sub> /2 – 0.175 | _ | V <sub>CCIO</sub> /2 + 0.175 | 0.5 | V <sub>CCIO</sub> + 0.6 | | SSTL-15 Class<br>I, II | 1.425 | 1.5 | 1.575 | 0.2 | (1) | V <sub>CCIO</sub> /2 – 0.15 | _ | V <sub>CCIO</sub> /2 + 0.15 | 0.35 | _ | | SSTL-135<br>Class I, II | 1.283 | 1.35 | 1.45 | 0.2 | (1) | V <sub>CCIO</sub> /2 – 0.15 | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> /2 + 0.15 | 2(V <sub>IH(AC)</sub> - V <sub>REF</sub> ) | 2(V <sub>IL(AC)</sub><br>- V <sub>REF</sub> ) | | SSTL-125<br>Class I, II | 1.19 | 1.25 | 1.31 | 0.18 | (1) | V <sub>CCIO</sub> /2 – 0.15 | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> /2 + 0.15 | 2(V <sub>IH(AC)</sub> - V <sub>REF</sub> ) | _ | | SSTL-12<br>Class I, II | 1.14 | 1.2 | 1.26 | 0.18 | _ | V <sub>REF</sub><br>-0.15 | V <sub>CCIO</sub> /2 | V <sub>REF</sub> + 0.15 | -0.30 | 0.30 | #### Note to Table 20: Table 21. Differential HSTL and HSUL I/O Standards for Stratix V Devices (Part 1 of 2) | I/O | I/O V <sub>CCIO</sub> (V) | | | V <sub>DIF(</sub> | <sub>DC)</sub> (V) | | V <sub>X(AC)</sub> (V) | | | V <sub>CM(DC)</sub> (V | V <sub>DIF(AC)</sub> (V) | | | |------------------------|---------------------------|-----|-------|-------------------|--------------------|------|------------------------|------|------|------------------------|--------------------------|-----|-----| | Standard | Min | Тур | Max | Min | Max | Min | Тур | Max | Min | Тур | Max | Min | Max | | HSTL-18<br>Class I, II | 1.71 | 1.8 | 1.89 | 0.2 | _ | 0.78 | _ | 1.12 | 0.78 | _ | 1.12 | 0.4 | _ | | HSTL-15<br>Class I, II | 1.425 | 1.5 | 1.575 | 0.2 | | 0.68 | _ | 0.9 | 0.68 | | 0.9 | 0.4 | _ | <sup>(1)</sup> The maximum value for $V_{SWING(DC)}$ is not defined. However, each single-ended signal needs to be within the respective single-ended limits $(V_{IH(DC)})$ and $V_{IL(DC)})$ . Page 16 Electrical Characteristics Table 21. Differential HSTL and HSUL I/O Standards for Stratix V Devices (Part 2 of 2) | I/O V <sub>CCIO</sub> (V) | | V <sub>DIF(</sub> | <sub>DC)</sub> (V) | | V <sub>X(AC)</sub> (V) | | | V <sub>CM(DC)</sub> (V | V <sub>DIF(AC)</sub> (V) | | | | | |---------------------------|------|-------------------|--------------------|------|-------------------------|---------------------------------|---------------------------|---------------------------------|---------------------------|---------------------------|---------------------------|------|-----------------------------| | Standard | Min | Тур | Max | Min | Max | Min | Тур | Max | Min | Тур | Max | Min | Max | | HSTL-12<br>Class I, II | 1.14 | 1.2 | 1.26 | 0.16 | V <sub>CCIO</sub> + 0.3 | _ | 0.5*<br>V <sub>CCIO</sub> | _ | 0.4*<br>V <sub>CCIO</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCIO</sub> | 0.3 | V <sub>CCIO</sub><br>+ 0.48 | | HSUL-12 | 1.14 | 1.2 | 1.3 | 0.26 | 0.26 | 0.5*V <sub>CCIO</sub><br>- 0.12 | 0.5*<br>V <sub>CCIO</sub> | 0.5*V <sub>CCIO</sub><br>+ 0.12 | 0.4*<br>V <sub>CCIO</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCIO</sub> | 0.44 | 0.44 | Table 22. Differential I/O Standard Specifications for Stratix V Devices (7) | I/O | Vc | <sub>CIO</sub> (V) | (10) | | V <sub>ID</sub> (mV) <sup>(8)</sup> | | | $V_{ICM(DC)}$ (V) | | V <sub>OD</sub> (V) <sup>(6)</sup> | | | V <sub>OCM</sub> (V) <sup>(6)</sup> | | | |------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------|-----|-------------------------------------|-----|------|-----------------------------|-------|------------------------------------|-----|-------|-------------------------------------|------|-------| | Standard | Min | Тур | Max | Min | Condition | Max | Min | Condition | Max | Min | Тур | Max | Min | Тур | Max | | PCML | Transmitter, receiver, and input reference clock pins of the high-speed transceivers use the PCML I/O standard. Fo transmitter, receiver, and reference clock I/O pin specifications, refer to Table 23 on page 18. | | | | | | | | | | | . For | | | | | 2.5 V | 2.375 | 2.5 | 2.625 | 100 | V <sub>CM</sub> = | _ | 0.05 | D <sub>MAX</sub> ≤ 700 Mbps | 1.8 | 0.247 | _ | 0.6 | 1.125 | 1.25 | 1.375 | | LVDS (1) | 2.373 | 2.3 | 2.023 | 100 | 1.25 V | | 1.05 | D <sub>MAX</sub> > 700 Mbps | 1.55 | 0.247 | _ | 0.6 | 1.125 | 1.25 | 1.375 | | BLVDS (5) | 2.375 | 2.5 | 2.625 | 100 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | RSDS<br>(HIO) <sup>(2)</sup> | 2.375 | 2.5 | 2.625 | 100 | V <sub>CM</sub> = 1.25 V | _ | 0.3 | _ | 1.4 | 0.1 | 0.2 | 0.6 | 0.5 | 1.2 | 1.4 | | Mini-<br>LVDS<br>(HIO) (3) | 2.375 | 2.5 | 2.625 | 200 | _ | 600 | 0.4 | _ | 1.325 | 0.25 | _ | 0.6 | 1 | 1.2 | 1.4 | | LVPECL (4 | _ | _ | _ | 300 | _ | _ | 0.6 | D <sub>MAX</sub> ≤ 700 Mbps | 1.8 | _ | _ | _ | _ | _ | | | ), (9) | _ | _ | _ | 300 | _ | _ | 1 | D <sub>MAX</sub> > 700 Mbps | 1.6 | _ | _ | _ | _ | _ | _ | #### Notes to Table 22: - (1) For optimized LVDS receiver performance, the receiver voltage input range must be between 1.0 V to 1.6 V for data rates above 700 Mbps, and 0 V to 1.85 V for data rates below 700 Mbps. - (2) For optimized RSDS receiver performance, the receiver voltage input range must be between 0.25 V to 1.45 V. - (3) For optimized Mini-LVDS receiver performance, the receiver voltage input range must be between 0.3 V to 1.425 V. - (4) For optimized LVPECL receiver performance, the receiver voltage input range must be between 0.85 V to 1.75 V for data rate above 700 Mbps and 0.45 V to 1.95 V for data rate below 700 Mbps. - (5) There are no fixed $V_{\text{ICM}}$ , $V_{\text{OD}}$ , and $V_{\text{OCM}}$ specifications for BLVDS. They depend on the system topology. - (6) RL range: $90 \le RL \le 110 \Omega$ . - (7) The 1.4-V and 1.5-V PCML transceiver I/O standard specifications are described in "Transceiver Performance Specifications" on page 18. - (8) The minimum VID value is applicable over the entire common mode range, VCM. - (9) LVPECL is only supported on dedicated clock input pins. - (10) Differential inputs are powered by VCCPD which requires 2.5 $\rm V.$ ## **Power Consumption** Altera offers two ways to estimate power consumption for a design—the Excel-based Early Power Estimator and the Quartus<sup>®</sup> II PowerPlay Power Analyzer feature. Electrical Characteristics Page 17 You typically use the interactive Excel-based Early Power Estimator before designing the FPGA to get a magnitude estimate of the device power. The Quartus II PowerPlay Power Analyzer provides better quality estimates based on the specifics of the design after you complete place-and-route. The PowerPlay Power Analyzer can apply a combination of user-entered, simulation-derived, and estimated signal activities that, when combined with detailed circuit models, yields very accurate power estimates. For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*. Page 18 Switching Characteristics ## **Switching Characteristics** This section provides performance characteristics of the Stratix V core and periphery blocks. These characteristics can be designated as Preliminary or Final. - Preliminary characteristics are created using simulation results, process data, and other known parameters. The title of these tables show the designation as "Preliminary." - Final numbers are based on actual silicon characterization and testing. The numbers reflect the actual performance of the device under worst-case silicon process, voltage, and junction temperature conditions. There are no designations on finalized tables. ## **Transceiver Performance Specifications** This section describes transceiver performance specifications. Table 23 lists the Stratix V GX and GS transceiver specifications. Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 1 of 7) | Symbol/ | Conditions | Trai | nsceive<br>Grade | r Speed<br>1 | Trar | sceive<br>Grade | r Speed<br>2 | Trar | r Speed<br>3 | Unit | | |-----------------------------------------------------|-------------------------------------------------------------------|-------|------------------|--------------|----------|-----------------|---------------------|-----------|--------------|------------|----------| | Description | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | Reference Clock | | | | | | | | | | | | | Supported I/O<br>Standards | Dedicated<br>reference<br>clock pin | 1.2-V | PCML, | 1.4-V PCM | L, 1.5-V | PCML, | , 2.5-V PCN<br>HCSL | 1L, Diffe | rential | LVPECL, L\ | /DS, and | | Statiuatus | RX reference clock pin | | | 1.4-V PCMI | _, 1.5-V | PCML, | 2.5-V PCM | L, LVPE | CL, and | d LVDS | | | Input Reference<br>Clock Frequency<br>(CMU PLL) (8) | _ | 40 | _ | 710 | 40 | _ | 710 | 40 | _ | 710 | MHz | | Input Reference<br>Clock Frequency<br>(ATX PLL) (8) | _ | 100 | _ | 710 | 100 | _ | 710 | 100 | _ | 710 | MHz | | Rise time | Measure at<br>±60 mV of<br>differential<br>signal <sup>(26)</sup> | _ | _ | 400 | _ | _ | 400 | _ | _ | 400 | ne | | Fall time | Measure at<br>±60 mV of<br>differential<br>signal <sup>(26)</sup> | _ | _ | 400 | _ | _ | 400 | _ | _ | 400 | ps | | Duty cycle | _ | 45 | | 55 | 45 | _ | 55 | 45 | | 55 | % | | Spread-spectrum<br>modulating clock<br>frequency | PCI Express®<br>(PCIe®) | 30 | _ | 33 | 30 | _ | 33 | 30 | _ | 33 | kHz | Page 30 Switching Characteristics Table 28. Transceiver Specifications for Stratix V GT Devices (Part 1 of 5) $^{(1)}$ | Symbol/ | Conditions | 5 | Transceive<br>Speed Grade | | | Transceive<br>peed Grade | | Unit | | | |----------------------------------------------------------------|--------------------------------------------------------|-----------|------------------------------------------------------------------------------------|--------------|--------------|--------------------------|-------------|------|--|--| | Description | | Min | Тур | Max | Min | Тур | Max | | | | | Reference Clock | • | • | • | • | • | • | • | | | | | Supported I/O<br>Standards | Dedicated<br>reference<br>clock pin | 1.2-V PCN | 1.2-V PCML, 1.4-V PCML, 1.5-V PCML, 2.5-V PCML, Differential LVPECL, L<br>and HCSL | | | | | | | | | Standards | RX reference clock pin | | 1.4-V PCML | ., 1.5-V PCN | IL, 2.5-V PC | ML, LVPEC | L, and LVDS | 6 | | | | Input Reference Clock<br>Frequency (CMU<br>PLL) <sup>(6)</sup> | _ | 40 | _ | 710 | 40 | _ | 710 | MHz | | | | Input Reference Clock<br>Frequency (ATX PLL) (6) | _ | 100 | _ | 710 | 100 | _ | 710 | MHz | | | | Rise time | 20% to 80% | _ | _ | 400 | _ | _ | 400 | | | | | Fall time | 80% to 20% | _ | <u> </u> | 400 | _ | <u> </u> | 400 | ps | | | | Duty cycle | _ | 45 | <u> </u> | 55 | 45 | _ | 55 | % | | | | Spread-spectrum<br>modulating clock<br>frequency | PCI Express<br>(PCIe) | 30 | _ | 33 | 30 | _ | 33 | kHz | | | | Spread-spectrum<br>downspread | PCle | _ | 0 to -0.5 | _ | _ | 0 to -0.5 | _ | % | | | | On-chip termination resistors (19) | _ | _ | 100 | _ | _ | 100 | _ | Ω | | | | Absolute V <sub>MAX</sub> (3) | Dedicated<br>reference<br>clock pin | _ | _ | 1.6 | _ | _ | 1.6 | V | | | | | RX reference clock pin | _ | _ | 1.2 | _ | _ | 1.2 | | | | | Absolute V <sub>MIN</sub> | _ | -0.4 | _ | _ | -0.4 | _ | _ | V | | | | Peak-to-peak<br>differential input<br>voltage | _ | 200 | _ | 1600 | 200 | _ | 1600 | mV | | | | Dedicated reference Clock pin | | | 1050/1000 ( | 2) | | 2) | mV | | | | | | RX reference clock pin | 1 | .0/0.9/0.85 | (22) | 1 | .0/0.9/0.85 | (22) | V | | | | V <sub>ICM</sub> (DC coupled) | HCSL I/O<br>standard for<br>PCIe<br>reference<br>clock | 250 | _ | 550 | 250 | _ | 550 | mV | | | Switching Characteristics Page 31 Table 28. Transceiver Specifications for Stratix V GT Devices (Part 2 of 5) $^{(1)}$ | Symbol/ | Conditions | S | Transceive<br>peed Grade | | | Transceive<br>Deed Grade | | Unit | |------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|--------|--------------------------|--------------|--------------|--------------------------|-------------|----------| | Description | | Min | Тур | Max | Min | Тур | Max | 1 | | | 100 Hz | _ | _ | -70 | _ | _ | -70 | | | Transmitter REFCLK | 1 kHz | _ | _ | -90 | | _ | -90 | | | Phase Noise (622 | 10 kHz | _ | _ | -100 | _ | _ | -100 | dBc/Hz | | MHz) <sup>(18)</sup> | 100 kHz | _ | _ | -110 | _ | _ | -110 | | | | ≥1 MHz | | _ | -120 | _ | | -120 | 1 | | Transmitter REFCLK<br>Phase Jitter (100<br>MHz) <sup>(15)</sup> | 10 kHz to<br>1.5 MHz<br>(PCle) | _ | _ | 3 | _ | _ | 3 | ps (rms) | | RREF (17) | _ | _ | 1800<br>± 1% | _ | _ | 1800<br>± 1% | _ | Ω | | Transceiver Clocks | | | | | | | | | | fixedclk clock<br>frequency | PCIe<br>Receiver<br>Detect | _ | 100 or<br>125 | _ | _ | 100 or<br>125 | _ | MHz | | Reconfiguration clock<br>(mgmt_clk_clk)<br>frequency | | 100 | _ | 125 | 100 | | 125 | MHz | | Receiver | | | | | | | | | | Supported I/O<br>Standards | _ | | 1.4-V PCML | , 1.5-V PCML | _, 2.5-V PCI | ML, LVPEC | L, and LVDS | 6 | | Data rate<br>(Standard PCS) (21) | GX channels | 600 | _ | 8500 | 600 | _ | 8500 | Mbps | | Data rate<br>(10G PCS) (21) | GX channels | 600 | _ | 12,500 | 600 | _ | 12,500 | Mbps | | Data rate | GT channels | 19,600 | _ | 28,050 | 19,600 | _ | 25,780 | Mbps | | Absolute V <sub>MAX</sub> for a receiver pin <sup>(3)</sup> | GT channels | _ | _ | 1.2 | | _ | 1.2 | V | | Absolute V <sub>MIN</sub> for a receiver pin | GT channels | -0.4 | _ | _ | -0.4 | _ | _ | V | | Maximum peak-to-peak | GT channels | | _ | 1.6 | _ | | 1.6 | V | | differential input<br>voltage V <sub>ID</sub> (diff p-p)<br>before device<br>configuration <sup>(20)</sup> | GX channels | | | | (8) | | | | | | GT channels | | | | | | | | | Maximum peak-to-peak differential input voltage V <sub>ID</sub> (diff p-p) after device configuration (16), (20) | $V_{CCR\_GTB} = 1.05 \text{ V} $ $(V_{ICM} = 0.65 \text{ V})$ | _ | _ | 2.2 | _ | _ | 2.2 | V | | oomiguration ', ' / | GX channels | | | | (8) | | • | • | | Minimum differential | GT channels | 200 | _ | _ | 200 | | _ | mV | | eye opening at receiver serial input pins <sup>(4)</sup> , <sup>(20)</sup> | GX channels | | | | (8) | | | | Switching Characteristics Page 33 Table 28. Transceiver Specifications for Stratix V GT Devices (Part 4 of 5) $^{(1)}$ | Symbol/ | Conditions | | Transceive<br>peed Grade | | | Transceive<br>Deed Grade | | Unit | | | |--------------------------------------------------------------------|----------------------------------------------|--------|--------------------------|--------------------------------|--------|--------------------------|--------------------------------|------|--|--| | Description | | Min | Тур | Max | Min | Тур | Max | | | | | Data rate | GT channels | 19,600 | _ | 28,050 | 19,600 | _ | 25,780 | Mbps | | | | Differential on-chip | GT channels | _ | 100 | _ | | 100 | <u> </u> | Ω | | | | termination resistors | GX channels | | | • | (8) | | <u>'</u> | | | | | \/ | GT channels | _ | 500 | _ | _ | 500 | _ | mV | | | | V <sub>OCM</sub> (AC coupled) | GX channels | | | • | (8) | | <u>'</u> | | | | | Diag/Fall time | GT channels | _ | 15 | _ | _ | 15 | _ | ps | | | | Rise/Fall time | GX channels | | <u>I</u> | | (8) | | | | | | | Intra-differential pair<br>skew | GX channels | | | | (8) | | | | | | | Intra-transceiver block<br>transmitter channel-to-<br>channel skew | GX channels | | (8) | | | | | | | | | Inter-transceiver block<br>transmitter channel-to-<br>channel skew | GX channels | | | | (8) | | | | | | | CMU PLL | | | | | | | | | | | | Supported Data Range | _ | 600 | _ | 12500 | 600 | _ | 8500 | Mbps | | | | t <sub>pll_powerdown</sub> (13) | _ | 1 | _ | _ | 1 | _ | _ | μs | | | | t <sub>pll_lock</sub> (14) | _ | _ | _ | 10 | _ | _ | 10 | μs | | | | ATX PLL | | | | | | | | | | | | | VCO post-<br>divider L=2 | 8000 | _ | 12500 | 8000 | _ | 8500 | Mbps | | | | | L=4 | 4000 | _ | 6600 | 4000 | _ | 6600 | Mbps | | | | Supported Data Rate | L=8 | 2000 | _ | 3300 | 2000 | _ | 3300 | Mbps | | | | Range for GX Channels | L=8,<br>Local/Central<br>Clock Divider<br>=2 | 1000 | _ | 1762.5 | 1000 | _ | 1762.5 | Mbps | | | | Supported Data Rate<br>Range for GT Channels | VCO post-<br>divider L=2 | 9800 | _ | 14025 | 9800 | _ | 12890 | Mbps | | | | t <sub>pll_powerdown</sub> (13) | _ | 1 | _ | _ | 1 | _ | _ | μs | | | | t <sub>pll_lock</sub> (14) | _ | _ | _ | 10 | _ | _ | 10 | μs | | | | fPLL | | | • | | | | | | | | | Supported Data Range | _ | 600 | _ | 3250/<br>3.125 <sup>(23)</sup> | 600 | _ | 3250/<br>3.125 <sup>(23)</sup> | Mbps | | | | t <sub>pll_powerdown</sub> (13) | _ | 1 | _ | _ | 1 | _ | _ | μs | | | Page 36 Switching Characteristics Figure 4 shows the differential transmitter output waveform. Figure 4. Differential Transmitter/Receiver Output/Input Waveform Figure 5 shows the Stratix V AC gain curves for GT channels. Figure 5. AC Gain Curves for GT Channels Page 42 Switching Characteristics Table 32. Block Performance Specifications for Stratix V DSP Devices (Part 2 of 2) | | | Peformance | | | | | | | | | |-----------------------|------------------------|------------|---------|-----|------------------|-----|-----|------|--|--| | Mode | C1 | C2, C2L | 12, 12L | C3 | 13, 13L,<br>13YY | C4 | 14 | Unit | | | | | Modes using Three DSPs | | | | | | | | | | | One complex 18 x 25 | 425 | 425 | 415 | 340 | 340 | 275 | 265 | MHz | | | | Modes using Four DSPs | | | | | | | | | | | | One complex 27 x 27 | 465 | 465 | 465 | 380 | 380 | 300 | 290 | MHz | | | ## **Memory Block Specifications** Table 33 lists the Stratix V memory block specifications. Table 33. Memory Block Performance Specifications for Stratix V Devices (1), (2) (Part 1 of 2) | | | Resour | ces Used | | Performance | | | | | | | |--------|------------------------------------|--------|----------|------------|-------------|------------|-----|---------|---------------------|-----|------| | Memory | Mode | ALUTS | Memory | <b>C</b> 1 | C2,<br>C2L | <b>C</b> 3 | C4 | 12, I2L | 13,<br>13L,<br>13YY | 14 | Unit | | | Single port, all supported widths | 0 | 1 | 450 | 450 | 400 | 315 | 450 | 400 | 315 | MHz | | MLAB | Simple dual-port,<br>x32/x64 depth | 0 | 1 | 450 | 450 | 400 | 315 | 450 | 400 | 315 | MHz | | IVILAD | Simple dual-port, x16 depth (3) | 0 | 1 | 675 | 675 | 533 | 400 | 675 | 533 | 400 | MHz | | | ROM, all supported widths | 0 | 1 | 600 | 600 | 500 | 450 | 600 | 500 | 450 | MHz | Switching Characteristics Page 45 Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 2 of 4) | Combal | Conditions | | C1 | | C2, | C2L, I | 2, I2L | C3, | I3, I3I | ., I3YY | | C4,I4 | 4 | II.a.i.k | |-----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----|-----|------|-----|--------|--------|-----|---------|---------|-----|-------|------|----------| | Symbol | Conditions | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | Transmitter | | | | | | | | | | | | | | | | | SERDES factor J<br>= 3 to 10 (9), (11),<br>(12), (13), (14), (15),<br>(16) | (6) | _ | 1600 | (6) | _ | 1434 | (6) | _ | 1250 | (6) | _ | 1050 | Mbps | | True<br>Differential<br>I/O Standards | SERDES factor J ≥ 4 LVDS TX with DPA (12), (14), (15), (16) | (6) | _ | 1600 | (6) | _ | 1600 | (6) | _ | 1600 | (6) | | 1250 | Mbps | | - f <sub>HSDR</sub> (data<br>rate) | SERDES factor J<br>= 2,<br>uses DDR<br>Registers | (6) | _ | (7) | (6) | _ | (7) | (6) | _ | (7) | (6) | _ | (7) | Mbps | | | SERDES factor J<br>= 1,<br>uses SDR<br>Register | (6) | _ | (7) | (6) | _ | (7) | (6) | _ | (7) | (6) | _ | (7) | Mbps | | Emulated Differential I/O Standards with Three External Output Resistor Networks - f <sub>HSDR</sub> (data rate) (10) | SERDES factor J<br>= 4 to 10 (17) | (6) | _ | 1100 | (6) | _ | 1100 | (6) | _ | 840 | (6) | _ | 840 | Mbps | | t <sub>x Jitter</sub> - True<br>Differential | Total Jitter for<br>Data Rate<br>600 Mbps -<br>1.25 Gbps | _ | _ | 160 | _ | _ | 160 | _ | _ | 160 | _ | _ | 160 | ps | | I/O Standards | Total Jitter for<br>Data Rate<br>< 600 Mbps | _ | _ | 0.1 | _ | _ | 0.1 | _ | _ | 0.1 | _ | _ | 0.1 | UI | | t <sub>x Jitter</sub> -<br>Emulated<br>Differential<br>I/O Standards | Total Jitter for<br>Data Rate<br>600 Mbps - 1.25<br>Gbps | _ | _ | 300 | _ | _ | 300 | _ | _ | 300 | _ | _ | 325 | ps | | with Three<br>External<br>Output<br>Resistor<br>Network | Total Jitter for<br>Data Rate<br>< 600 Mbps | _ | _ | 0.2 | _ | _ | 0.2 | _ | _ | 0.2 | _ | _ | 0.25 | UI | Configuration Specification Page 57 #### FPP Configuration Timing when DCLK-to-DATA [] = 1 Figure 12 shows the timing waveform for FPP configuration when using a MAX II or MAX V device as an external host. This waveform shows timing when the DCLK-to-DATA[] ratio is 1. Figure 12. FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is 1 (1), (2) #### Notes to Figure 12: - (1) Use this timing waveform when the DCLK-to-DATA[] ratio is 1. - (2) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic-high levels. When nCONFIG is pulled low, a reconfiguration cycle begins. - (3) After power-up, the Stratix V device holds nSTATUS low for the time of the POR delay. - (4) After power-up, before and during configuration, CONF DONE is low. - (5) Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required. - (6) For FPP ×16, use DATA [15..0]. For FPP ×8, use DATA [7..0]. DATA [31..0] are available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings. - (7) To ensure a successful configuration, send the entire configuration data to the Stratix V device. CONF\_DONE is released high when the Stratix V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode. - (8) After the option bit to enable the <code>INIT\_DONE</code> pin is configured into the device, the <code>INIT\_DONE</code> goes low. Page 58 Configuration Specification Table 50 lists the timing parameters for Stratix V devices for FPP configuration when the DCLK-to-DATA[] ratio is 1. Table 50. FPP Timing Parameters for Stratix V Devices (1) | Symbol | Parameter | Minimum | Maximum | Units | |------------------------|---------------------------------------------------|------------------------------------------------------------|----------------------|-------| | t <sub>CF2CD</sub> | nCONFIG low to CONF_DONE low | _ | 600 | ns | | t <sub>CF2ST0</sub> | nconfig low to nstatus low | _ | 600 | ns | | t <sub>CFG</sub> | nCONFIG low pulse width | 2 | _ | μS | | t <sub>STATUS</sub> | nstatus low pulse width | 268 | 1,506 <sup>(2)</sup> | μ\$ | | t <sub>CF2ST1</sub> | nCONFIG high to nSTATUS high | _ | 1,506 <sup>(3)</sup> | μ\$ | | t <sub>CF2CK</sub> (6) | nCONFIG high to first rising edge on DCLK | 1,506 | _ | μ\$ | | t <sub>ST2CK</sub> (6) | nSTATUS high to first rising edge of DCLK | 2 | _ | μ\$ | | t <sub>DSU</sub> | DATA[] setup time before rising edge on DCLK | 5.5 | _ | ns | | t <sub>DH</sub> | DATA[] hold time after rising edge on DCLK | 0 | _ | ns | | t <sub>CH</sub> | DCLK high time | $0.45 \times 1/f_{MAX}$ | _ | S | | t <sub>CL</sub> | DCLK low time | $0.45 \times 1/f_{MAX}$ | _ | S | | t <sub>CLK</sub> | DCLK period | 1/f <sub>MAX</sub> | _ | S | | f | DCLK frequency (FPP ×8/×16) | _ | 125 | MHz | | f <sub>MAX</sub> | DCLK frequency (FPP ×32) | _ | 100 | MHz | | t <sub>CD2UM</sub> | CONF_DONE high to user mode (4) | 175 | 437 | μS | | + | GOVER DOVER high to GUVERN anabled | 4 × maximum | | | | t <sub>CD2CU</sub> | CONF_DONE high to CLKUSR enabled | DCLK period | _ | _ | | t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | t <sub>CD2CU</sub> + (8576 × CLKUSR period) <sup>(5)</sup> | _ | _ | #### Notes to Table 50: - (1) Use these timing parameters when the decompression and design security features are disabled. - (2) This value is applicable if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width. - (3) This value is applicable if you do not delay configuration by externally holding the nstatus low. - (4) The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device. - (5) To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the Initialization section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter. - (6) If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification. ### FPP Configuration Timing when DCLK-to-DATA [] > 1 Figure 13 shows the timing waveform for FPP configuration when using a MAX II device, MAX V device, or microprocessor as an external host. This waveform shows timing when the DCLK-to-DATA [] ratio is more than 1. Page 64 I/O Timing ## **Remote System Upgrades** Table 56 lists the timing parameter specifications for the remote system upgrade circuitry. **Table 56. Remote System Upgrade Circuitry Timing Specifications** | Parameter | Minimum | Maximum | Unit | |------------------------------|---------|---------|------| | t <sub>RU_nCONFIG</sub> (1) | 250 | _ | ns | | t <sub>RU_nRSTIMER</sub> (2) | 250 | _ | ns | #### Notes to Table 56: - (1) This is equivalent to strobing the reconfiguration input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the Remote System Upgrade State Machine section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter. - (2) This is equivalent to strobing the reset\_timer input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the User Watchdog Timer section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter. ### **User Watchdog Internal Circuitry Timing Specification** Table 57 lists the operating range of the 12.5-MHz internal oscillator. Table 57. 12.5-MHz Internal Oscillator Specifications | Minimum | Typical | Maximum | Units | |---------|---------|---------|-------| | 5.3 | 7.9 | 12.5 | MHz | ## I/O Timing Altera offers two ways to determine I/O timing—the Excel-based I/O Timing and the Quartus II Timing Analyzer. Excel-based I/O timing provides pin timing performance for each device density and speed grade. The data is typically used prior to designing the FPGA to get an estimate of the timing budget as part of the link timing analysis. The Quartus II Timing Analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after you complete place-and-route. You can download the Excel-based I/O Timing spreadsheet from the Stratix V Devices Documentation web page. ## **Programmable IOE Delay** Table 58 lists the Stratix V IOE programmable delay settings. Table 58. IOE Programmable Delay for Stratix V Devices (Part 1 of 2) | Doromotor | Avoilable | Min | Fast | Model | Slow Model | | | | | | | | |---------------|-----------------------|---------------|------------|------------|------------|-------|-------|-------|-------|-------------|-------|------| | Parameter (1) | Available<br>Settings | Offset<br>(2) | Industrial | Commercial | C1 | C2 | C3 | C4 | 12 | 13,<br>13YY | 14 | Unit | | D1 | 64 | 0 | 0.464 | 0.493 | 0.838 | 0.838 | 0.924 | 1.011 | 0.844 | 0.921 | 1.006 | ns | | D2 | 32 | 0 | 0.230 | 0.244 | 0.415 | 0.415 | 0.459 | 0.503 | 0.417 | 0.456 | 0.500 | ns | Glossary Page 65 Table 58. IOE Programmable Delay for Stratix V Devices (Part 2 of 2) | Parameter | Available | Min | Fast | Slow Model | | | | | | | | | |-----------|-----------|------------|------------|------------|-------|-------|-------|-------|-------|-------------|-------|------| | (1) | Settings | Offset (2) | Industrial | Commercial | C1 | C2 | C3 | C4 | 12 | 13,<br>13YY | 14 | Unit | | D3 | 8 | 0 | 1.587 | 1.699 | 2.793 | 2.793 | 2.992 | 3.192 | 2.811 | 3.047 | 3.257 | ns | | D4 | 64 | 0 | 0.464 | 0.492 | 0.838 | 0.838 | 0.924 | 1.011 | 0.843 | 0.920 | 1.006 | ns | | D5 | 64 | 0 | 0.464 | 0.493 | 0.838 | 0.838 | 0.924 | 1.011 | 0.844 | 0.921 | 1.006 | ns | | D6 | 32 | 0 | 0.229 | 0.244 | 0.415 | 0.415 | 0.458 | 0.503 | 0.418 | 0.456 | 0.499 | ns | #### Notes to Table 58: - (1) You can set this value in the Quartus II software by selecting D1, D2, D3, D5, and D6 in the Assignment Name column of Assignment Editor. - (2) Minimum offset does not include the intrinsic delay. ## **Programmable Output Buffer Delay** Table 59 lists the delay chain settings that control the rising and falling edge delays of the output buffer. The default delay is 0 ps. Table 59. Programmable Output Buffer Delay for Stratix V Devices (1) | Symbol | Parameter | Typical | Unit | |---------------------|----------------------------|-------------|------| | | | 0 (default) | ps | | D | Rising and/or falling edge | 25 | ps | | D <sub>OUTBUF</sub> | delay | 50 | ps | | | | 75 | ps | #### Note to Table 59: ## **Glossary** Table 60 lists the glossary for this chapter. Table 60. Glossary (Part 1 of 4) | Letter | Subject | Definitions | |--------|----------------------|---------------------------------------------------------------------------------------------------------------| | Α | | | | В | _ | _ | | С | | | | D | _ | _ | | E | _ | | | | f <sub>HSCLK</sub> | Left and right PLL input clock frequency. | | F | f <sub>HSDR</sub> | High-speed I/O block—Maximum and minimum <b>LVDS</b> data transfer rate (f <sub>HSDR</sub> = 1/TUI), non-DPA. | | | f <sub>HSDRDPA</sub> | High-speed I/O block—Maximum and minimum <b>LVDS</b> data transfer rate (f <sub>HSDRDPA</sub> = 1/TUI), DPA. | <sup>(1)</sup> You can set the programmable output buffer delay in the Quartus II software by setting the Output Buffer Delay Control assignment to either positive, negative, or both edges, with the specific values stated here (in ps) for the Output Buffer Delay assignment. Page 66 Glossary Table 60. Glossary (Part 2 of 4) | Letter | Subject | Definitions | |------------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | G | | | | Н | _ | _ | | 1 | | | | J | JTAG Timing<br>Specifications | High-speed I/O block—Deserialization factor (width of parallel data bus). JTAG Timing Specifications: TMS TDI TCK TJPSU TJ | | K<br>L<br>M<br>N | _ | | | P | PLL<br>Specifications | Diagram of PLL Specifications (1) Switchover CLKOUT Pins Four Core Clock Reconfigurable in User Mode External Feedback Note: (1) Core Clock can only be fed by dedicated clock input pins or PLL outputs. | | Q | _ | <u> </u> | | R | R <sub>L</sub> | Receiver differential input discrete resistor (external to the Stratix V device). | | | L | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | Document Revision History Page 69 # **Document Revision History** Table 61 lists the revision history for this chapter. Table 61. Document Revision History (Part 1 of 3) | Date | Version | Changes | |---------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | June 2018 | 3.9 | ■ Added the "Stratix V Device Overshoot Duration" figure. | | | | ■ Added a footnote to the "High-Speed I/O Specifications for Stratix V Devices" table. | | | | ■ Changed the minimum value for t <sub>CD2UMC</sub> in the "PS Timing Parameters for Stratix V Devices" table. | | | 3.8 | ■ Changed the condition for 100-Ω R <sub>D</sub> in the "OCT Without Calibration Resistance Tolerance Specifications for Stratix V Devices" table. | | April 2017 | | ■ Changed the minimum value for t <sub>CD2UMC</sub> in the "AS Timing Parameters for AS '1 and AS '4 Configurations in Stratix V Devices" table | | | | ■ Changed the minimum value for t <sub>CD2UMC</sub> in the "FPP Timing Parameters for Stratix V Devices When the DCLK-to-DATA[] Ratio is >1" table. | | | | ■ Changed the minimum value for t <sub>CD2UMC</sub> in the "FPP Timing Parameters for Stratix V Devices When the DCLK-to-DATA[] Ratio is >1" table. | | | | ■ Changed the minimum number of clock cycles value in the "Initialization Clock Source Option and the Maximum Frequency" table. | | June 2016 | 3.7 | ■ Added the V <sub>ID</sub> minimum specification for LVPECL in the "Differential I/O Standard Specifications for Stratix V Devices" table | | Julie 2010 | 3.7 | ■ Added the I <sub>OUT</sub> specification to the "Absolute Maximum Ratings for Stratix V Devices" table. | | December 2015 | 3.6 | ■ Added a footnote to the "High-Speed I/O Specifications for Stratix V Devices" table. | | December 2015 | 5 3.5 | ■ Changed the transmitter, receiver, and ATX PLL data rate specifications in the "Transceiver Specifications for Stratix V GX and GS Devices" table. | | December 2013 | | ■ Changed the configuration .rbf sizes in the "Uncompressed .rbf Sizes for Stratix V Devices" table. | | | | ■ Changed the data rate specification for transceiver speed grade 3 in the following tables: | | | | <ul><li>"Transceiver Specifications for Stratix V GX and GS Devices"</li></ul> | | | | ■ "Stratix V Standard PCS Approximate Maximum Date Rate" | | | | ■ "Stratix V 10G PCS Approximate Maximum Data Rate" | | July 2015 | 3.4 | ■ Changed the conditions for reference clock rise and fall time, and added a note to the "Transceiver Specifications for Stratix V GX and GS Devices" table. | | - | | ■ Added a note to the "Minimum differential eye opening at receiver serial input pins" specification in the "Transceiver Specifications for Stratix V GX and GS Devices" table. | | | | ■ Changed the t <sub>CO</sub> maximum value in the "AS Timing Parameters for AS '1 and AS '4 Configurations in Stratix V Devices" table. | | | | ■ Removed the CDR ppm tolerance specification from the "Transceiver Specifications for Stratix V GX and GS Devices" table. | Page 70 Document Revision History Table 61. Document Revision History (Part 2 of 3) | Date | Version | Changes | |---------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | ■ Added the I3YY speed grade and changed the data rates for the GX channel in Table 1. | | | | ■ Added the I3YY speed grade to the V <sub>CC</sub> description in Table 6. | | | | ■ Added the I3YY speed grade to V <sub>CCHIP_L</sub> , V <sub>CCHIP_R</sub> , V <sub>CCHSSI_L</sub> , and V <sub>CCHSSI_R</sub> descriptions in Table 7. | | | | ■ Added 240-Ω to Table 11. | | | | ■ Changed CDR PPM tolerance in Table 23. | | | | ■ Added additional max data rate for fPLL in Table 23. | | | | ■ Added the I3YY speed grade and changed the data rates for transceiver speed grade 3 in Table 25. | | | | ■ Added the I3YY speed grade and changed the data rates for transceiver speed grade 3 in Table 26. | | | | ■ Changed CDR PPM tolerance in Table 28. | | | | ■ Added additional max data rate for fPLL in Table 28. | | | | ■ Changed the mode descriptions for MLAB and M20K in Table 33. | | | | ■ Changed the Max value of f <sub>HSCLK_OUT</sub> for the C2, C2L, I2, I2L speed grades in Table 36. | | November 2014 | 3.3 | ■ Changed the frequency ranges for C1 and C2 in Table 39. | | | | ■ Changed the .rbf file sizes for 5SGSD6 and 5SGSD8 in Table 47. | | | | ■ Added note about nSTATUS to Table 50, Table 51, Table 54. | | | | ■ Changed the available settings in Table 58. | | | | ■ Changed the note in "Periphery Performance". | | | | ■ Updated the "I/O Standard Specifications" section. | | | | ■ Updated the "Raw Binary File Size" section. | | | | ■ Updated the receiver voltage input range in Table 22. | | | | ■ Updated the max frequency for the LVDS clock network in Table 36. | | | | ■ Updated the DCLK note to Figure 11. | | | | ■ Updated Table 23 VO <sub>CM</sub> (DC Coupled) condition. | | | | ■ Updated Table 6 and Table 7. | | | | ■ Added the DCLK specification to Table 55. | | | | ■ Updated the notes for Table 47. | | | | ■ Updated the list of parameters for Table 56. | | November 2013 | 3.2 | ■ Updated Table 28 | | November 2013 | 3.1 | ■ Updated Table 33 | | November 2013 | 3.0 | ■ Updated Table 23 and Table 28 | | October 2013 | 2.9 | ■ Updated the "Transceiver Characterization" section | | | | ■ Updated Table 3, Table 12, Table 14, Table 19, Table 20, Table 23, Table 24, Table 28, Table 30, Table 31, Table 32, Table 33, Table 36, Table 39, Table 40, Table 41, Table 42, Table 47, Table 53, Table 58, and Table 59 | | October 2013 | 2.8 | ■ Added Figure 1 and Figure 3 | | | | ■ Added the "Transceiver Characterization" section | | | | ■ Removed all "Preliminary" designations. |