Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 317000 | | Number of Logic Elements/Cells | 840000 | | Total RAM Bits | 53248000 | | Number of I/O | 696 | | Number of Gates | - | | Voltage - Supply | 0.87V ~ 0.93V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 1517-BBGA, FCBGA | | Supplier Device Package | 1517-HBGA (45x45) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/5sgxea9k2h40i2n | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Page 2 Electrical Characteristics Table 1. Stratix V GX and GS Commercial and Industrial Speed Grade Offering (1), (2), (3) (Part 2 of 2) | Transceiver Speed<br>Grade | Core Speed Grade | | | | | | | | | | | | |----------------------------|------------------|---------|-----|-----|---------|---------|--------------------|-----|--|--|--|--| | Grade | C1 | C2, C2L | C3 | C4 | 12, 12L | 13, 13L | I3YY | 14 | | | | | | 3<br>GX channel—8.5 Gbps | _ | Yes | Yes | Yes | _ | Yes | Yes <sup>(4)</sup> | Yes | | | | | ### Notes to Table 1: - (1) C = Commercial temperature grade; I = Industrial temperature grade. - (2) Lower number refers to faster speed grade. - (3) C2L, I2L, and I3L speed grades are for low-power devices. - (4) I3YY speed grades can achieve up to 10.3125 Gbps. Table 2 lists the industrial and commercial speed grades for the Stratix V GT devices. Table 2. Stratix V GT Commercial and Industrial Speed Grade Offering (1), (2) | Transacius Crad Crado | | Core Spe | ed Grade | | |----------------------------------------------------|-----|----------|----------|-----| | Transceiver Speed Grade | C1 | C2 | 12 | 13 | | 2<br>GX channel—12.5 Gbps<br>GT channel—28.05 Gbps | Yes | Yes | _ | _ | | 3<br>GX channel—12.5 Gbps<br>GT channel—25.78 Gbps | Yes | Yes | Yes | Yes | #### Notes to Table 2: - (1) C = Commercial temperature grade; I = Industrial temperature grade. - (2) Lower number refers to faster speed grade. ### **Absolute Maximum Ratings** Absolute maximum ratings define the maximum operating conditions for Stratix V devices. The values are based on experiments conducted with the devices and theoretical modeling of breakdown and damage mechanisms. The functional operation of the device is not implied for these conditions. Conditions other than those listed in Table 3 may cause permanent damage to the device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse effects on the device. Table 3. Absolute Maximum Ratings for Stratix V Devices (Part 1 of 2) | Symbol | Description | Minimum | Maximum | Unit | |---------------------|------------------------------------------------------------------------|---------|---------|------| | V <sub>CC</sub> | Power supply for core voltage and periphery circuitry | -0.5 | 1.35 | V | | V <sub>CCPT</sub> | Power supply for programmable power technology | -0.5 | 1.8 | V | | V <sub>CCPGM</sub> | Power supply for configuration pins | -0.5 | 3.9 | V | | V <sub>CC_AUX</sub> | Auxiliary supply for the programmable power technology | -0.5 | 3.4 | V | | V <sub>CCBAT</sub> | Battery back-up power supply for design security volatile key register | -0.5 | 3.9 | V | | V <sub>CCPD</sub> | I/O pre-driver power supply | -0.5 | 3.9 | V | | V <sub>CCIO</sub> | I/O power supply | -0.5 | 3.9 | V | Page 8 Electrical Characteristics Table 8 shows the transceiver power supply voltage requirements for various conditions. **Table 8. Transceiver Power Supply Voltage Requirements** | Conditions | Core Speed Grade | VCCR_GXB & VCCT_GXB (2) | VCCA_GXB | VCCH_GXB | Unit | |--------------------------------------------------------------------|-----------------------------------|-------------------------|----------|----------|------| | If BOTH of the following conditions are true: | | 4.05 | | | | | ■ Data rate > 10.3 Gbps. | All | 1.05 | | | | | ■ DFE is used. | | | | | | | If ANY of the following conditions are true <sup>(1)</sup> : | | | 3.0 | | | | ATX PLL is used. | | | | | | | ■ Data rate > 6.5Gbps. | All | 1.0 | | | | | ■ DFE (data rate ≤<br>10.3 Gbps), AEQ, or<br>EyeQ feature is used. | | | | 1.5 | V | | If ALL of the following | C1, C2, I2, and I3YY | 0.90 | 2.5 | | | | conditions are true: ATX PLL is not used. | | | | | | | ■ Data rate ≤ 6.5Gbps. | C2L, C3, C4, I2L, I3, I3L, and I4 | 0.85 | 2.5 | | | | DFE, AEQ, and EyeQ are<br>not used. | | | | | | ### Notes to Table 8: - (1) Choose this power supply voltage requirement option if you plan to upgrade your design later with any of the listed conditions. - (2) If the VCCR\_GXB and VCCT\_GXB supplies are set to 1.0 V or 1.05 V, they cannot be shared with the VCC core supply. If the VCCR\_GXB and VCCT\_GXB are set to either 0.90 V or 0.85 V, they can be shared with the VCC core supply. ### **DC Characteristics** This section lists the supply current, I/O pin leakage current, input pin capacitance, on-chip termination tolerance, and hot socketing specifications. ### **Supply Current** Supply current is the current drawn from the respective power rails used for power budgeting. Use the Excel-based Early Power Estimator (EPE) to get supply current estimates for your design because these currents vary greatly with the resources you use. For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*. Electrical Characteristics Page 13 ### **Internal Weak Pull-Up Resistor** Table 16 lists the weak pull-up resistor values for Stratix V devices. Table 16. Internal Weak Pull-Up Resistor for Stratix V Devices (1), (2) | Symbol | Description | V <sub>CC10</sub> Conditions<br>(V) <sup>(3)</sup> | Value <sup>(4)</sup> | Unit | |-----------------|-------------------------------------------------------------------------------|----------------------------------------------------|----------------------|------| | | | 3.0 ±5% | 25 | kΩ | | | | 2.5 ±5% | 25 | kΩ | | | Value of the I/O pin pull-up resistor before | 1.8 ±5% | 25 | kΩ | | R <sub>PU</sub> | and during configuration, as well as user mode if you enable the programmable | 1.5 ±5% | 25 | kΩ | | | pull-up resistor option. | 1.35 ±5% | 25 | kΩ | | | | 1.25 ±5% | 25 | kΩ | | | | 1.2 ±5% | 25 | kΩ | #### Notes to Table 16: - (1) All I/O pins have an option to enable the weak pull-up resistor except the configuration, test, and JTAG pins. - (2) The internal weak pull-down feature is only available for the JTAG TCK pin. The typical value for this internal weak pull-down resistor is approximately 25 k $\Omega$ . - (3) The pin pull-up resistance values may be lower if an external source drives the pin higher than $V_{\text{CCIO}}$ . - (4) These specifications are valid with a ±10% tolerance to cover changes over PVT. ### I/O Standard Specifications Table 17 through Table 22 list the input voltage ( $V_{IH}$ and $V_{IL}$ ), output voltage ( $V_{OH}$ and $V_{OL}$ ), and current drive characteristics ( $I_{OH}$ and $I_{OL}$ ) for various I/O standards supported by Stratix V devices. These tables also show the Stratix V device family I/O standard specifications. The $V_{OL}$ and $V_{OH}$ values are valid at the corresponding $I_{OH}$ and $I_{OL}$ , respectively. For an explanation of the terms used in Table 17 through Table 22, refer to "Glossary" on page 65. For tolerance calculations across all SSTL and HSTL I/O standards, refer to Altera knowledge base solution rd07262012\_486. Table 17. Single-Ended I/O Standards for Stratix V Devices | I/O | | V <sub>CCIO</sub> (V) | | VII | _(V) | V <sub>IH</sub> | (V) | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) | I <sub>OL</sub> | I <sub>OH</sub> | |----------|-------|-----------------------|-------|------|-----------------------------|-----------------------------|-------------------------|-----------------------------|-----------------------------|-----------------|-----------------| | Standard | Min | Тур | Max | Min | Max | Min | Max | Max | Min | (mĀ) | (mA) | | LVTTL | 2.85 | 3 | 3.15 | -0.3 | 0.8 | 1.7 | 3.6 | 0.4 | 2.4 | 2 | -2 | | LVCMOS | 2.85 | 3 | 3.15 | -0.3 | 0.8 | 1.7 | 3.6 | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | 2.5 V | 2.375 | 2.5 | 2.625 | -0.3 | 0.7 | 1.7 | 3.6 | 0.4 | 2 | 1 | -1 | | 1.8 V | 1.71 | 1.8 | 1.89 | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.45 | V <sub>CCIO</sub> –<br>0.45 | 2 | -2 | | 1.5 V | 1.425 | 1.5 | 1.575 | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.25 *<br>V <sub>CCIO</sub> | 0.75 *<br>V <sub>CCIO</sub> | 2 | -2 | | 1.2 V | 1.14 | 1.2 | 1.26 | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.25 *<br>V <sub>CCIO</sub> | 0.75 *<br>V <sub>CCIO</sub> | 2 | -2 | Page 14 Electrical Characteristics Table 18. Single-Ended SSTL, HSTL, and HSUL I/O Reference Voltage Specifications for Stratix V Devices | I/O Standard | | V <sub>CCIO</sub> (V) | | | V <sub>REF</sub> (V) | | | V <sub>TT</sub> (V) | | |-------------------------|-------|-----------------------|-------|-----------------------------|-------------------------|-----------------------------|-----------------------------|----------------------------|-----------------------------| | I/O Standard | Min | Тур | Max | Min | Тур | Max | Min | Тур | Мах | | SSTL-2<br>Class I, II | 2.375 | 2.5 | 2.625 | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | V <sub>REF</sub> – 0.04 | $V_{REF}$ | V <sub>REF</sub> + 0.04 | | SSTL-18<br>Class I, II | 1.71 | 1.8 | 1.89 | 0.833 | 0.9 | 0.969 | V <sub>REF</sub> – 0.04 | V <sub>REF</sub> | V <sub>REF</sub> + 0.04 | | SSTL-15<br>Class I, II | 1.425 | 1.5 | 1.575 | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | 0.49 *<br>V <sub>CCIO</sub> | 0.5 *<br>VCCIO | 0.51 *<br>V <sub>CCIO</sub> | | SSTL-135<br>Class I, II | 1.283 | 1.35 | 1.418 | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | 0.49 *<br>V <sub>CCIO</sub> | 0.5 *<br>V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | | SSTL-125<br>Class I, II | 1.19 | 1.25 | 1.26 | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | 0.49 *<br>V <sub>CCIO</sub> | 0.5 *<br>VCCIO | 0.51 *<br>V <sub>CCIO</sub> | | SSTL-12<br>Class I, II | 1.14 | 1.20 | 1.26 | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | 0.49 *<br>V <sub>CCIO</sub> | 0.5 *<br>VCCIO | 0.51 *<br>V <sub>CCIO</sub> | | HSTL-18<br>Class I, II | 1.71 | 1.8 | 1.89 | 0.85 | 0.9 | 0.95 | _ | V <sub>CCIO</sub> /2 | _ | | HSTL-15<br>Class I, II | 1.425 | 1.5 | 1.575 | 0.68 | 0.75 | 0.9 | _ | V <sub>CCIO</sub> /2 | _ | | HSTL-12<br>Class I, II | 1.14 | 1.2 | 1.26 | 0.47 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.53 *<br>V <sub>CCIO</sub> | _ | V <sub>CCIO</sub> /2 | _ | | HSUL-12 | 1.14 | 1.2 | 1.3 | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | _ | _ | _ | Table 19. Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications for Stratix V Devices (Part 1 of 2) | I/O Standard | V <sub>IL(D(</sub> | <sub>C)</sub> (V) | V <sub>IH(D</sub> | <sub>C)</sub> (V) | V <sub>IL(AC)</sub> (V) | V <sub>IH(AC)</sub> (V) | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) | I (mA) | I <sub>oh</sub> | |-------------------------|--------------------|--------------------------|--------------------------|-------------------------|----------------------------|--------------------------|----------------------------|----------------------------|----------------------|-----------------| | i/U Stanuaru | Min | Max | Min | Max | Max | Min | Max | Min | I <sub>ol</sub> (mA) | (mA) | | SSTL-2<br>Class I | -0.3 | V <sub>REF</sub> – 0.15 | V <sub>REF</sub> + 0.15 | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> –<br>0.31 | V <sub>REF</sub> + 0.31 | V <sub>TT</sub> –<br>0.608 | V <sub>TT</sub> + 0.608 | 8.1 | -8.1 | | SSTL-2<br>Class II | -0.3 | V <sub>REF</sub> – 0.15 | V <sub>REF</sub> + 0.15 | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> – 0.31 | V <sub>REF</sub> + 0.31 | V <sub>TT</sub> – 0.81 | V <sub>TT</sub> + 0.81 | 16.2 | -16.2 | | SSTL-18<br>Class I | -0.3 | V <sub>REF</sub> – 0.125 | V <sub>REF</sub> + 0.125 | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> – 0.25 | V <sub>REF</sub> + 0.25 | V <sub>TT</sub> – 0.603 | V <sub>TT</sub> + 0.603 | 6.7 | -6.7 | | SSTL-18<br>Class II | -0.3 | V <sub>REF</sub> – 0.125 | V <sub>REF</sub> + 0.125 | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> –<br>0.25 | V <sub>REF</sub> + 0.25 | 0.28 | V <sub>CCIO</sub> - 0.28 | 13.4 | -13.4 | | SSTL-15<br>Class I | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> – 0.175 | V <sub>REF</sub> + 0.175 | 0.2 *<br>V <sub>CCIO</sub> | 0.8 *<br>V <sub>CCIO</sub> | 8 | -8 | | SSTL-15<br>Class II | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> – 0.175 | V <sub>REF</sub> + 0.175 | 0.2 *<br>V <sub>CCIO</sub> | 0.8 *<br>V <sub>CCIO</sub> | 16 | -16 | | SSTL-135<br>Class I, II | _ | V <sub>REF</sub> – 0.09 | V <sub>REF</sub> + 0.09 | _ | V <sub>REF</sub> –<br>0.16 | V <sub>REF</sub> + 0.16 | 0.2 *<br>V <sub>CCIO</sub> | 0.8 *<br>V <sub>CCIO</sub> | _ | _ | | SSTL-125<br>Class I, II | _ | V <sub>REF</sub> – 0.85 | V <sub>REF</sub> + 0.85 | _ | V <sub>REF</sub> –<br>0.15 | V <sub>REF</sub> + 0.15 | 0.2 *<br>V <sub>CCIO</sub> | 0.8 *<br>V <sub>CCIO</sub> | _ | _ | | SSTL-12<br>Class I, II | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> –<br>0.15 | V <sub>REF</sub> + 0.15 | 0.2 *<br>V <sub>CCIO</sub> | 0.8 *<br>V <sub>CCIO</sub> | _ | _ | Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 4 of 7) | Symbol/ | Conditions | Tra | nsceive<br>Grade | r Speed<br>1 | Trai | nsceive<br>Grade | r Speed<br>2 | Trai | nsceive<br>Grade | r Speed<br>3 | Unit | |-----------------------------------------------|-----------------------------------------------------------------------------|-----|------------------|--------------|------|------------------|--------------|------|------------------|--------------|------| | Description | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | | 85– $\Omega$ setting | _ | 85 ± 30% | _ | _ | 85 ± 30% | _ | _ | 85 ± 30% | _ | Ω | | Differential on- | 100–Ω<br>setting | _ | 100<br>±<br>30% | | _ | 100<br>±<br>30% | _ | _ | 100<br>±<br>30% | _ | Ω | | chip termination<br>resistors <sup>(21)</sup> | 120–Ω<br>setting | _ | 120<br>±<br>30% | _ | _ | 120<br>±<br>30% | _ | _ | 120<br>±<br>30% | _ | Ω | | | 150-Ω<br>setting | _ | 150<br>±<br>30% | _ | _ | 150<br>±<br>30% | _ | _ | 150<br>±<br>30% | _ | Ω | | | V <sub>CCR_GXB</sub> = 0.85 V or 0.9 V full bandwidth | _ | 600 | _ | _ | 600 | _ | _ | 600 | _ | mV | | V <sub>ICM</sub><br>(AC and DC | V <sub>CCR_GXB</sub> = 0.85 V or 0.9 V half bandwidth | _ | 600 | _ | _ | 600 | _ | _ | 600 | _ | mV | | coupled) | $V_{CCR\_GXB} = \\ 1.0 \text{ V/1.05 V} \\ \text{full} \\ \text{bandwidth}$ | _ | 700 | _ | _ | 700 | _ | _ | 700 | _ | mV | | | V <sub>CCR_GXB</sub> = 1.0 V half bandwidth | _ | 750 | _ | _ | 750 | _ | _ | 750 | _ | mV | | t <sub>LTR</sub> (11) | _ | _ | _ | 10 | _ | _ | 10 | _ | _ | 10 | μs | | t <sub>LTD</sub> (12) | _ | 4 | _ | | 4 | | | 4 | | | μs | | t <sub>LTD_manual</sub> (13) | _ | 4 | _ | | 4 | | | 4 | | | μs | | t <sub>LTR_LTD_manual</sub> (14) | | 15 | | | 15 | | _ | 15 | _ | | μs | | Run Length | | _ | _ | 200 | _ | | 200 | _ | - | 200 | UI | | Programmable equalization (AC Gain) (10) | Full<br>bandwidth<br>(6.25 GHz)<br>Half<br>bandwidth<br>(3.125 GHz) | _ | _ | 16 | _ | _ | 16 | _ | _ | 16 | dB | Page 22 Switching Characteristics Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 5 of 7) | Symbol/ | Conditions | Tra | nsceive<br>Grade | r Speed<br>1 | Trai | nsceive<br>Grade | r Speed<br>2 | Trai | nsceive<br>Grade | r Speed<br>3 | Unit | |-----------------------------------------------------------------------|---------------------------------------------------|-----|------------------|--------------|------|------------------|--------------|------|------------------|--------------------------|------| | Description | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | | DC Gain<br>Setting = 0 | _ | 0 | _ | _ | 0 | _ | _ | 0 | _ | dB | | | DC Gain<br>Setting = 1 | _ | 2 | _ | _ | 2 | _ | _ | 2 | _ | dB | | Programmable<br>DC gain | DC Gain<br>Setting = 2 | | 4 | _ | _ | 4 | | _ | 4 | _ | dB | | | DC Gain<br>Setting = 3 | | 6 | | _ | 6 | _ | _ | 6 | _ | dB | | | DC Gain<br>Setting = 4 | _ | 8 | | _ | 8 | | _ | 8 | _ | dB | | Transmitter | | | | | | | | | | | | | Supported I/O<br>Standards | _ | | | | - | 1.4-V ar | nd 1.5-V PC | ML | | | | | Data rate<br>(Standard PCS) | _ | 600 | _ | 12200 | 600 | | 12200 | 600 | _ | 8500/<br>10312.5<br>(24) | Mbps | | Data rate<br>(10G PCS) | _ | 600 | _ | 14100 | 600 | _ | 12500 | 600 | _ | 8500/<br>10312.5<br>(24) | Mbps | | | 85-Ω<br>setting | _ | 85 ± 20% | _ | _ | 85 ± 20% | _ | _ | 85 ± 20% | _ | Ω | | Differential on- | 100-Ω<br>setting | | 100<br>±<br>20% | _ | _ | 100<br>±<br>20% | | _ | 100<br>±<br>20% | _ | Ω | | chip termination resistors | 120-Ω<br>setting | _ | 120<br>±<br>20% | _ | _ | 120<br>±<br>20% | _ | _ | 120<br>±<br>20% | _ | Ω | | | 150-Ω<br>setting | _ | 150<br>±<br>20% | _ | _ | 150<br>±<br>20% | _ | _ | 150<br>±<br>20% | _ | Ω | | V <sub>OCM</sub> (AC coupled) | 0.65-V<br>setting | _ | 650 | _ | _ | 650 | _ | _ | 650 | _ | mV | | V <sub>OCM</sub> (DC coupled) | _ | _ | 650 | _ | _ | 650 | _ | _ | 650 | _ | mV | | Rise time (7) | 20% to 80% | 30 | _ | 160 | 30 | _ | 160 | 30 | | 160 | ps | | Fall time <sup>(7)</sup> | 80% to 20% | 30 | _ | 160 | 30 | | 160 | 30 | _ | 160 | ps | | Intra-differential<br>pair skew | Tx V <sub>CM</sub> = 0.5 V and slew rate of 15 ps | _ | _ | 15 | _ | _ | 15 | _ | _ | 15 | ps | | Intra-transceiver<br>block transmitter<br>channel-to-<br>channel skew | x6 PMA<br>bonded mode | _ | _ | 120 | _ | _ | 120 | _ | _ | 120 | ps | Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 6 of 7) | Symbol/ | Conditions | Trai | nsceive<br>Grade | r Speed<br>e 1 | Trar | sceive<br>Grade | r Speed<br>2 | Tran | sceive<br>Grade | er Speed<br>e 3 | Unit | |-----------------------------------------------------------------------|----------------------------------------------|------|------------------|-------------------------------|------|-----------------|-------------------------------|------|-----------------|-------------------------------|------| | Description | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | Inter-transceiver<br>block transmitter<br>channel-to-<br>channel skew | xN PMA<br>bonded mode | ı | ı | 500 | _ | ı | 500 | _ | _ | 500 | ps | | CMU PLL | | | | | | | | | | | | | Supported Data<br>Range | _ | 600 | _ | 12500 | 600 | _ | 12500 | 600 | _ | 8500/<br>10312.5<br>(24) | Mbps | | t <sub>pll_powerdown</sub> (15) | _ | 1 | _ | _ | 1 | _ | _ | 1 | _ | _ | μs | | t <sub>pll_lock</sub> (16) | _ | _ | _ | 10 | _ | _ | 10 | _ | _ | 10 | μs | | ATX PLL | | | | | | | | | | | | | | VCO<br>post-divider<br>L=2 | 8000 | | 14100 | 8000 | | 12500 | 8000 | _ | 8500/<br>10312.5<br>(24) | Mbps | | Currented Date | L=4 | 4000 | _ | 7050 | 4000 | _ | 6600 | 4000 | _ | 6600 | Mbps | | Supported Data<br>Rate Range | L=8 | 2000 | _ | 3525 | 2000 | _ | 3300 | 2000 | _ | 3300 | Mbps | | S | L=8,<br>Local/Central<br>Clock Divider<br>=2 | 1000 | _ | 1762.5 | 1000 | _ | 1762.5 | 1000 | _ | 1762.5 | Mbps | | t <sub>pll_powerdown</sub> (15) | _ | 1 | _ | _ | 1 | _ | _ | 1 | _ | _ | μs | | t <sub>pll_lock</sub> (16) | _ | | _ | 10 | _ | _ | 10 | _ | _ | 10 | μs | | fPLL | | | | | | | | | | | | | Supported Data<br>Range | _ | 600 | _ | 3250/<br>3125 <sup>(25)</sup> | 600 | _ | 3250/<br>3125 <sup>(25)</sup> | 600 | _ | 3250/<br>3125 <sup>(25)</sup> | Mbps | | t <sub>pll_powerdown</sub> (15) | _ | 1 | _ | | 1 | _ | | 1 | | | μs | Page 28 Switching Characteristics Table 27 shows the $\ensuremath{V_{OD}}$ settings for the GX channel. Table 27. Typical V $_{\text{OD}}$ Setting for GX Channel, TX Termination = 100 $\Omega$ $^{(2)}$ | Symbol | V <sub>OD</sub> Setting | V <sub>op</sub> Value<br>(mV) | V <sub>op</sub> Setting | V <sub>op</sub> Value<br>(mV) | |---------------------------------------|-------------------------|-------------------------------|-------------------------|-------------------------------| | | 0 (1) | 0 | 32 | 640 | | | 1 (1) | 20 | 33 | 660 | | | 2 (1) | 40 | 34 | 680 | | | 3 (1) | 60 | 35 | 700 | | | 4 (1) | 80 | 36 | 720 | | | 5 <sup>(1)</sup> | 100 | 37 | 740 | | | 6 | 120 | 38 | 760 | | | 7 | 140 | 39 | 780 | | | 8 | 160 | 40 | 800 | | | 9 | 180 | 41 | 820 | | | 10 | 200 | 42 | 840 | | | 11 | 220 | 43 | 860 | | | 12 | 240 | 44 | 880 | | | 13 | 260 | 45 | 900 | | | 14 | 280 | 46 | 920 | | <b>V</b> op differential peak to peak | 15 | 300 | 47 | 940 | | typical <sup>(3)</sup> | 16 | 320 | 48 | 960 | | | 17 | 340 | 49 | 980 | | | 18 | 360 | 50 | 1000 | | | 19 | 380 | 51 | 1020 | | | 20 | 400 | 52 | 1040 | | | 21 | 420 | 53 | 1060 | | | 22 | 440 | 54 | 1080 | | | 23 | 460 | 55 | 1100 | | | 24 | 480 | 56 | 1120 | | | 25 | 500 | 57 | 1140 | | | 26 | 520 | 58 | 1160 | | | 27 | 540 | 59 | 1180 | | | 28 | 560 | 60 | 1200 | | | 29 | 580 | 61 | 1220 | | | 30 | 600 | 62 | 1240 | | | 31 | 620 | 63 | 1260 | ### Note to Table 27: - (1) If TX termination resistance = $100\Omega$ , this VOD setting is illegal. - (2) The tolerance is +/-20% for all VOD settings except for settings 2 and below. - (3) Refer to Figure 2. Page 30 Switching Characteristics Table 28. Transceiver Specifications for Stratix V GT Devices (Part 1 of 5) $^{(1)}$ | Symbol/ | Conditions | 5 | Transceive<br>Speed Grade | | | Transceive<br>peed Grade | | Unit | | |----------------------------------------------------------------|--------------------------------------------------------|-----------|---------------------------|--------------|------------------------|--------------------------|--------------|------------|--| | Description | | Min | Тур | Max | Min | Тур | Max | | | | Reference Clock | • | • | • | • | • | • | • | | | | Supported I/O<br>Standards | Dedicated<br>reference<br>clock pin | 1.2-V PCN | /IL, 1.4-V PC | ML, 1.5-V P | CML, 2.5-V<br>and HCSL | PCML, Diffe | rential LVPE | ECL, LVDS, | | | Standards | RX reference clock pin | | 1.4-V PCML | ., 1.5-V PCN | IL, 2.5-V PC | ML, LVPEC | L, and LVDS | <b>;</b> | | | Input Reference Clock<br>Frequency (CMU<br>PLL) <sup>(6)</sup> | _ | 40 | _ | 710 | 40 | _ | 710 | MHz | | | Input Reference Clock<br>Frequency (ATX PLL) (6) | _ | 100 | _ | 710 | 100 | _ | 710 | MHz | | | Rise time | 20% to 80% | _ | _ | 400 | _ | _ | 400 | | | | Fall time | 80% to 20% | _ | _ | 400 | _ | <u> </u> | 400 | ps | | | Duty cycle | _ | 45 | _ | 55 | 45 | _ | 55 | % | | | Spread-spectrum<br>modulating clock<br>frequency | PCI Express<br>(PCIe) | 30 | _ | 33 | 30 | _ | 33 | kHz | | | Spread-spectrum<br>downspread | PCle | _ | 0 to -0.5 | _ | _ | 0 to -0.5 | _ | % | | | On-chip termination resistors (19) | _ | _ | 100 | _ | _ | 100 | _ | Ω | | | Absolute V <sub>MAX</sub> (3) | Dedicated<br>reference<br>clock pin | _ | _ | 1.6 | _ | _ | 1.6 | V | | | | RX reference<br>clock pin | _ | _ | 1.2 | _ | _ | 1.2 | | | | Absolute V <sub>MIN</sub> | _ | -0.4 | _ | _ | -0.4 | _ | _ | V | | | Peak-to-peak<br>differential input<br>voltage | _ | 200 | _ | 1600 | 200 | _ | 1600 | mV | | | V <sub>ICM</sub> (AC coupled) | Dedicated<br>reference<br>clock pin | | 1050/1000 | 2) | | 1050/1000 | 2) | mV | | | | RX reference clock pin | 1 | .0/0.9/0.85 | (22) | 1.0/0.9/0.85 (22) | | | V | | | V <sub>ICM</sub> (DC coupled) | HCSL I/O<br>standard for<br>PCIe<br>reference<br>clock | 250 | _ | 550 | 250 | _ | 550 | mV | | Table 28. Transceiver Specifications for Stratix V GT Devices (Part 4 of 5) $^{(1)}$ | Symbol/ | Conditions | | Transceive<br>peed Grade | | | Transceive<br>Deed Grade | | Unit | |--------------------------------------------------------------------|----------------------------------------------|--------|--------------------------|--------------------------------|--------|--------------------------|--------------------------------|------| | Description | | Min | Тур | Max | Min | Тур | Max | | | Data rate | GT channels | 19,600 | _ | 28,050 | 19,600 | _ | 25,780 | Mbps | | Differential on-chip | GT channels | _ | 100 | _ | | 100 | <u> </u> | Ω | | termination resistors | GX channels | | | • | (8) | | <u>'</u> | | | \/ | GT channels | _ | 500 | _ | _ | 500 | _ | mV | | V <sub>OCM</sub> (AC coupled) | GX channels | | | • | (8) | | <u>'</u> | | | Diag/Fall time | GT channels | _ | 15 | _ | _ | 15 | _ | ps | | Rise/Fall time | GX channels | | <u>I</u> | | (8) | | | | | Intra-differential pair<br>skew | GX channels | | | | (8) | | | | | Intra-transceiver block<br>transmitter channel-to-<br>channel skew | GX channels | | | | (8) | | | | | Inter-transceiver block<br>transmitter channel-to-<br>channel skew | GX channels | (8) | | | | | | | | CMU PLL | | | | | | | | | | Supported Data Range | _ | 600 | _ | 12500 | 600 | _ | 8500 | Mbps | | t <sub>pll_powerdown</sub> (13) | _ | 1 | _ | _ | 1 | _ | _ | μs | | t <sub>pll_lock</sub> (14) | _ | _ | _ | 10 | _ | _ | 10 | μs | | ATX PLL | | | | | | | | | | | VCO post-<br>divider L=2 | 8000 | _ | 12500 | 8000 | _ | 8500 | Mbps | | | L=4 | 4000 | _ | 6600 | 4000 | _ | 6600 | Mbps | | Supported Data Rate | L=8 | 2000 | _ | 3300 | 2000 | _ | 3300 | Mbps | | Range for GX Channels | L=8,<br>Local/Central<br>Clock Divider<br>=2 | 1000 | _ | 1762.5 | 1000 | _ | 1762.5 | Mbps | | Supported Data Rate<br>Range for GT Channels | VCO post-<br>divider L=2 | 9800 | _ | 14025 | 9800 | _ | 12890 | Mbps | | t <sub>pll_powerdown</sub> (13) | _ | 1 | _ | _ | 1 | _ | _ | μs | | t <sub>pll_lock</sub> (14) | _ | _ | _ | 10 | _ | _ | 10 | μs | | fPLL | | | • | | | | | | | Supported Data Range | _ | 600 | _ | 3250/<br>3.125 <sup>(23)</sup> | 600 | _ | 3250/<br>3.125 <sup>(23)</sup> | Mbps | | t <sub>pll_powerdown</sub> (13) | _ | 1 | _ | _ | 1 | _ | _ | μs | Page 34 Switching Characteristics Table 28. Transceiver Specifications for Stratix V GT Devices (Part 5 of 5) (1) | Symbol/<br>Description | | | Transceivei<br>peed Grade | | T<br>Sp | Unit | | | |----------------------------|---|-----|---------------------------|-----|---------|------|-----|----| | Description | | Min | Тур | Max | Min | Тур | Max | | | t <sub>pll_lock</sub> (14) | _ | _ | _ | 10 | _ | _ | 10 | μs | #### Notes to Table 28: - (1) Speed grades shown refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the *Stratix V Device Overview*. - (2) The reference clock common mode voltage is equal to the VCCR\_GXB power supply level. - (3) The device cannot tolerate prolonged operation at this absolute maximum. - (4) The differential eye opening specification at the receiver input pins assumes that receiver equalization is disabled. If you enable receiver equalization, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level. - (5) Refer to Figure 5 for the GT channel AC gain curves. The total effective AC gain is the AC gain minus the DC gain. - (6) Refer to Figure 6 for the GT channel DC gain curves. - (7) CFP2 optical modules require the host interface to have the receiver data pins differentially terminated with 100 Ω. The internal OCT feature is available after the Stratix V FPGA configuration is completed. Altera recommends that FPGA configuration is completed before inserting the optical module. Otherwise, minimize unnecessary removal and insertion with unconfigured devices. - (8) Specifications for this parameter are the same as for Stratix V GX and GS devices. See Table 23 for specifications. - (9) t<sub>LTB</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset. - (10) tLTD is time required for the receiver CDR to start recovering valid data after the rx is lockedtodata signal goes high. - (11) t<sub>LTD\_manual</sub> is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode. - (12) t<sub>LTR\_LTD\_manual</sub> is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode. - (13) tpll powerdown is the PLL powerdown minimum pulse width. - (14) tpll lock is the time required for the transmitter CMU/ATX PLL to lock to the input reference clock frequency after coming out of reset. - (15) To calculate the REFCLK rms phase jitter requirement for PCle at reference clock frequencies other than 100 MHz, use the following formula: REFCLK rms phase jitter at f(MHz) = REFCLK rms phase jitter at 100 MHz × 100/f. - (16) The maximum peak to peak differential input voltage V<sub>ID</sub> after device configuration is equal to 4 × (absolute V<sub>MAX</sub> for receiver pin V<sub>ICM</sub>). - (17) For ES devices, RREF is 2000 $\Omega$ ±1%. - (18) To calculate the REFCLK phase noise requirement at frequencies other than 622 MHz, use the following formula: REFCLK phase noise at f(MHz) = REFCLK phase noise at 622 MHz + 20\*log(f/622). - (19) SFP/+ optical modules require the host interface to have RD+/- differentially terminated with 100 Ω. The internal OCT feature is available after the Stratix V FPGA configuration is completed. Altera recommends that FPGA configuration is completed before inserting the optical module. Otherwise, minimize unnecessary removal and insertion with unconfigured devices. - (20) Refer to Figure 4. - (21) For oversampling design to support data rates less than the minimum specification, the CDR needs to be in LTR mode only. - (22) This supply follows VCCR\_GXB for both GX and GT channels. - (23) When you use fPLL as a TXPLL of the transceiver. Table 29 shows the $\ensuremath{V_{\text{OD}}}$ settings for the GT channel. Table 29. Typical $\text{V}_{\text{0D}}$ Setting for GT Channel, TX Termination = 100 $\Omega$ | Symbol | V <sub>OD</sub> Setting | V <sub>op</sub> Value (mV) | |-------------------------------------------------------------------------|-------------------------|----------------------------| | | 0 | 0 | | | 1 | 200 | | <b>V</b> <sub>op</sub> differential peak to peak typical <sup>(1)</sup> | 2 | 400 | | 400 miletelitial hear to hear thical (1) | 3 | 600 | | | 4 | 800 | | | 5 | 1000 | ### Note: (1) Refer to Figure 4. Page 38 Switching Characteristics - XFI - ASI - HiGig/HiGig+ - HiGig2/HiGig2+ - Serial Data Converter (SDC) - GPON - SDI - SONET - Fibre Channel (FC) - PCIe - QPI - SFF-8431 Download the Stratix V Characterization Report Tool to view the characterization report summary for these protocols. ## **Core Performance Specifications** This section describes the clock tree, phase-locked loop (PLL), digital signal processing (DSP), memory blocks, configuration, and JTAG specifications. ## **Clock Tree Specifications** Table 30 lists the clock tree specifications for Stratix V devices. Table 30. Clock Tree Performance for Stratix V Devices (1) | | Performance | | | | | | | | |------------------------------|--------------------------|--------------------------|--------|------|--|--|--|--| | Symbol | C1, C2, C2L, I2, and I2L | C3, I3, I3L, and<br>I3YY | C4, I4 | Unit | | | | | | Global and<br>Regional Clock | 717 | 650 | 580 | MHz | | | | | | Periphery Clock | 550 | 500 | 500 | MHz | | | | | ### Note to Table 30: (1) The Stratix V ES devices are limited to 600 MHz core clock tree performance. Page 44 Switching Characteristics ## **Periphery Performance** This section describes periphery performance, including high-speed I/O and external memory interface. I/O performance supports several system interfaces, such as the **LVDS** high-speed I/O interface, external memory interface, and the **PCI/PCI-X** bus interface. General-purpose I/O standards such as 3.3-, 2.5-, 1.8-, and 1.5-**LVTTL/LVCMOS** are capable of a typical 167 MHz and 1.2-**LVCMOS** at 100 MHz interfacing frequency with a 10 pF load. The actual achievable frequency depends on design- and system-specific factors. Ensure proper timing closure in your design and perform HSPICE/IBIS simulations based on your specific design and system setup to determine the maximum achievable frequency in your system. ### **High-Speed I/O Specification** Table 36 lists high-speed I/O timing for Stratix V devices. Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 1 of 4) | _ | | | | | | | | | | | | | | | |--------------------------------------------------------------------------------------------------------|---------------------------------------|-----|-----|-----|--------|--------|-------------------|-----|-----|------------|-----|------|------------|-------| | Symbol | Conditions | C1 | | C2, | C2L, I | 2, I2L | C3, I3, I3L, I3YY | | | C4,I | 4 | Unit | | | | Syllibul | Conuntions | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Ullit | | f <sub>HSCLK_in</sub> (input<br>clock<br>frequency)<br>True<br>Differential<br>I/O Standards | Clock boost factor<br>W = 1 to 40 (4) | 5 | | 800 | 5 | _ | 800 | 5 | | 625 | 5 | | 525 | MHz | | f <sub>HSCLK_in</sub> (input<br>clock<br>frequency)<br>Single Ended<br>I/O<br>Standards <sup>(3)</sup> | Clock boost factor<br>W = 1 to 40 (4) | 5 | | 800 | 5 | _ | 800 | 5 | | 625 | 5 | | 525 | MHz | | f <sub>HSCLK_in</sub> (input<br>clock<br>frequency)<br>Single Ended<br>I/O Standards | Clock boost factor<br>W = 1 to 40 (4) | 5 | | 520 | 5 | _ | 520 | 5 | | 420 | 5 | | 420 | MHz | | f <sub>HSCLK_OUT</sub><br>(output clock<br>frequency) | _ | 5 | | 800 | 5 | _ | 800 | 5 | | 625<br>(5) | 5 | | 525<br>(5) | MHz | Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 4 of 4) | Cumbal | Conditions | C1 | | C2, C2L, I2, I2L | | C3, I3, I3L, I3YY | | C4,I4 | | | Unit | | | | |-------------------------------|--------------------------------------------------|-----|-----|------------------|-----|-------------------|-----------|-------|-----|-----------|------|-----|-----------|----------| | Symbol | Conuntions | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Ullit | | | SERDES factor J<br>= 3 to 10 | (6) | _ | (8) | (6) | | (8) | (6) | | (8) | (6) | _ | (8) | Mbps | | f <sub>HSDR</sub> (data rate) | SERDES factor J<br>= 2,<br>uses DDR<br>Registers | (6) | | (7) | (6) | | (7) | (6) | | (7) | (6) | | (7) | Mbps | | | SERDES factor J<br>= 1,<br>uses SDR<br>Register | (6) | _ | (7) | (6) | _ | (7) | (6) | _ | (7) | (6) | _ | (7) | Mbps | | DPA Mode | | | | | | | | | | | | | | | | DPA run<br>length | _ | _ | _ | 1000<br>0 | _ | | 1000<br>0 | _ | | 1000<br>0 | _ | _ | 1000<br>0 | UI | | Soft CDR mode | • | | | | | | | | | | | | | | | Soft-CDR<br>PPM<br>tolerance | _ | _ | _ | 300 | _ | _ | 300 | _ | _ | 300 | _ | _ | 300 | ±<br>PPM | | Non DPA Mode | | | | | | | | | | | | | | | | Sampling<br>Window | _ | _ | _ | 300 | _ | | 300 | _ | | 300 | _ | _ | 300 | ps | ### Notes to Table 36: - (1) When J = 3 to 10, use the serializer/deserializer (SERDES) block. - (2) When J = 1 or 2, bypass the SERDES block. - (3) This only applies to DPA and soft-CDR modes. - (4) Clock Boost Factor (W) is the ratio between the input data rate to the input clock rate. - (5) This is achieved by using the **LVDS** clock network. - (6) The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate. - (7) The maximum ideal frequency is the SERDES factor (J) x the PLL maximum output frequency (fOUT) provided you can close the design timing and the signal integrity simulation is clean. - (8) You can estimate the achievable maximum data rate for non-DPA mode by performing link timing closure analysis. You must consider the board skew margin, transmitter delay margin, and receiver sampling margin to determine the maximum data rate supported. - (9) If the receiver with DPA enabled and transmitter are using shared PLLs, the minimum data rate is 150 Mbps. - (10) You must calculate the leftover timing margin in the receiver by performing link timing closure analysis. You must consider the board skew margin, transmitter channel-to-channel skew, and receiver sampling margin to determine leftover timing margin. - (11) The F<sub>MAX</sub> specification is based on the fast clock used for serial data. The interface F<sub>MAX</sub> is also dependent on the parallel clock domain which is design-dependent and requires timing analysis. - (12) Stratix V RX LVDS will need DPA. For Stratix V TX LVDS, the receiver side component must have DPA. - (13) Stratix V LVDS serialization and de-serialization factor needs to be x4 and above. - (14) Requires package skew compensation with PCB trace length. - (15) Do not mix single-ended I/O buffer within LVDS I/O bank. - (16) Chip-to-chip communication only with a maximum load of 5 pF. - (17) When using True LVDS RX channels for emulated LVDS TX channel, only serialization factors 1 and 2 are supported. Page 48 Switching Characteristics Figure 7 shows the dynamic phase alignment (DPA) lock time specifications with the DPA PLL calibration option enabled. Figure 7. DPA Lock Time Specification with DPA PLL Calibration Enabled Table 37 lists the DPA lock time specifications for Stratix V devices. Table 37. DPA Lock Time Specifications for Stratix V GX Devices Only (1), (2), (3) | Standard | Training Pattern | Number of Data<br>Transitions in One<br>Repetition of the<br>Training Pattern | Number of<br>Repetitions per 256<br>Data Transitions <sup>(4)</sup> | Maximum | |--------------------|----------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------| | SPI-4 | 00000000001111111111 | 2 | 128 | 640 data transitions | | Parallel Rapid I/O | 00001111 | 2 | 128 | 640 data transitions | | Faranei napiu 1/0 | 10010000 | 4 | 64 | 640 data transitions | | Miscellaneous | 10101010 | 8 | 32 | 640 data transitions | | IVIISCEIIAITEOUS | 01010101 | 8 | 32 | 640 data transitions | ### Notes to Table 37: - (1) The DPA lock time is for one channel. - (2) One data transition is defined as a 0-to-1 or 1-to-0 transition. - (3) The DPA lock time stated in this table applies to both commercial and industrial grade. - (4) This is the number of repetitions for the stated training pattern to achieve the 256 data transitions. Figure 8 shows the **LVDS** soft-clock data recovery (CDR)/DPA sinusoidal jitter tolerance specification for a data rate $\geq$ 1.25 Gbps. Table 38 lists the **LVDS** soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate $\geq$ 1.25 Gbps. Figure 8. LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification for a Data Rate $\geq$ 1.25 Gbps LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification 25 8.5 0.35 0.1 F1 F2 F3 F4 Jitter Frequency (Hz) Table 38. LVDS Soft-CDR/DPA Sinusoidal Jitter Mask Values for a Data Rate $\geq$ 1.25 Gbps | Jitter F | Jitter Frequency (Hz) | | | | |----------|-----------------------|--------|--|--| | F1 | 10,000 | 25.000 | | | | F2 | 17,565 | 25.000 | | | | F3 | 1,493,000 | 0.350 | | | | F4 | 50,000,000 | 0.350 | | | Figure 9 shows the **LVDS** soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate < 1.25 Gbps. Figure 9. LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification for a Data Rate < 1.25 Gbps ## DLL Range, DQS Logic Block, and Memory Output Clock Jitter Specifications Table 39 lists the DLL range specification for Stratix V devices. The DLL is always in 8-tap mode in Stratix V devices. Table 39. DLL Range Specifications for Stratix V Devices (1) | C1 | C2, C2L, I2, I2L | C3, I3, I3L, I3YY | C4,I4 | Unit | |---------|------------------|-------------------|---------|------| | 300-933 | 300-933 | 300-890 | 300-890 | MHz | ### Note to Table 39: (1) Stratix V devices support memory interface frequencies lower than 300 MHz, although the reference clock that feeds the DLL must be at least 300 MHz. To support interfaces below 300 MHz, multiply the reference clock feeding the DLL to ensure the frequency is within the supported range of the DLL. Table 40 lists the DQS phase offset delay per stage for Stratix V devices. Table 40. DQS Phase Offset Delay Per Setting for Stratix V Devices (1), (2) (Part 1 of 2) | Speed Grade | Min | Max | Unit | |------------------|-----|-----|------| | C1 | 8 | 14 | ps | | C2, C2L, I2, I2L | 8 | 14 | ps | | C3,I3, I3L, I3YY | 8 | 15 | ps | Page 52 Configuration Specification ## **Duty Cycle Distortion (DCD) Specifications** Table 44 lists the worst-case DCD for Stratix V devices. Table 44. Worst-Case DCD on Stratix V I/O Pins (1) | Symbol | C1 | | C2, C2L, I2, I2L | | C3, I3, I3L,<br>I3YY | | C4,14 | | Unit | |-------------------|-----|-----|------------------|-----|----------------------|-----|-------|-----|------| | | Min | Max | Min | Max | Min | Max | Min | Max | | | Output Duty Cycle | 45 | 55 | 45 | 55 | 45 | 55 | 45 | 55 | % | ### Note to Table 44: ## **Configuration Specification** ## **POR Delay Specification** Power-on reset (POR) delay is defined as the delay between the time when all the power supplies monitored by the POR circuitry reach the minimum recommended operating voltage to the time when the nSTATUS is released high and your device is ready to begin configuration. For more information about the POR delay, refer to the *Hot Socketing and Power-On Reset in Stratix V Devices* chapter. Table 45 lists the fast and standard POR delay specification. Table 45. Fast and Standard POR Delay Specification (1) | POR Delay | Minimum | Maximum | | | |-----------|---------|---------|--|--| | Fast | 4 ms | 12 ms | | | | Standard | 100 ms | 300 ms | | | ### Note to Table 45: ## **JTAG Configuration Specifications** Table 46 lists the JTAG timing parameters and values for Stratix V devices. Table 46. JTAG Timing Parameters and Values for Stratix V Devices | Symbol | Description | Min | Max | Unit | |-------------------------|--------------------------|-----|-----|------| | t <sub>JCP</sub> | TCK clock period (2) | 30 | _ | ns | | t <sub>JCP</sub> | TCK clock period (2) | 167 | _ | ns | | t <sub>JCH</sub> | TCK clock high time (2) | 14 | _ | ns | | t <sub>JCL</sub> | TCK clock low time (2) | 14 | _ | ns | | t <sub>JPSU (TDI)</sub> | TDI JTAG port setup time | 2 | _ | ns | | t <sub>JPSU (TMS)</sub> | TMS JTAG port setup time | 3 | _ | ns | <sup>(1)</sup> The DCD numbers do not cover the core clock network. <sup>(1)</sup> You can select the POR delay based on the MSEL settings as described in the MSEL Pin Settings section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter. Page 58 Configuration Specification Table 50 lists the timing parameters for Stratix V devices for FPP configuration when the DCLK-to-DATA[] ratio is 1. Table 50. FPP Timing Parameters for Stratix V Devices (1) | Symbol | Parameter | Minimum | Maximum | Units | |------------------------|---------------------------------------------------|------------------------------------------------------------|----------------------|-------| | t <sub>CF2CD</sub> | nCONFIG low to CONF_DONE low | _ | 600 | ns | | t <sub>CF2ST0</sub> | nconfig low to nstatus low | _ | 600 | ns | | t <sub>CFG</sub> | nCONFIG low pulse width | 2 | _ | μS | | t <sub>STATUS</sub> | nstatus low pulse width | 268 | 1,506 <sup>(2)</sup> | μ\$ | | t <sub>CF2ST1</sub> | nCONFIG high to nSTATUS high | _ | 1,506 <sup>(3)</sup> | μ\$ | | t <sub>CF2CK</sub> (6) | nCONFIG high to first rising edge on DCLK | 1,506 | _ | μ\$ | | t <sub>ST2CK</sub> (6) | nSTATUS high to first rising edge of DCLK | 2 | _ | μ\$ | | t <sub>DSU</sub> | DATA[] setup time before rising edge on DCLK | 5.5 | _ | ns | | t <sub>DH</sub> | DATA[] hold time after rising edge on DCLK | 0 | _ | ns | | t <sub>CH</sub> | DCLK high time | $0.45 \times 1/f_{MAX}$ | _ | S | | t <sub>CL</sub> | DCLK low time | $0.45 \times 1/f_{MAX}$ | _ | S | | t <sub>CLK</sub> | DCLK period | 1/f <sub>MAX</sub> | _ | S | | f | DCLK frequency (FPP ×8/×16) | _ | 125 | MHz | | f <sub>MAX</sub> | DCLK frequency (FPP ×32) | _ | 100 | MHz | | t <sub>CD2UM</sub> | CONF_DONE high to user mode (4) | 175 | 437 | μS | | t <sub>CD2CU</sub> | CONF_DONE high to CLKUSR enabled | 4 × maximum | | | | | | DCLK period | _ | _ | | t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | t <sub>CD2CU</sub> + (8576 × CLKUSR period) <sup>(5)</sup> | _ | _ | ### Notes to Table 50: - (1) Use these timing parameters when the decompression and design security features are disabled. - (2) This value is applicable if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width. - (3) This value is applicable if you do not delay configuration by externally holding the nstatus low. - (4) The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device. - (5) To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the Initialization section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter. - (6) If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification. ## FPP Configuration Timing when DCLK-to-DATA [] > 1 Figure 13 shows the timing waveform for FPP configuration when using a MAX II device, MAX V device, or microprocessor as an external host. This waveform shows timing when the DCLK-to-DATA [] ratio is more than 1. Configuration Specification Page 59 Figure 13. FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is >1 (1), (2) ### Notes to Figure 13: - (1) Use this timing waveform and parameters when the DCLK-to-DATA [] ratio is >1. To find out the DCLK-to-DATA [] ratio for your system, refer to Table 49 on page 55. - (2) The beginning of this waveform shows the device in user mode. In user mode, nconfig, nstatus, and conf\_done are at logic high levels. When nconfig is pulled low, a reconfiguration cycle begins. - (3) After power-up, the Stratix V device holds nSTATUS low for the time as specified by the POR delay. - (4) After power-up, before and during configuration, CONF DONE is low. - (5) Do not leave DCLK floating after configuration. You can drive it high or low, whichever is more convenient. - (6) "r" denotes the DCLK-to-DATA[] ratio. For the DCLK-to-DATA[] ratio based on the decompression and the design security feature enable settings, refer to Table 49 on page 55. - (7) If needed, pause DCLK by holding it low. When DCLK restarts, the external host must provide data on the DATA [31..0] pins prior to sending the first DCLK rising edge. - (8) To ensure a successful configuration, send the entire configuration data to the Stratix V device. CONF\_DONE is released high after the Stratix V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode. - (9) After the option bit to enable the INIT DONE pin is configured into the device, the INIT DONE goes low.