Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ## **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 317000 | | Number of Logic Elements/Cells | 840000 | | Total RAM Bits | 53248000 | | Number of I/O | 696 | | Number of Gates | - | | Voltage - Supply | 0.87V ~ 0.93V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 1517-BBGA, FCBGA | | Supplier Device Package | 1517-HBGA (45x45) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/5sgxea9k3h40c2n | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Page 8 Electrical Characteristics Table 8 shows the transceiver power supply voltage requirements for various conditions. **Table 8. Transceiver Power Supply Voltage Requirements** | Conditions | Core Speed Grade | VCCR_GXB & VCCT_GXB (2) | VCCA_GXB | VCCH_GXB | Unit | |--------------------------------------------------------------------|-----------------------------------|-------------------------|----------|----------|------| | If BOTH of the following conditions are true: | | 4.05 | | | | | ■ Data rate > 10.3 Gbps. | All | 1.05 | | | | | ■ DFE is used. | | | | | | | If ANY of the following conditions are true (1): | | | 3.0 | | | | ATX PLL is used. | | | | | | | ■ Data rate > 6.5Gbps. | All | 1.0 | | | | | ■ DFE (data rate ≤<br>10.3 Gbps), AEQ, or<br>EyeQ feature is used. | | | | 1.5 | V | | If ALL of the following | C1, C2, I2, and I3YY | 0.90 | 2.5 | | | | conditions are true: ATX PLL is not used. | | | | | | | ■ Data rate ≤ 6.5Gbps. | C2L, C3, C4, I2L, I3, I3L, and I4 | 0.85 | 2.5 | | | | ■ DFE, AEQ, and EyeQ are not used. | | | | | | ### Notes to Table 8: - (1) Choose this power supply voltage requirement option if you plan to upgrade your design later with any of the listed conditions. - (2) If the VCCR\_GXB and VCCT\_GXB supplies are set to 1.0 V or 1.05 V, they cannot be shared with the VCC core supply. If the VCCR\_GXB and VCCT\_GXB are set to either 0.90 V or 0.85 V, they can be shared with the VCC core supply. ### **DC Characteristics** This section lists the supply current, I/O pin leakage current, input pin capacitance, on-chip termination tolerance, and hot socketing specifications. ### **Supply Current** Supply current is the current drawn from the respective power rails used for power budgeting. Use the Excel-based Early Power Estimator (EPE) to get supply current estimates for your design because these currents vary greatly with the resources you use. For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*. Page 10 Electrical Characteristics Table 11. OCT Calibration Accuracy Specifications for Stratix V Devices (1) (Part 2 of 2) | | | | | Calibratio | n Accuracy | | | |--------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|------------|------------|----------------|------------|------| | Symbol | Description | Conditions | C1 | C2,I2 | C3,I3,<br>I3YY | C4,I4 | Unit | | 50-Ω R <sub>S</sub> | Internal series termination with calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15 | ±15 | ±15 | ±15 | % | | $34\text{-}\Omega$ and $40\text{-}\Omega$ $R_S$ | Internal series termination with calibration (34- $\Omega$ and 40- $\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35,<br>1.25, 1.2 V | ±15 | ±15 | ±15 | ±15 | % | | $48$ - $\Omega$ , $60$ - $\Omega$ , $80$ - $\Omega$ , and $240$ - $\Omega$ R <sub>S</sub> | Internal series termination with calibration (48- $\Omega$ , 60- $\Omega$ , 80- $\Omega$ , and 240- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 V | ±15 | ±15 | ±15 | ±15 | % | | 50-Ω R <sub>T</sub> | Internal parallel termination with calibration (50-Ω setting) | V <sub>CCIO</sub> = 2.5, 1.8,<br>1.5, 1.2 V | -10 to +40 | -10 to +40 | -10 to +40 | -10 to +40 | % | | $\begin{array}{c} 20\text{-}\Omega,30\text{-}\Omega,\\ 40\text{-}\Omega,60\text{-}\Omega,\\ \text{and}\\ 120\text{-}\OmegaR_T \end{array}$ | Internal parallel termination with calibration (20- $\Omega$ , 30- $\Omega$ , 40- $\Omega$ , 60- $\Omega$ , and 120- $\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35,<br>1.25 V | -10 to +40 | -10 to +40 | -10 to +40 | -10 to +40 | % | | 60- $\Omega$ and 120- $\Omega$ R <sub>T</sub> | Internal parallel termination with calibration (60- $\Omega$ and 120- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 | -10 to +40 | -10 to +40 | -10 to +40 | -10 to +40 | % | | $\begin{array}{c} \textbf{25-}\Omega \\ \textbf{R}_{S\_left\_shift} \end{array}$ | Internal left shift series termination with calibration (25- $\Omega$ R <sub>S_left_shift</sub> setting) | V <sub>CCIO</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15 | ±15 | ±15 | ±15 | % | ### Note to Table 11: Table 12 lists the Stratix V OCT without calibration resistance tolerance to PVT changes. Table 12. OCT Without Calibration Resistance Tolerance Specifications for Stratix V Devices (Part 1 of 2) | | | | Re | esistance | Tolerance | ! | | |-----------------------------|------------------------------------------------------------------------|-----------------------------------|------------|-----------|-----------------|--------|------| | Symbol | Description | Conditions | <b>C</b> 1 | C2,I2 | C3, I3,<br>I3YY | C4, I4 | Unit | | 25-Ω R, 50-Ω R <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CC10</sub> = 3.0 and 2.5 V | ±30 | ±30 | ±40 | ±40 | % | | 25-Ω R <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CC10</sub> = 1.8 and 1.5 V | ±30 | ±30 | ±40 | ±40 | % | | 25-Ω R <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 V | ±35 | ±35 | ±50 | ±50 | % | <sup>(1)</sup> OCT calibration accuracy is valid at the time of calibration only. Electrical Characteristics Page 15 Table 19. Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications for Stratix V Devices (Part 2 of 2) | I/O Standard | V <sub>IL(D(</sub> | ; <sub>)</sub> (V) | V <sub>IH(D</sub> | <sub>C)</sub> (V) | V <sub>IL(AC)</sub> (V) | V <sub>IH(AC)</sub> (V) | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) | I <sub>ol</sub> (mA) | l <sub>oh</sub> | |---------------------|--------------------|---------------------------|-------------------------|--------------------------|----------------------------|-------------------------|----------------------------|----------------------------|------------------------|-----------------| | i/O Stanuaru | Min | Max | Min | Max | Max | Min | Max | Min | I <sub>OI</sub> (IIIA) | (mA) | | HSTL-18<br>Class I | _ | V <sub>REF</sub> –<br>0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 0.4 | V <sub>CCIO</sub> – 0.4 | 8 | -8 | | HSTL-18<br>Class II | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 0.4 | V <sub>CCIO</sub> – 0.4 | 16 | -16 | | HSTL-15<br>Class I | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 0.4 | V <sub>CCIO</sub> – 0.4 | 8 | -8 | | HSTL-15<br>Class II | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 0.4 | V <sub>CCIO</sub> – 0.4 | 16 | -16 | | HSTL-12<br>Class I | -0.15 | V <sub>REF</sub> – 0.08 | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> – 0.15 | V <sub>REF</sub> + 0.15 | 0.25*<br>V <sub>CCIO</sub> | 0.75*<br>V <sub>CCIO</sub> | 8 | -8 | | HSTL-12<br>Class II | -0.15 | V <sub>REF</sub> – 0.08 | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> –<br>0.15 | V <sub>REF</sub> + 0.15 | 0.25*<br>V <sub>CCIO</sub> | 0.75*<br>V <sub>CCIO</sub> | 16 | -16 | | HSUL-12 | _ | V <sub>REF</sub> – 0.13 | V <sub>REF</sub> + 0.13 | _ | V <sub>REF</sub> – 0.22 | V <sub>REF</sub> + 0.22 | 0.1*<br>V <sub>CCIO</sub> | 0.9*<br>V <sub>CCIO</sub> | _ | | Table 20. Differential SSTL I/O Standards for Stratix V Devices | I/O Standard | | V <sub>CCIO</sub> (V) | | V <sub>SWIN</sub> | V <sub>SWING(DC)</sub> (V) | | V <sub>X(AC)</sub> (V) | | V <sub>SWING(</sub> | <sub>AC)</sub> (V) | |-------------------------|-------|-----------------------|-------|-------------------|----------------------------|------------------------------|------------------------|------------------------------|--------------------------------------------|-----------------------------------------------| | I/O Standard | Min | Тур | Max | Min | Max | Min | Тур | Max | Min | Max | | SSTL-2 Class<br>I, II | 2.375 | 2.5 | 2.625 | 0.3 | V <sub>CCIO</sub> + 0.6 | V <sub>CCIO</sub> /2 – 0.2 | _ | V <sub>CCIO</sub> /2 + 0.2 | 0.62 | V <sub>CCIO</sub> + 0.6 | | SSTL-18 Class<br>I, II | 1.71 | 1.8 | 1.89 | 0.25 | V <sub>CCIO</sub> + 0.6 | V <sub>CCIO</sub> /2 – 0.175 | _ | V <sub>CCIO</sub> /2 + 0.175 | 0.5 | V <sub>CCIO</sub> + 0.6 | | SSTL-15 Class<br>I, II | 1.425 | 1.5 | 1.575 | 0.2 | (1) | V <sub>CCIO</sub> /2 – 0.15 | _ | V <sub>CCIO</sub> /2 + 0.15 | 0.35 | _ | | SSTL-135<br>Class I, II | 1.283 | 1.35 | 1.45 | 0.2 | (1) | V <sub>CCIO</sub> /2 – 0.15 | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> /2 + 0.15 | 2(V <sub>IH(AC)</sub> - V <sub>REF</sub> ) | 2(V <sub>IL(AC)</sub><br>- V <sub>REF</sub> ) | | SSTL-125<br>Class I, II | 1.19 | 1.25 | 1.31 | 0.18 | (1) | V <sub>CCIO</sub> /2 – 0.15 | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> /2 + 0.15 | 2(V <sub>IH(AC)</sub> - V <sub>REF</sub> ) | _ | | SSTL-12<br>Class I, II | 1.14 | 1.2 | 1.26 | 0.18 | _ | V <sub>REF</sub><br>-0.15 | V <sub>CCIO</sub> /2 | V <sub>REF</sub> + 0.15 | -0.30 | 0.30 | ### Note to Table 20: Table 21. Differential HSTL and HSUL I/O Standards for Stratix V Devices (Part 1 of 2) | I/O | | V <sub>CCIO</sub> (V) | | V <sub>DIF(</sub> | <sub>DC)</sub> (V) | | V <sub>X(AC)</sub> (V) | | $V_{CM(DC)}(V)$ | | | V <sub>DIF(AC)</sub> (V) | | |------------------------|-------|-----------------------|-------|-------------------|--------------------|------|------------------------|------|-----------------|-----|------|--------------------------|-----| | Standard | Min | Тур | Max | Min | Max | Min | Тур | Max | Min | Тур | Max | Min | Max | | HSTL-18<br>Class I, II | 1.71 | 1.8 | 1.89 | 0.2 | _ | 0.78 | _ | 1.12 | 0.78 | _ | 1.12 | 0.4 | _ | | HSTL-15<br>Class I, II | 1.425 | 1.5 | 1.575 | 0.2 | | 0.68 | _ | 0.9 | 0.68 | | 0.9 | 0.4 | _ | <sup>(1)</sup> The maximum value for $V_{SWING(DC)}$ is not defined. However, each single-ended signal needs to be within the respective single-ended limits $(V_{IH(DC)})$ and $V_{IL(DC)})$ . Page 20 Switching Characteristics Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 3 of 7) | Symbol/ | Conditions | Trai | nsceive<br>Grade | r Speed<br>1 | Trai | sceive<br>Grade | r Speed<br>2 | Trar | sceive<br>Grade | er Speed<br>e 3 | Unit | |------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|------|------------------|--------------|----------|-----------------|--------------|---------|-----------------|--------------------------|------| | Description | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | Reconfiguration<br>clock<br>(mgmt_clk_clk)<br>frequency | _ | 100 | _ | 125 | 100 | _ | 125 | 100 | _ | 125 | MHz | | Receiver | | | | | | | | | | | | | Supported I/O<br>Standards | _ | | | 1.4-V PCMI | _, 1.5-V | PCML, | 2.5-V PCM | L, LVPE | CL, and | d LVDS | | | Data rate<br>(Standard PCS) | _ | 600 | _ | 12200 | 600 | | 12200 | 600 | _ | 8500/<br>10312.5<br>(24) | Mbps | | Data rate<br>(10G PCS) (9), (23) | _ | 600 | _ | 14100 | 600 | _ | 12500 | 600 | _ | 8500/<br>10312.5<br>(24) | Mbps | | Absolute V <sub>MAX</sub> for a receiver pin <sup>(5)</sup> | _ | _ | _ | 1.2 | _ | _ | 1.2 | _ | _ | 1.2 | V | | Absolute V <sub>MIN</sub> for a receiver pin | _ | -0.4 | _ | _ | -0.4 | _ | _ | -0.4 | _ | _ | V | | Maximum peak-<br>to-peak<br>differential input<br>voltage V <sub>ID</sub> (diff p-<br>p) before device<br>configuration (22) | _ | _ | _ | 1.6 | _ | _ | 1.6 | _ | _ | 1.6 | V | | Maximum peak-<br>to-peak | $V_{CCR\_GXB} = 1.0 \text{ V}/1.05 \text{ V} $ $(V_{ICM} = 0.70 \text{ V})$ | _ | _ | 2.0 | _ | _ | 2.0 | _ | _ | 2.0 | V | | differential input<br>voltage V <sub>ID</sub> (diff p-<br>p) after device<br>configuration (18) | $V_{\text{CCR\_GXB}} = 0.90 \text{ V}$ $(V_{\text{ICM}} = 0.6 \text{ V})$ | | | 2.4 | _ | | 2.4 | _ | _ | 2.4 | V | | configuration <sup>(18)</sup> ,<br><sup>(22)</sup> | $V_{CCR\_GXB} = 0.85 \text{ V}$ $(V_{ICM} = 0.6 \text{ V})$ | _ | _ | 2.4 | _ | _ | 2.4 | _ | _ | 2.4 | V | | Minimum differential eye opening at receiver serial input pins (6), (22), (27) | _ | 85 | _ | _ | 85 | _ | _ | 85 | _ | _ | mV | Page 22 Switching Characteristics Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 5 of 7) | Symbol/ | Conditions | Tra | nsceive<br>Grade | r Speed<br>1 | Trai | nsceive<br>Grade | r Speed<br>2 | Trai | nsceive<br>Grade | r Speed<br>3 | Unit | |-----------------------------------------------------------------------|---------------------------------------------------|-----|------------------|--------------|------|------------------|--------------|------|------------------|--------------------------|------| | Description | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | | DC Gain<br>Setting = 0 | _ | 0 | _ | _ | 0 | _ | _ | 0 | _ | dB | | | DC Gain<br>Setting = 1 | _ | 2 | _ | _ | 2 | _ | _ | 2 | _ | dB | | Programmable<br>DC gain | DC Gain<br>Setting = 2 | | 4 | _ | _ | 4 | | _ | 4 | _ | dB | | | DC Gain<br>Setting = 3 | | 6 | | _ | 6 | _ | _ | 6 | _ | dB | | | DC Gain<br>Setting = 4 | _ | 8 | | _ | 8 | | _ | 8 | _ | dB | | Transmitter | | | | | | | | | | | | | Supported I/O<br>Standards | _ | | | | - | 1.4-V ar | nd 1.5-V PC | ML | | | | | Data rate<br>(Standard PCS) | _ | 600 | _ | 12200 | 600 | | 12200 | 600 | _ | 8500/<br>10312.5<br>(24) | Mbps | | Data rate<br>(10G PCS) | _ | 600 | _ | 14100 | 600 | _ | 12500 | 600 | _ | 8500/<br>10312.5<br>(24) | Mbps | | | 85-Ω<br>setting | _ | 85 ± 20% | _ | _ | 85 ± 20% | _ | _ | 85 ± 20% | _ | Ω | | Differential on- | 100-Ω<br>setting | | 100<br>±<br>20% | _ | _ | 100<br>±<br>20% | | _ | 100<br>±<br>20% | _ | Ω | | chip termination resistors | 120-Ω<br>setting | _ | 120<br>±<br>20% | _ | _ | 120<br>±<br>20% | _ | _ | 120<br>±<br>20% | _ | Ω | | | 150-Ω<br>setting | _ | 150<br>±<br>20% | _ | _ | 150<br>±<br>20% | _ | _ | 150<br>±<br>20% | _ | Ω | | V <sub>OCM</sub> (AC coupled) | 0.65-V<br>setting | _ | 650 | _ | _ | 650 | _ | _ | 650 | _ | mV | | V <sub>OCM</sub> (DC coupled) | _ | _ | 650 | _ | _ | 650 | _ | _ | 650 | _ | mV | | Rise time (7) | 20% to 80% | 30 | _ | 160 | 30 | _ | 160 | 30 | | 160 | ps | | Fall time <sup>(7)</sup> | 80% to 20% | 30 | _ | 160 | 30 | | 160 | 30 | _ | 160 | ps | | Intra-differential<br>pair skew | Tx V <sub>CM</sub> = 0.5 V and slew rate of 15 ps | _ | _ | 15 | _ | _ | 15 | _ | _ | 15 | ps | | Intra-transceiver<br>block transmitter<br>channel-to-<br>channel skew | x6 PMA<br>bonded mode | _ | _ | 120 | _ | _ | 120 | _ | _ | 120 | ps | Switching Characteristics Page 25 Table 24 shows the maximum transmitter data rate for the clock network. Table 24. Clock Network Maximum Data Rate Transmitter Specifications (1) | | | ATX PLL | | | CMU PLL (2) | ) | | fPLL | | |-----------------------------------|----------------------------------|--------------------------|------------------------------------------------------|----------------------------------|--------------------------|-------------------------|----------------------------------|--------------------------|-------------------------| | Clock Network | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span | | x1 <sup>(3)</sup> | 14.1 | _ | 6 | 12.5 | _ | 6 | 3.125 | _ | 3 | | x6 <sup>(3)</sup> | _ | 14.1 | 6 | _ | 12.5 | 6 | _ | 3.125 | 6 | | x6 PLL<br>Feedback <sup>(4)</sup> | _ | 14.1 | Side-<br>wide | _ | 12.5 | Side-<br>wide | _ | _ | _ | | xN (PCIe) | _ | 8.0 | 8 | _ | 5.0 | 8 | _ | _ | _ | | xN (Native PHY IP) | 8.0<br>PHY IP) | 8.0 | Up to 13<br>channels<br>above<br>and<br>below<br>PLL | 7.99 | 7.99 | Up to 13 channels above | 3.125 | 3.125 | Up to 13 channels above | | AN (NAUVE FITTIF) | П | 8.01 to<br>9.8304 | Up to 7<br>channels<br>above<br>and<br>below<br>PLL | · 7.55 | 7.88 | and<br>below<br>PLL | 3.123 | 3.123 | and<br>below<br>PLL | ### Notes to Table 24: <sup>(1)</sup> Valid data rates below the maximum specified in this table depend on the reference clock frequency and the PLL counter settings. Check the MegaWizard message during the PHY IP instantiation. <sup>(2)</sup> ATX PLL is recommended at 8 Gbps and above data rates for improved jitter performance. <sup>(3)</sup> Channel span is within a transceiver bank. <sup>(4)</sup> Side-wide channel bonding is allowed up to the maximum supported by the PHY IP. Page 26 Switching Characteristics Table 25 shows the approximate maximum data rate using the standard PCS. Table 25. Stratix V Standard PCS Approximate Maximum Date Rate (1), (3) | Mada (2) | Transceiver | PMA Width | 20 | 20 | 16 | 16 | 10 | 10 | 8 | 8 | |---------------------|-------------|------------------------------------------|---------|---------|---------|---------|-----|-----|------|------| | Mode <sup>(2)</sup> | Speed Grade | PCS/Core Width | 40 | 20 | 32 | 16 | 20 | 10 | 16 | 8 | | | 1 | C1, C2, C2L, I2, I2L<br>core speed grade | 12.2 | 11.4 | 9.76 | 9.12 | 6.5 | 5.8 | 5.2 | 4.72 | | | 2 | C1, C2, C2L, I2, I2L core speed grade | 12.2 | 11.4 | 9.76 | 9.12 | 6.5 | 5.8 | 5.2 | 4.72 | | | 2 | C3, I3, I3L<br>core speed grade | 9.8 | 9.0 | 7.84 | 7.2 | 5.3 | 4.7 | 4.24 | 3.76 | | FIFO | | C1, C2, C2L, I2, I2L core speed grade | 8.5 | 8.5 | 8.5 | 8.5 | 6.5 | 5.8 | 5.2 | 4.72 | | | 3 | I3YY<br>core speed grade | 10.3125 | 10.3125 | 7.84 | 7.2 | 5.3 | 4.7 | 4.24 | 3.76 | | | 3 | C3, I3, I3L<br>core speed grade | 8.5 | 8.5 | 7.84 | 7.2 | 5.3 | 4.7 | 4.24 | 3.76 | | | | C4, I4<br>core speed grade | 8.5 | 8.2 | 7.04 | 6.56 | 4.8 | 4.2 | 3.84 | 3.44 | | | 1 | C1, C2, C2L, I2, I2L<br>core speed grade | 12.2 | 11.4 | 9.76 | 9.12 | 6.1 | 5.7 | 4.88 | 4.56 | | | 2 | C1, C2, C2L, I2, I2L<br>core speed grade | 12.2 | 11.4 | 9.76 | 9.12 | 6.1 | 5.7 | 4.88 | 4.56 | | | 2 | C3, I3, I3L<br>core speed grade | 9.8 | 9.0 | 7.92 | 7.2 | 4.9 | 4.5 | 3.96 | 3.6 | | Register | | C1, C2, C2L, I2, I2L<br>core speed grade | 10.3125 | 10.3125 | 10.3125 | 10.3125 | 6.1 | 5.7 | 4.88 | 4.56 | | | 3 | I3YY<br>core speed grade | 10.3125 | 10.3125 | 7.92 | 7.2 | 4.9 | 4.5 | 3.96 | 3.6 | | | 3 | C3, I3, I3L<br>core speed grade | 8.5 | 8.5 | 7.92 | 7.2 | 4.9 | 4.5 | 3.96 | 3.6 | | | | C4, I4<br>core speed grade | 8.5 | 8.2 | 7.04 | 6.56 | 4.4 | 4.1 | 3.52 | 3.28 | ### Notes to Table 25: <sup>(1)</sup> The maximum data rate is in Gbps. <sup>(2)</sup> The Phase Compensation FIFO can be configured in FIFO mode or register mode. In the FIFO mode, the pointers are not fixed, and the latency can vary. In the register mode the pointers are fixed for low latency. <sup>(3)</sup> The maximum data rate is also constrained by the transceiver speed grade. Refer to Table 1 for the transceiver speed grade. Switching Characteristics Page 29 Figure 2 shows the differential transmitter output waveform. Figure 2. Differential Transmitter Output Waveform Figure 3 shows the Stratix V AC gain curves for GX channels. Figure 3. AC Gain Curves for GX Channels (full bandwidth) Stratix V GT devices contain both GX and GT channels. All transceiver specifications for the GX channels not listed in Table 28 are the same as those listed in Table 23. Table 28 lists the Stratix V GT transceiver specifications. Page 34 Switching Characteristics Table 28. Transceiver Specifications for Stratix V GT Devices (Part 5 of 5) (1) | Symbol/<br>Description | Conditions | | Transceivei<br>peed Grade | | T<br>Sp | Unit | | | |----------------------------|------------|-----|---------------------------|-----|---------|------|-----|----| | Description | | Min | Тур | Max | Min | Тур | Max | | | t <sub>pll_lock</sub> (14) | _ | _ | _ | 10 | _ | _ | 10 | μs | #### Notes to Table 28: - (1) Speed grades shown refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the *Stratix V Device Overview*. - (2) The reference clock common mode voltage is equal to the VCCR\_GXB power supply level. - (3) The device cannot tolerate prolonged operation at this absolute maximum. - (4) The differential eye opening specification at the receiver input pins assumes that receiver equalization is disabled. If you enable receiver equalization, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level. - (5) Refer to Figure 5 for the GT channel AC gain curves. The total effective AC gain is the AC gain minus the DC gain. - (6) Refer to Figure 6 for the GT channel DC gain curves. - (7) CFP2 optical modules require the host interface to have the receiver data pins differentially terminated with 100 Ω. The internal OCT feature is available after the Stratix V FPGA configuration is completed. Altera recommends that FPGA configuration is completed before inserting the optical module. Otherwise, minimize unnecessary removal and insertion with unconfigured devices. - (8) Specifications for this parameter are the same as for Stratix V GX and GS devices. See Table 23 for specifications. - (9) t<sub>LTB</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset. - (10) tLTD is time required for the receiver CDR to start recovering valid data after the rx is lockedtodata signal goes high. - (11) t<sub>LTD\_manual</sub> is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode. - (12) t<sub>LTR\_LTD\_manual</sub> is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode. - (13) tpll powerdown is the PLL powerdown minimum pulse width. - (14) tpll lock is the time required for the transmitter CMU/ATX PLL to lock to the input reference clock frequency after coming out of reset. - (15) To calculate the REFCLK rms phase jitter requirement for PCle at reference clock frequencies other than 100 MHz, use the following formula: REFCLK rms phase jitter at f(MHz) = REFCLK rms phase jitter at 100 MHz × 100/f. - (16) The maximum peak to peak differential input voltage V<sub>ID</sub> after device configuration is equal to 4 × (absolute V<sub>MAX</sub> for receiver pin V<sub>ICM</sub>). - (17) For ES devices, RREF is 2000 $\Omega$ ±1%. - (18) To calculate the REFCLK phase noise requirement at frequencies other than 622 MHz, use the following formula: REFCLK phase noise at f(MHz) = REFCLK phase noise at 622 MHz + 20\*log(f/622). - (19) SFP/+ optical modules require the host interface to have RD+/- differentially terminated with 100 Ω. The internal OCT feature is available after the Stratix V FPGA configuration is completed. Altera recommends that FPGA configuration is completed before inserting the optical module. Otherwise, minimize unnecessary removal and insertion with unconfigured devices. - (20) Refer to Figure 4. - (21) For oversampling design to support data rates less than the minimum specification, the CDR needs to be in LTR mode only. - (22) This supply follows VCCR\_GXB for both GX and GT channels. - (23) When you use fPLL as a TXPLL of the transceiver. Switching Characteristics Page 39 # **PLL Specifications** Table 31 lists the Stratix V PLL specifications when operating in both the commercial junction temperature range (0° to 85°C) and the industrial junction temperature range ( $-40^{\circ}$ to $100^{\circ}$ C). Table 31. PLL Specifications for Stratix V Devices (Part 1 of 3) | Symbol | Parameter | Min | Тур | Max | Unit | |---------------------------------|----------------------------------------------------------------------------------------------------------|-----|-----|--------------------|------| | | Input clock frequency (C1, C2, C2L, I2, and I2L speed grades) | 5 | _ | 800 (1) | MHz | | f <sub>IN</sub> | Input clock frequency (C3, I3, I3L, and I3YY speed grades) | 5 | _ | 800 (1) | MHz | | | Input clock frequency (C4, I4 speed grades) | 5 | _ | 650 <sup>(1)</sup> | MHz | | f <sub>INPFD</sub> | Input frequency to the PFD | 5 | _ | 325 | MHz | | FINPFD | Fractional Input clock frequency to the PFD | 50 | _ | 160 | MHz | | | PLL VCO operating range (C1, C2, C2L, I2, I2L speed grades) | 600 | _ | 1600 | MHz | | f <sub>vco</sub> <sup>(9)</sup> | PLL VCO operating range (C3, I3, I3L, I3YY speed grades) | 600 | _ | 1600 | MHz | | | PLL VCO operating range (C4, I4 speed grades) | 600 | _ | 1300 | MHz | | EINDUTY | Input clock or external feedback clock input duty cycle | 40 | _ | 60 | % | | | Output frequency for an internal global or regional clock (C1, C2, C2L, I2, I2L speed grades) | _ | _ | 717 (2) | MHz | | Гоит | Output frequency for an internal global or regional clock (C3, I3, I3L speed grades) | _ | _ | 650 <sup>(2)</sup> | MHz | | | Output frequency for an internal global or regional clock (C4, I4 speed grades) | _ | _ | 580 <sup>(2)</sup> | MHz | | | Output frequency for an external clock output (C1, C2, C2L, I2, I2L speed grades) | _ | _ | 800 (2) | MHz | | f <sub>OUT_EXT</sub> | Output frequency for an external clock output (C3, I3, I3L speed grades) | _ | _ | 667 (2) | MHz | | | Output frequency for an external clock output (C4, I4 speed grades) | _ | _ | 553 <sup>(2)</sup> | MHz | | t <sub>оитриту</sub> | Duty cycle for a dedicated external clock output (when set to <b>50%</b> ) | 45 | 50 | 55 | % | | FCOMP | External feedback clock compensation time | _ | _ | 10 | ns | | DYCONFIGCLK | Dynamic Configuration Clock used for mgmt_clk and scanclk | _ | _ | 100 | MHz | | Lock | Time required to lock from the end-of-device configuration or deassertion of areset | _ | _ | 1 | ms | | DLOCK | Time required to lock dynamically (after switchover or reconfiguring any non-post-scale counters/delays) | _ | _ | 1 | ms | | | PLL closed-loop low bandwidth | | 0.3 | | MHz | | :<br>CLBW | PLL closed-loop medium bandwidth | | 1.5 | | MHz | | | PLL closed-loop high bandwidth (7) | _ | 4 | _ | MHz | | PLL_PSERR | Accuracy of PLL phase shift | | _ | ±50 | ps | | ARESET | Minimum pulse width on the areset signal | 10 | _ | _ | ns | Page 44 Switching Characteristics ## **Periphery Performance** This section describes periphery performance, including high-speed I/O and external memory interface. I/O performance supports several system interfaces, such as the **LVDS** high-speed I/O interface, external memory interface, and the **PCI/PCI-X** bus interface. General-purpose I/O standards such as 3.3-, 2.5-, 1.8-, and 1.5-**LVTTL/LVCMOS** are capable of a typical 167 MHz and 1.2-**LVCMOS** at 100 MHz interfacing frequency with a 10 pF load. The actual achievable frequency depends on design- and system-specific factors. Ensure proper timing closure in your design and perform HSPICE/IBIS simulations based on your specific design and system setup to determine the maximum achievable frequency in your system. ## **High-Speed I/O Specification** Table 36 lists high-speed I/O timing for Stratix V devices. Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 1 of 4) | _ | | | | | | | | | | | | | | | |--------------------------------------------------------------------------------------------------------|---------------------------------------|-----|-----|------------------|-----|-------------------|-----|---------|-------|------------|------|-----|------------|-------| | Cumbal | Conditions | C1 | | C2, C2L, I2, I2L | | C3, I3, I3L, I3YY | | ., I3YY | C4,14 | | Unit | | | | | Symbol | Conuntions | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | UIIIL | | f <sub>HSCLK_in</sub> (input<br>clock<br>frequency)<br>True<br>Differential<br>I/O Standards | Clock boost factor<br>W = 1 to 40 (4) | 5 | | 800 | 5 | _ | 800 | 5 | | 625 | 5 | | 525 | MHz | | f <sub>HSCLK_in</sub> (input<br>clock<br>frequency)<br>Single Ended<br>I/O<br>Standards <sup>(3)</sup> | Clock boost factor<br>W = 1 to 40 (4) | 5 | | 800 | 5 | _ | 800 | 5 | | 625 | 5 | | 525 | MHz | | f <sub>HSCLK_in</sub> (input<br>clock<br>frequency)<br>Single Ended<br>I/O Standards | Clock boost factor<br>W = 1 to 40 (4) | 5 | | 520 | 5 | _ | 520 | 5 | | 420 | 5 | | 420 | MHz | | f <sub>HSCLK_OUT</sub><br>(output clock<br>frequency) | _ | 5 | | 800 | 5 | _ | 800 | 5 | | 625<br>(5) | 5 | | 525<br>(5) | MHz | Page 46 Switching Characteristics Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 3 of 4) | | | | C1 | | C2, | C2L, I | 2, I2L | C3, | 13, I3L | ., I3YY | | C4,I4 | 4 | | |---------------------------------------|-------------------------------------------------------------------------------------------|-----|-----|------|-----|--------|--------|-----|---------|---------|-----|-------|------|------| | Symbol | Conditions | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | t <sub>DUTY</sub> | Transmitter output clock duty cycle for both True and Emulated Differential I/O Standards | 45 | 50 | 55 | 45 | 50 | 55 | 45 | 50 | 55 | 45 | 50 | 55 | % | | | True Differential<br>I/O Standards | _ | _ | 160 | _ | _ | 160 | _ | _ | 200 | _ | _ | 200 | ps | | t <sub>RISE</sub> & t <sub>FALL</sub> | Emulated Differential I/O Standards with three external output resistor networks | _ | | 250 | _ | _ | 250 | _ | | 250 | _ | | 300 | ps | | | True Differential<br>I/O Standards | _ | _ | 150 | _ | | 150 | | _ | 150 | | _ | 150 | ps | | TCCS | Emulated<br>Differential I/O<br>Standards | _ | _ | 300 | _ | _ | 300 | _ | | 300 | _ | | 300 | ps | | Receiver | | | | | | | | | | | | | | | | | SERDES factor J<br>= 3 to 10 (11), (12),<br>(13), (14), (15), (16) | 150 | _ | 1434 | 150 | _ | 1434 | 150 | _ | 1250 | 150 | _ | 1050 | Mbps | | True<br>Differential<br>I/O Standards | SERDES factor J ≥ 4 LVDS RX with DPA (12), (14), (15), (16) | 150 | _ | 1600 | 150 | _ | 1600 | 150 | _ | 1600 | 150 | _ | 1250 | Mbps | | - f <sub>HSDRDPA</sub><br>(data rate) | SERDES factor J<br>= 2,<br>uses DDR<br>Registers | (6) | _ | (7) | (6) | _ | (7) | (6) | | (7) | (6) | | (7) | Mbps | | | SERDES factor J<br>= 1,<br>uses SDR<br>Register | (6) | _ | (7) | (6) | _ | (7) | (6) | | (7) | (6) | _ | (7) | Mbps | Page 48 Switching Characteristics Figure 7 shows the dynamic phase alignment (DPA) lock time specifications with the DPA PLL calibration option enabled. Figure 7. DPA Lock Time Specification with DPA PLL Calibration Enabled Table 37 lists the DPA lock time specifications for Stratix V devices. Table 37. DPA Lock Time Specifications for Stratix V GX Devices Only (1), (2), (3) | Standard | Training Pattern | Number of Data<br>Transitions in One<br>Repetition of the<br>Training Pattern | Number of<br>Repetitions per 256<br>Data Transitions <sup>(4)</sup> | Maximum | |--------------------|----------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------| | SPI-4 | 00000000001111111111 | 2 | 128 | 640 data transitions | | Parallel Rapid I/O | 00001111 | 2 | 128 | 640 data transitions | | Faranei napiu 1/0 | 10010000 | 4 | 64 | 640 data transitions | | Miscellaneous | 10101010 | 8 | 32 | 640 data transitions | | IVIISCEIIAITEOUS | 01010101 | 8 | 32 | 640 data transitions | ### Notes to Table 37: - (1) The DPA lock time is for one channel. - (2) One data transition is defined as a 0-to-1 or 1-to-0 transition. - (3) The DPA lock time stated in this table applies to both commercial and industrial grade. - (4) This is the number of repetitions for the stated training pattern to achieve the 256 data transitions. Figure 8 shows the **LVDS** soft-clock data recovery (CDR)/DPA sinusoidal jitter tolerance specification for a data rate $\geq$ 1.25 Gbps. Table 38 lists the **LVDS** soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate $\geq$ 1.25 Gbps. Figure 8. LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification for a Data Rate $\geq$ 1.25 Gbps LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification 25 8.5 0.35 0.1 F1 F2 F3 F4 Jitter Frequency (Hz) Switching Characteristics Page 49 Table 38. LVDS Soft-CDR/DPA Sinusoidal Jitter Mask Values for a Data Rate $\geq$ 1.25 Gbps | Jitter F | Sinusoidal Jitter (UI) | | |----------|------------------------|--------| | F1 | 10,000 | 25.000 | | F2 | 17,565 | 25.000 | | F3 | 1,493,000 | 0.350 | | F4 | 50,000,000 | 0.350 | Figure 9 shows the **LVDS** soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate < 1.25 Gbps. Figure 9. LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification for a Data Rate < 1.25 Gbps ## DLL Range, DQS Logic Block, and Memory Output Clock Jitter Specifications Table 39 lists the DLL range specification for Stratix V devices. The DLL is always in 8-tap mode in Stratix V devices. Table 39. DLL Range Specifications for Stratix V Devices (1) | C1 | C2, C2L, I2, I2L | C3, I3, I3L, I3YY | C4,I4 | Unit | |---------|------------------|-------------------|---------|------| | 300-933 | 300-933 | 300-890 | 300-890 | MHz | ### Note to Table 39: (1) Stratix V devices support memory interface frequencies lower than 300 MHz, although the reference clock that feeds the DLL must be at least 300 MHz. To support interfaces below 300 MHz, multiply the reference clock feeding the DLL to ensure the frequency is within the supported range of the DLL. Table 40 lists the DQS phase offset delay per stage for Stratix V devices. Table 40. DQS Phase Offset Delay Per Setting for Stratix V Devices (1), (2) (Part 1 of 2) | Speed Grade | Min | Max | Unit | |------------------|-----|-----|------| | C1 | 8 | 14 | ps | | C2, C2L, I2, I2L | 8 | 14 | ps | | C3,I3, I3L, I3YY | 8 | 15 | ps | Page 52 Configuration Specification ## **Duty Cycle Distortion (DCD) Specifications** Table 44 lists the worst-case DCD for Stratix V devices. Table 44. Worst-Case DCD on Stratix V I/O Pins (1) | Symbol | C | 1 | C2, C2 | L, I2, I2L | | 3, I3L,<br>3YY | C4 | 1,14 | Unit | |-------------------|-----|-----|--------|------------|-----|----------------|-----|------|------| | - | Min | Max | Min | Max | Min | Max | Min | Max | | | Output Duty Cycle | 45 | 55 | 45 | 55 | 45 | 55 | 45 | 55 | % | ### Note to Table 44: # **Configuration Specification** ## **POR Delay Specification** Power-on reset (POR) delay is defined as the delay between the time when all the power supplies monitored by the POR circuitry reach the minimum recommended operating voltage to the time when the nSTATUS is released high and your device is ready to begin configuration. For more information about the POR delay, refer to the *Hot Socketing and Power-On Reset in Stratix V Devices* chapter. Table 45 lists the fast and standard POR delay specification. Table 45. Fast and Standard POR Delay Specification (1) | POR Delay | Minimum | Maximum | |-----------|---------|---------| | Fast | 4 ms | 12 ms | | Standard | 100 ms | 300 ms | ### Note to Table 45: # **JTAG Configuration Specifications** Table 46 lists the JTAG timing parameters and values for Stratix V devices. Table 46. JTAG Timing Parameters and Values for Stratix V Devices | Symbol | Description | Min | Max | Unit | |-------------------------|---------------------------------|-----|-----|------| | t <sub>JCP</sub> | TCK clock period (2) | 30 | _ | ns | | t <sub>JCP</sub> | TCK clock period <sup>(2)</sup> | 167 | _ | ns | | t <sub>JCH</sub> | TCK clock high time (2) | 14 | _ | ns | | t <sub>JCL</sub> | TCK clock low time (2) | 14 | _ | ns | | t <sub>JPSU (TDI)</sub> | TDI JTAG port setup time | 2 | _ | ns | | t <sub>JPSU (TMS)</sub> | TMS JTAG port setup time | 3 | _ | ns | <sup>(1)</sup> The DCD numbers do not cover the core clock network. <sup>(1)</sup> You can select the POR delay based on the MSEL settings as described in the MSEL Pin Settings section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter. Configuration Specification Page 55 Table 48. Minimum Configuration Time Estimation for Stratix V Devices | | Mombor | | Active Serial <sup>(1)</sup> | | | Fast Passive Parallel (2) | | | | |---------|----------------|-------|-----------------------------------|-------|-------|---------------------------|------------------------|--|--| | Variant | Member<br>Code | Width | DCLK (MHz) Min Config<br>Time (s) | | Width | DCLK (MHz) | Min Config<br>Time (s) | | | | | D3 | 4 | 100 | 0.344 | 32 | 100 | 0.043 | | | | | D4 | 4 | 100 | 0.534 | 32 | 100 | 0.067 | | | | GS | D4 | 4 | 100 | 0.344 | 32 | 100 | 0.043 | | | | us<br> | D5 | 4 | 100 | 0.534 | 32 | 100 | 0.067 | | | | | D6 | 4 | 100 | 0.741 | 32 | 100 | 0.093 | | | | | D8 | 4 | 100 | 0.741 | 32 | 100 | 0.093 | | | | E | E9 | 4 | 100 | 0.857 | 32 | 100 | 0.107 | | | | | EB | 4 | 100 | 0.857 | 32 | 100 | 0.107 | | | ### Notes to Table 48: ## **Fast Passive Parallel Configuration Timing** This section describes the fast passive parallel (FPP) configuration timing parameters for Stratix V devices. ## DCLK-to-DATA[] Ratio for FPP Configuration FPP configuration requires a different DCLK-to-DATA[] ratio when you enable the design security, decompression, or both features. Table 49 lists the DCLK-to-DATA[] ratio for each combination. Table 49. DCLK-to-DATA[] Ratio (1) (Part 1 of 2) | Configuration<br>Scheme | Decompression | Design Security | DCLK-to-DATA[]<br>Ratio | |-------------------------|---------------|-----------------|-------------------------| | | Disabled | Disabled | 1 | | FPP ×8 | Disabled | Enabled | 1 | | FPP ×0 | Enabled | Disabled | 2 | | | Enabled | Enabled | 2 | | | Disabled | Disabled | 1 | | FPP ×16 | Disabled | Enabled | 2 | | FPF ×10 | Enabled | Disabled | 4 | | | Enabled | Enabled | 4 | <sup>(1)</sup> DCLK frequency of 100 MHz using external CLKUSR. <sup>(2)</sup> Max FPGA FPP bandwidth may exceed bandwidth available from some external storage or control logic. Page 56 Configuration Specification Table 49. DCLK-to-DATA[] Ratio (1) (Part 2 of 2) | Configuration<br>Scheme | Decompression | Design Security | DCLK-to-DATA[]<br>Ratio | | | |-------------------------|---------------|-----------------|-------------------------|--|--| | FPP ×32 | Disabled | Disabled | 1 | | | | | Disabled | Enabled | 4 | | | | | Enabled | Disabled | 8 | | | | | Enabled | Enabled | 8 | | | #### Note to Table 49: (1) Depending on the DCLK-to-DATA [] ratio, the host must send a DCLK frequency that is r times the data rate in bytes per second (Bps), or words per second (Wps). For example, in FPP ×16 when the DCLK-to-DATA [] ratio is 2, the DCLK frequency must be 2 times the data rate in Wps. Stratix V devices use the additional clock cycles to decrypt and decompress the configuration data. If the DCLK-to-DATA[] ratio is greater than 1, at the end of configuration, you can only stop the DCLK (DCLK-to-DATA[] ratio -1) clock cycles after the last data is latched into the Stratix V device. Figure 11 shows the configuration interface connections between the Stratix V device and a MAX II or MAX V device for single device configuration. Figure 11. Single Device FPP Configuration Using an External Host ### Notes to Figure 11: - (1) Connect the resistor to a supply that provides an acceptable input signal for the Stratix V device. V<sub>CCPGM</sub> must be high enough to meet the V<sub>IH</sub> specification of the I/O on the device and the external host. Altera recommends powering up all configuration system I/Os with V<sub>CCPGM</sub>. - (2) You can leave the nceo pin unconnected or use it as a user I/O pin when it does not feed another device's nce pin. - (3) The MSEL pin settings vary for different data width, configuration voltage standards, and POR delay. To connect MSEL, refer to the MSEL Pin Settings section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter. - (4) If you use FPP $\times 8$ , use DATA [7..0]. If you use FPP $\times 16$ , use DATA [15..0]. Configuration Specification Page 57 ## FPP Configuration Timing when DCLK-to-DATA [] = 1 Figure 12 shows the timing waveform for FPP configuration when using a MAX II or MAX V device as an external host. This waveform shows timing when the DCLK-to-DATA[] ratio is 1. Figure 12. FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is 1 (1), (2) ### Notes to Figure 12: - (1) Use this timing waveform when the DCLK-to-DATA[] ratio is 1. - (2) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic-high levels. When nCONFIG is pulled low, a reconfiguration cycle begins. - (3) After power-up, the Stratix V device holds nSTATUS low for the time of the POR delay. - (4) After power-up, before and during configuration, CONF DONE is low. - (5) Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required. - (6) For FPP ×16, use DATA [15..0]. For FPP ×8, use DATA [7..0]. DATA [31..0] are available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings. - (7) To ensure a successful configuration, send the entire configuration data to the Stratix V device. CONF\_DONE is released high when the Stratix V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode. - (8) After the option bit to enable the <code>INIT\_DONE</code> pin is configured into the device, the <code>INIT\_DONE</code> goes low. Page 64 I/O Timing ## **Remote System Upgrades** Table 56 lists the timing parameter specifications for the remote system upgrade circuitry. **Table 56. Remote System Upgrade Circuitry Timing Specifications** | Parameter | Minimum | Maximum | Unit | | | | |------------------------------|---------|---------|------|--|--|--| | t <sub>RU_nCONFIG</sub> (1) | 250 | _ | ns | | | | | t <sub>RU_nRSTIMER</sub> (2) | 250 | _ | ns | | | | ### Notes to Table 56: - (1) This is equivalent to strobing the reconfiguration input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the Remote System Upgrade State Machine section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter. - (2) This is equivalent to strobing the reset\_timer input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the User Watchdog Timer section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter. ## **User Watchdog Internal Circuitry Timing Specification** Table 57 lists the operating range of the 12.5-MHz internal oscillator. Table 57. 12.5-MHz Internal Oscillator Specifications | Minimum | Typical | Maximum | Units | | | |---------|---------|---------|-------|--|--| | 5.3 | 7.9 | 12.5 | MHz | | | # I/O Timing Altera offers two ways to determine I/O timing—the Excel-based I/O Timing and the Quartus II Timing Analyzer. Excel-based I/O timing provides pin timing performance for each device density and speed grade. The data is typically used prior to designing the FPGA to get an estimate of the timing budget as part of the link timing analysis. The Quartus II Timing Analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after you complete place-and-route. You can download the Excel-based I/O Timing spreadsheet from the Stratix V Devices Documentation web page. # **Programmable IOE Delay** Table 58 lists the Stratix V IOE programmable delay settings. Table 58. IOE Programmable Delay for Stratix V Devices (Part 1 of 2) | Doromotor | tor Aveileble Min | | Min Fast Model | | Slow Model | | | | | | | | |---------------|-------------------|---|----------------|------------|------------|-------|-------|-------|-------|-------------|-------|------| | Parameter (1) | Cottings UT | | Industrial | Commercial | C1 | C2 | C3 | C4 | 12 | 13,<br>13YY | 14 | Unit | | D1 | 64 | 0 | 0.464 | 0.493 | 0.838 | 0.838 | 0.924 | 1.011 | 0.844 | 0.921 | 1.006 | ns | | D2 | 32 | 0 | 0.230 | 0.244 | 0.415 | 0.415 | 0.459 | 0.503 | 0.417 | 0.456 | 0.500 | ns | Glossary Page 67 Table 60. Glossary (Part 3 of 4) | Letter | Subject | Definitions | | | | | | | | |--------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | | SW (sampling window) | Timing Diagram—the period of time during which the data must be valid in order to capture it correctly. The setup and hold times determine the ideal strobe position within the sampling window, as shown: Bit Time 0.5 x TCCS RSKM Sampling Window (SW) 0.5 x TCCS | | | | | | | | | S | Single-ended<br>voltage<br>referenced I/O<br>standard | The JEDEC standard for <b>SSTL</b> and <b>HSTL</b> I/O defines both the AC and DC input signal value The AC values indicate the voltage levels at which the receiver must meet its timing specifications. The DC values indicate the voltage levels at which the final logic state of the receiver is unambiguously defined. After the receiver input has crossed the AC value, the receiver changes to the new logic state. The new logic state is then maintained as long as the input stays beyond the DC threshold This approach is intended to provide predictable receiver timing in the presence of input waveform ringing: Single-Ended Voltage Referenced I/O Standard VIHACO VIHACO VILLACO VILL | | | | | | | | | | t <sub>C</sub> | High-speed receiver and transmitter input and output clock period. | | | | | | | | | | TCCS (channel-<br>to-channel-skew) | The timing difference between the fastest and slowest output edges, including t <sub>CO</sub> variation and clock skew, across channels driven by the same PLL. The clock is included in the TCCS measurement (refer to the <i>Timing Diagram</i> figure under <b>SW</b> in this table). | | | | | | | | | | | High-speed I/O block—Duty cycle on the high-speed transmitter output clock. | | | | | | | | | Т | t <sub>DUTY</sub> | Timing Unit Interval (TUI) The timing budget allowed for skew, propagation delays, and the data sampling window. (TUI = $1/(\text{receiver input clock frequency multiplication factor}) = t_c/w)$ | | | | | | | | | | t <sub>FALL</sub> | Signal high-to-low transition time (80-20%) | | | | | | | | | | t <sub>INCCJ</sub> | Cycle-to-cycle jitter tolerance on the PLL clock input. | | | | | | | | | | t <sub>OUTPJ_IO</sub> | Period jitter on the general purpose I/O driven by a PLL. | | | | | | | | | | t <sub>OUTPJ_DC</sub> | Period jitter on the dedicated clock output driven by a PLL. | | | | | | | | | | t <sub>RISE</sub> | Signal low-to-high transition time (20-80%) | | | | | | | | | U | _ | _ | | | | | | | |