Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. # **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 359200 | | Number of Logic Elements/Cells | 952000 | | Total RAM Bits | 53248000 | | Number of I/O | 696 | | Number of Gates | - | | Voltage - Supply | 0.82V ~ 0.88V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 1517-BBGA, FCBGA | | Supplier Device Package | 1517-HBGA (45x45) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/5sgxeabk2h40i2ln | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Page 6 Electrical Characteristics Table 6. Recommended Operating Conditions for Stratix V Devices (Part 2 of 2) | Symbol | Description | Condition | Min <sup>(4)</sup> | Тур | Max <sup>(4)</sup> | Unit | |-------------------|------------------------|--------------|--------------------|-----|--------------------|------| | t <sub>RAMP</sub> | Power cupply ramp time | Standard POR | 200 μs | _ | 100 ms | _ | | | Power supply ramp time | Fast POR | 200 μs | _ | 4 ms | _ | #### Notes to Table 6: - (1) $V_{CCPD}$ must be 2.5 V when $V_{CCIO}$ is 2.5, 1.8, 1.5, 1.35, 1.25 or 1.2 V. $V_{CCPD}$ must be 3.0 V when $V_{CCIO}$ is 3.0 V. - (2) If you do not use the design security feature in Stratix V devices, connect V<sub>CCBAT</sub> to a 1.2- to 3.0-V power supply. Stratix V power-on-reset (POR) circuitry monitors V<sub>CCBAT</sub>. Stratix V devices will not exit POR if V<sub>CCBAT</sub> stays at logic low. - (3) C2L and I2L can also be run at 0.90 V for legacy boards that were designed for the C2 and I2 speed grades. - (4) The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements. Table 7 lists the transceiver power supply recommended operating conditions for Stratix V GX, GS, and GT devices. Table 7. Recommended Transceiver Power Supply Operating Conditions for Stratix V GX, GS, and GT Devices (Part 1 of 2) | Symbol | Description | Devices | Minimum <sup>(4)</sup> | Typical | Maximum <sup>(4)</sup> | Unit | | |-----------------------|-----------------------------------------------------------------------------------------------|------------|------------------------|---------|------------------------|------|--| | V <sub>CCA_GXBL</sub> | Transceiver channel PLL power supply (left | GX, GS, GT | 2.85 | 3.0 | 3.15 | V | | | (1), (3) | side) | ७४, ७७, ७१ | 2.375 | 2.5 | 2.625 | V | | | V <sub>CCA_GXBR</sub> | Transceiver channel PLL power supply (right | GX, GS | 2.85 | 3.0 | 3.15 | V | | | $(1), (\overline{3})$ | side) | রম, রহ | 2.375 | 2.5 | 2.625 | V | | | V <sub>CCA_GTBR</sub> | Transceiver channel PLL power supply (right side) | GT | 2.85 | 3.0 | 3.15 | V | | | | Transceiver hard IP power supply (left side; C1, C2, I2, and I3YY speed grades) | GX, GS, GT | 0.87 | 0.9 | 0.93 | V | | | V <sub>CCHIP_L</sub> | Transceiver hard IP power supply (left side; C2L, C3, C4, I2L, I3, I3L, and I4 speed grades) | GX, GS, GT | 0.82 | 0.85 | 0.88 | V | | | $V_{\text{CCHIP}\_R}$ | Transceiver hard IP power supply (right side; C1, C2, I2, and I3YY speed grades) | GX, GS, GT | 0.87 | 0.9 | 0.93 | V | | | | Transceiver hard IP power supply (right side; C2L, C3, C4, I2L, I3, I3L, and I4 speed grades) | GX, GS, GT | 0.82 | 0.85 | 0.88 | V | | | | Transceiver PCS power supply (left side; C1, C2, I2, and I3YY speed grades) | GX, GS, GT | 0.87 | 0.9 | 0.93 | V | | | V <sub>CCHSSI_L</sub> | Transceiver PCS power supply (left side; C2L, C3, C4, I2L, I3, I3L, and I4 speed grades) | GX, GS, GT | 0.82 | 0.85 | 0.88 | V | | | | Transceiver PCS power supply (right side; C1, C2, I2, and I3YY speed grades) | GX, GS, GT | 0.87 | 0.9 | 0.93 | V | | | V <sub>CCHSSI_R</sub> | Transceiver PCS power supply (right side; C2L, C3, C4, I2L, I3, I3L, and I4 speed grades) | GX, GS, GT | 0.82 | 0.85 | 0.88 | V | | | | | | 0.82 | 0.85 | 0.88 | V | | | V <sub>CCR_GXBL</sub> | Receiver analog power supply (left side) | GX, GS, GT | 0.87 | 0.90 | 0.93 | | | | (2) | Treceiver arialog power supply (left side) | | 0.97 | 1.0 | 1.03 | _ v | | | | | | 1.03 | 1.05 | 1.07 | | | Page 10 Electrical Characteristics Table 11. OCT Calibration Accuracy Specifications for Stratix V Devices (1) (Part 2 of 2) | | | | | Calibratio | n Accuracy | | | |--------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|------------|------------|----------------|------------|------| | Symbol | Description | Conditions | C1 | C2,I2 | C3,I3,<br>I3YY | C4,I4 | Unit | | 50-Ω R <sub>S</sub> | Internal series termination with calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15 | ±15 | ±15 | ±15 | % | | $34\text{-}\Omega$ and $40\text{-}\Omega$ $R_S$ | Internal series termination with calibration (34- $\Omega$ and 40- $\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35,<br>1.25, 1.2 V | ±15 | ±15 | ±15 | ±15 | % | | $48$ - $\Omega$ , $60$ - $\Omega$ , $80$ - $\Omega$ , and $240$ - $\Omega$ R <sub>S</sub> | Internal series termination with calibration (48- $\Omega$ , 60- $\Omega$ , 80- $\Omega$ , and 240- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 V | ±15 | ±15 | ±15 | ±15 | % | | 50-Ω R <sub>T</sub> | Internal parallel termination with calibration (50-Ω setting) | V <sub>CCIO</sub> = 2.5, 1.8,<br>1.5, 1.2 V | -10 to +40 | -10 to +40 | -10 to +40 | -10 to +40 | % | | $\begin{array}{c} 20\text{-}\Omega,30\text{-}\Omega,\\ 40\text{-}\Omega,60\text{-}\Omega,\\ \text{and}\\ 120\text{-}\OmegaR_T \end{array}$ | Internal parallel termination with calibration (20- $\Omega$ , 30- $\Omega$ , 40- $\Omega$ , 60- $\Omega$ , and 120- $\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35,<br>1.25 V | -10 to +40 | -10 to +40 | -10 to +40 | -10 to +40 | % | | 60- $\Omega$ and 120- $\Omega$ R <sub>T</sub> | Internal parallel termination with calibration (60- $\Omega$ and 120- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 | -10 to +40 | -10 to +40 | -10 to +40 | -10 to +40 | % | | $\begin{array}{c} \textbf{25-}\Omega \\ \textbf{R}_{S\_left\_shift} \end{array}$ | Internal left shift series termination with calibration (25- $\Omega$ R <sub>S_left_shift</sub> setting) | V <sub>CCIO</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15 | ±15 | ±15 | ±15 | % | # Note to Table 11: Table 12 lists the Stratix V OCT without calibration resistance tolerance to PVT changes. Table 12. OCT Without Calibration Resistance Tolerance Specifications for Stratix V Devices (Part 1 of 2) | | | | Re | esistance | Tolerance | ! | | |-----------------------------|------------------------------------------------------------------------|-----------------------------------|------------|-----------|-----------------|--------|------| | Symbol | Description | Conditions | <b>C</b> 1 | C2,I2 | C3, I3,<br>I3YY | C4, I4 | Unit | | 25-Ω R, 50-Ω R <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CC10</sub> = 3.0 and 2.5 V | ±30 | ±30 | ±40 | ±40 | % | | 25-Ω R <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CC10</sub> = 1.8 and 1.5 V | ±30 | ±30 | ±40 | ±40 | % | | 25-Ω R <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 V | ±35 | ±35 | ±50 | ±50 | % | <sup>(1)</sup> OCT calibration accuracy is valid at the time of calibration only. Page 12 Electrical Characteristics Table 13. OCT Variation after Power-Up Calibration for Stratix V Devices (Part 2 of 2) (1) | Symbol | Description | V <sub>CCIO</sub> (V) | Typical | Unit | | |--------|------------------------------------------------------|-----------------------|---------|------|--| | | | 3.0 | 0.189 | | | | | OCT variation with temperature without recalibration | 2.5 | 0.208 | | | | dR/dT | | 1.8 | 0.266 | %/°C | | | | Willout recalibration | 1.5 | 0.273 | | | | | | 1.2 | 0.317 | | | ### Note to Table 13: (1) Valid for a $V_{\text{CCIO}}$ range of $\pm 5\%$ and a temperature range of $0^\circ$ to $85^\circ\text{C}.$ # **Pin Capacitance** Table 14 lists the Stratix V device family pin capacitance. **Table 14. Pin Capacitance for Stratix V Devices** | Symbol | Description | Value | Unit | |--------------------|------------------------------------------------------------------|-------|------| | C <sub>IOTB</sub> | Input capacitance on the top and bottom I/O pins | 6 | pF | | C <sub>IOLR</sub> | Input capacitance on the left and right I/O pins | 6 | pF | | C <sub>OUTFB</sub> | Input capacitance on dual-purpose clock output and feedback pins | 6 | pF | # **Hot Socketing** Table 15 lists the hot socketing specifications for Stratix V devices. Table 15. Hot Socketing Specifications for Stratix V Devices | Symbol | Description | Maximum | |---------------------------|--------------------------------------------|---------------------| | I <sub>IOPIN (DC)</sub> | DC current per I/O pin | 300 μΑ | | I <sub>IOPIN (AC)</sub> | AC current per I/O pin | 8 mA <sup>(1)</sup> | | I <sub>XCVR-TX (DC)</sub> | DC current per transceiver transmitter pin | 100 mA | | I <sub>XCVR-RX (DC)</sub> | DC current per transceiver receiver pin | 50 mA | # Note to Table 15: (1) The I/O ramp rate is 10 ns or more. For ramp rates faster than 10 ns, $|I_{IOPIN}| = C dv/dt$ , in which C is the I/O pin capacitance and dv/dt is the slew rate. Electrical Characteristics Page 13 # **Internal Weak Pull-Up Resistor** Table 16 lists the weak pull-up resistor values for Stratix V devices. Table 16. Internal Weak Pull-Up Resistor for Stratix V Devices (1), (2) | Symbol | Description | V <sub>CC10</sub> Conditions<br>(V) <sup>(3)</sup> | Value <sup>(4)</sup> | Unit | |-----------------|----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|----------------------|------| | | | 3.0 ±5% | 25 | kΩ | | | | 2.5 ±5% | 25 | kΩ | | | Value of the I/O pin pull-up resistor before<br>and during configuration, as well as user<br>mode if you enable the programmable | 1.8 ±5% | 25 | kΩ | | R <sub>PU</sub> | | 1.5 ±5% | 25 | kΩ | | | pull-up resistor option. | 1.35 ±5% | 25 | kΩ | | | | 1.25 ±5% | 25 | kΩ | | | | 1.2 ±5% | 25 | kΩ | #### Notes to Table 16: - (1) All I/O pins have an option to enable the weak pull-up resistor except the configuration, test, and JTAG pins. - (2) The internal weak pull-down feature is only available for the JTAG TCK pin. The typical value for this internal weak pull-down resistor is approximately 25 k $\Omega$ . - (3) The pin pull-up resistance values may be lower if an external source drives the pin higher than $V_{\text{CCIO}}$ . - (4) These specifications are valid with a ±10% tolerance to cover changes over PVT. # I/O Standard Specifications Table 17 through Table 22 list the input voltage ( $V_{IH}$ and $V_{IL}$ ), output voltage ( $V_{OH}$ and $V_{OL}$ ), and current drive characteristics ( $I_{OH}$ and $I_{OL}$ ) for various I/O standards supported by Stratix V devices. These tables also show the Stratix V device family I/O standard specifications. The $V_{OL}$ and $V_{OH}$ values are valid at the corresponding $I_{OH}$ and $I_{OL}$ , respectively. For an explanation of the terms used in Table 17 through Table 22, refer to "Glossary" on page 65. For tolerance calculations across all SSTL and HSTL I/O standards, refer to Altera knowledge base solution rd07262012\_486. Table 17. Single-Ended I/O Standards for Stratix V Devices | I/O | V <sub>CCIO</sub> (V) | | V <sub>IL</sub> (V) | | V <sub>IH</sub> | (V) | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) | I <sub>OL</sub> | I <sub>OH</sub> | | |----------|-----------------------|-----|---------------------|------|-----------------------------|-----------------------------|-------------------------|-----------------------------|-----------------------------|-----------------|------| | Standard | Min | Тур | Max | Min | Max | Min | Max | Max | Min | (mĀ) | (mA) | | LVTTL | 2.85 | 3 | 3.15 | -0.3 | 0.8 | 1.7 | 3.6 | 0.4 | 2.4 | 2 | -2 | | LVCMOS | 2.85 | 3 | 3.15 | -0.3 | 0.8 | 1.7 | 3.6 | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | 2.5 V | 2.375 | 2.5 | 2.625 | -0.3 | 0.7 | 1.7 | 3.6 | 0.4 | 2 | 1 | -1 | | 1.8 V | 1.71 | 1.8 | 1.89 | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.45 | V <sub>CCIO</sub> –<br>0.45 | 2 | -2 | | 1.5 V | 1.425 | 1.5 | 1.575 | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.25 *<br>V <sub>CCIO</sub> | 0.75 *<br>V <sub>CCIO</sub> | 2 | -2 | | 1.2 V | 1.14 | 1.2 | 1.26 | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.25 *<br>V <sub>CCIO</sub> | 0.75 *<br>V <sub>CCIO</sub> | 2 | -2 | Electrical Characteristics Page 17 You typically use the interactive Excel-based Early Power Estimator before designing the FPGA to get a magnitude estimate of the device power. The Quartus II PowerPlay Power Analyzer provides better quality estimates based on the specifics of the design after you complete place-and-route. The PowerPlay Power Analyzer can apply a combination of user-entered, simulation-derived, and estimated signal activities that, when combined with detailed circuit models, yields very accurate power estimates. For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*. Page 24 Switching Characteristics Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 7 of 7) | Symbol/<br>Description | Conditions | Transceiver Speed<br>Grade 1 | | Transceiver Speed<br>Grade 2 | | | Transceiver Speed<br>Grade 3 | | | Unit | | |----------------------------|------------|------------------------------|-----|------------------------------|-----|-----|------------------------------|-----|-----|------|----| | | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | t <sub>pll_lock</sub> (16) | _ | _ | _ | 10 | _ | _ | 10 | _ | _ | 10 | μs | #### Notes to Table 23: - (1) Speed grades shown in Table 23 refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the *Stratix V Device Overview*. - (2) The reference clock common mode voltage is equal to the $V_{CCR\_GXB}$ power supply level. - (3) This supply must be connected to 1.0 V if the transceiver is configured at a data rate > 6.5 Gbps, and to 1.05 V if configured at a data rate > 10.3 Gbps when DFE is used. For data rates up to 6.5 Gbps, you can connect this supply to 0.85 V. - (4) This supply follows VCCR\_GXB. - (5) The device cannot tolerate prolonged operation at this absolute maximum. - (6) The differential eye opening specification at the receiver input pins assumes that **Receiver Equalization** is disabled. If you enable **Receiver Equalization**, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level. - (7) The Quartus II software automatically selects the appropriate slew rate depending on the configured data rate or functional mode. - (8) The input reference clock frequency options depend on the data rate and the device speed grade. - (9) The line data rate may be limited by PCS-FPGA interface speed grade. - (10) Refer to Figure 1 for the GX channel AC gain curves. The total effective AC gain is the AC gain minus the DC gain. - (11) t<sub>LTR</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset. - (12) t<sub>I TD</sub> is time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high. - (13) t<sub>LTD\_manual</sub> is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode. - (14) t<sub>LTR\_LTD\_manual</sub> is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode. - (15) $t_{pll\ powerdown}$ is the PLL powerdown minimum pulse width. - (16) t<sub>nll lock</sub> is the time required for the transmitter CMU/ATX PLL to lock to the input reference clock frequency after coming out of reset. - (17) To calculate the REFCLK rms phase jitter requirement for PCle at reference clock frequencies other than 100 MHz, use the following formula: REFCLK rms phase jitter at f(MHz) = REFCLK rms phase jitter at 100 MHz × 100/f. - (18) The maximum peak to peak differential input voltage V<sub>ID</sub> after device configuration is equal to 4 × (absolute V<sub>MAX</sub> for receiver pin V<sub>ICM</sub>). - (19) For ES devices, $R_{REF}$ is 2000 $\Omega$ ±1%. - (20) To calculate the REFCLK phase noise requirement at frequencies other than 622 MHz, use the following formula: REFCLK phase noise at f(MHz) = REFCLK phase noise at 622 MHz + 20\*log(f/622). - (21) SFP/+ optical modules require the host interface to have RD+/- differentially terminated with 100 Ω. The internal OCT feature is available after the Stratix V FPGA configuration is completed. Altera recommends that FPGA configuration is completed before inserting the optical module. Otherwise, minimize unnecessary removal and insertion with unconfigured devices. - (22) Refer to Figure 2. - (23) For oversampling designs to support data rates less than the minimum specification, the CDR needs to be in LTR mode only. - (24) I3YY devices can achieve data rates up to 10.3125 Gbps. - (25) When you use fPLL as a TXPLL of the transceiver. - (26) REFCLK performance requires to meet transmitter REFCLK phase noise specification. - (27) Minimum eye opening of 85 mV is only for the unstressed input eye condition. Page 26 Switching Characteristics Table 25 shows the approximate maximum data rate using the standard PCS. Table 25. Stratix V Standard PCS Approximate Maximum Date Rate (1), (3) | Mada (2) | Transceiver | PMA Width | 20 | 20 | 16 | 16 | 10 | 10 | 8 | 8 | |---------------------|-------------|------------------------------------------|---------|---------|---------|---------|-----|-----|------|------| | Mode <sup>(2)</sup> | Speed Grade | PCS/Core Width | 40 | 20 | 32 | 16 | 20 | 10 | 16 | 8 | | | 1 | C1, C2, C2L, I2, I2L<br>core speed grade | 12.2 | 11.4 | 9.76 | 9.12 | 6.5 | 5.8 | 5.2 | 4.72 | | | 2 | C1, C2, C2L, I2, I2L core speed grade | 12.2 | 11.4 | 9.76 | 9.12 | 6.5 | 5.8 | 5.2 | 4.72 | | FIFO | 2 | C3, I3, I3L<br>core speed grade | 9.8 | 9.0 | 7.84 | 7.2 | 5.3 | 4.7 | 4.24 | 3.76 | | | | C1, C2, C2L, I2, I2L core speed grade | 8.5 | 8.5 | 8.5 | 8.5 | 6.5 | 5.8 | 5.2 | 4.72 | | | 3 | I3YY<br>core speed grade | 10.3125 | 10.3125 | 7.84 | 7.2 | 5.3 | 4.7 | 4.24 | 3.76 | | | | C3, I3, I3L<br>core speed grade | 8.5 | 8.5 | 7.84 | 7.2 | 5.3 | 4.7 | 4.24 | 3.76 | | | | C4, I4<br>core speed grade | 8.5 | 8.2 | 7.04 | 6.56 | 4.8 | 4.2 | 3.84 | 3.44 | | | 1 | C1, C2, C2L, I2, I2L<br>core speed grade | 12.2 | 11.4 | 9.76 | 9.12 | 6.1 | 5.7 | 4.88 | 4.56 | | | 2 | C1, C2, C2L, I2, I2L<br>core speed grade | 12.2 | 11.4 | 9.76 | 9.12 | 6.1 | 5.7 | 4.88 | 4.56 | | | 2 | C3, I3, I3L<br>core speed grade | 9.8 | 9.0 | 7.92 | 7.2 | 4.9 | 4.5 | 3.96 | 3.6 | | Register | | C1, C2, C2L, I2, I2L<br>core speed grade | 10.3125 | 10.3125 | 10.3125 | 10.3125 | 6.1 | 5.7 | 4.88 | 4.56 | | | 3 | I3YY<br>core speed grade | 10.3125 | 10.3125 | 7.92 | 7.2 | 4.9 | 4.5 | 3.96 | 3.6 | | | 3 | C3, I3, I3L<br>core speed grade | 8.5 | 8.5 | 7.92 | 7.2 | 4.9 | 4.5 | 3.96 | 3.6 | | | | C4, I4<br>core speed grade | 8.5 | 8.2 | 7.04 | 6.56 | 4.4 | 4.1 | 3.52 | 3.28 | # Notes to Table 25: <sup>(1)</sup> The maximum data rate is in Gbps. <sup>(2)</sup> The Phase Compensation FIFO can be configured in FIFO mode or register mode. In the FIFO mode, the pointers are not fixed, and the latency can vary. In the register mode the pointers are fixed for low latency. <sup>(3)</sup> The maximum data rate is also constrained by the transceiver speed grade. Refer to Table 1 for the transceiver speed grade. Table 26 shows the approximate maximum data rate using the 10G PCS. Table 26. Stratix V 10G PCS Approximate Maximum Data Rate (1) | Mode (2) | Transceiver | PMA Width | 64 | 40 | 40 | 40 | 32 | 32 | | | |---------------------|------------------------------------|------------------------------------------|----------------------|-------|-------|------|----------|-------|--|--| | Widue (2) | Speed Grade | PCS Width | 64 | 66/67 | 50 | 40 | 64/66/67 | 32 | | | | | 1 | C1, C2, C2L, I2, I2L<br>core speed grade | 14.1 14.1 10.69 14.1 | | | | 13.6 | 13.6 | | | | | 2 | C1, C2, C2L, I2, I2L<br>core speed grade | 12.5 | 12.5 | 10.69 | 12.5 | 12.5 | 12.5 | | | | | 2 | C3, I3, I3L<br>core speed grade | 12.5 | 12.5 | 10.69 | 12.5 | 10.88 | 10.88 | | | | FIFO or<br>Register | | C1, C2, C2L, I2, I2L<br>core speed grade | | | | | | | | | | | 3 | C3, I3, I3L<br>core speed grade | 8.5 Gbps | | | | | | | | | | 3 | C4, I4<br>core speed grade | | | | | | | | | | | I3YY core speed grade 10.3125 Gbps | | | | | | | | | | ### Notes to Table 26: <sup>(1)</sup> The maximum data rate is in Gbps. <sup>(2)</sup> The Phase Compensation FIFO can be configured in FIFO mode or register mode. In the FIFO mode, the pointers are not fixed, and the latency can vary. In the register mode the pointers are fixed for low latency. Page 30 Switching Characteristics Table 28. Transceiver Specifications for Stratix V GT Devices (Part 1 of 5) $^{(1)}$ | Symbol/ | Conditions | 5 | Transceive<br>Speed Grade | | | Transceive<br>peed Grade | | Unit | |----------------------------------------------------------------|--------------------------------------------------------|-----------|---------------------------|--------------|------------------------|--------------------------|--------------|------------| | Description | | Min | Тур | Max | Min | Тур | Max | | | Reference Clock | • | • | • | • | • | • | • | | | Supported I/O<br>Standards | Dedicated<br>reference<br>clock pin | 1.2-V PCN | /IL, 1.4-V PC | ML, 1.5-V P | CML, 2.5-V<br>and HCSL | PCML, Diffe | rential LVPE | ECL, LVDS, | | Standards | RX reference clock pin | | 1.4-V PCML | ., 1.5-V PCN | IL, 2.5-V PC | ML, LVPEC | L, and LVDS | <b>;</b> | | Input Reference Clock<br>Frequency (CMU<br>PLL) <sup>(6)</sup> | _ | 40 | _ | 710 | 40 | _ | 710 | MHz | | Input Reference Clock<br>Frequency (ATX PLL) (6) | _ | 100 | _ | 710 | 100 | _ | 710 | MHz | | Rise time | 20% to 80% | _ | _ | 400 | _ | _ | 400 | | | Fall time | 80% to 20% | _ | _ | 400 | _ | <u> </u> | 400 | ps | | Duty cycle | _ | 45 | _ | 55 | 45 | _ | 55 | % | | Spread-spectrum<br>modulating clock<br>frequency | PCI Express<br>(PCIe) | 30 | _ | 33 | 30 | _ | 33 | kHz | | Spread-spectrum<br>downspread | PCle | _ | 0 to -0.5 | _ | _ | 0 to -0.5 | _ | % | | On-chip termination resistors (19) | _ | _ | 100 | _ | _ | 100 | _ | Ω | | Absolute V <sub>MAX</sub> (3) | Dedicated<br>reference<br>clock pin | _ | _ | 1.6 | _ | _ | 1.6 | V | | | RX reference<br>clock pin | _ | _ | 1.2 | _ | _ | 1.2 | % | | Absolute V <sub>MIN</sub> | _ | -0.4 | _ | _ | -0.4 | _ | _ | V | | Peak-to-peak<br>differential input<br>voltage | _ | 200 | _ | 1600 | 200 | _ | 1600 | mV | | V <sub>ICM</sub> (AC coupled) | Dedicated<br>reference<br>clock pin | | 1050/1000 | 2) | | 1050/1000 | 2) | mV | | | RX reference clock pin | 1 | .0/0.9/0.85 | (22) | 1 | V | | | | V <sub>ICM</sub> (DC coupled) | HCSL I/O<br>standard for<br>PCIe<br>reference<br>clock | 250 | _ | 550 | 250 | _ | 550 | mV | Table 28. Transceiver Specifications for Stratix V GT Devices (Part 2 of 5) $^{(1)}$ | Symbol/ | Conditions | S | Transceive<br>peed Grade | | | Transceive<br>Deed Grade | | Unit | |------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|--------|--------------------------|--------------|--------------|--------------------------|-------------|----------| | Description | | Min | Тур | Max | Min | Тур | Max | 1 | | | 100 Hz | _ | _ | -70 | _ | _ | -70 | | | Transmitter REFCLK | 1 kHz | _ | _ | -90 | | _ | -90 | | | Phase Noise (622 | 10 kHz | _ | _ | -100 | _ | _ | -100 | dBc/Hz | | MHz) <sup>(18)</sup> | 100 kHz | _ | _ | -110 | _ | _ | -110 | | | | ≥1 MHz | | _ | -120 | _ | | -120 | 1 | | Transmitter REFCLK<br>Phase Jitter (100<br>MHz) <sup>(15)</sup> | 10 kHz to<br>1.5 MHz<br>(PCle) | _ | _ | 3 | _ | _ | 3 | ps (rms) | | RREF (17) | _ | _ | 1800<br>± 1% | _ | _ | 1800<br>± 1% | _ | Ω | | Transceiver Clocks | | | | | | | | | | fixedclk clock<br>frequency | PCIe<br>Receiver<br>Detect | _ | 100 or<br>125 | _ | _ | 100 or<br>125 | _ | MHz | | Reconfiguration clock<br>(mgmt_clk_clk)<br>frequency | | 100 | _ | 125 | 100 | | 125 | MHz | | Receiver | | | | | | | | | | Supported I/O<br>Standards | _ | | 1.4-V PCML | , 1.5-V PCML | _, 2.5-V PCI | ML, LVPEC | L, and LVDS | 6 | | Data rate<br>(Standard PCS) (21) | GX channels | 600 | _ | 8500 | 600 | _ | 8500 | Mbps | | Data rate<br>(10G PCS) (21) | GX channels | 600 | _ | 12,500 | 600 | _ | 12,500 | Mbps | | Data rate | GT channels | 19,600 | _ | 28,050 | 19,600 | _ | 25,780 | Mbps | | Absolute V <sub>MAX</sub> for a receiver pin <sup>(3)</sup> | GT channels | _ | _ | 1.2 | | _ | 1.2 | V | | Absolute V <sub>MIN</sub> for a receiver pin | GT channels | -0.4 | _ | _ | -0.4 | _ | _ | V | | Maximum peak-to-peak | GT channels | | _ | 1.6 | _ | | 1.6 | V | | differential input<br>voltage V <sub>ID</sub> (diff p-p)<br>before device<br>configuration <sup>(20)</sup> | GX channels | | | | (8) | | | | | | GT channels | | | | | | | | | Maximum peak-to-peak differential input voltage V <sub>ID</sub> (diff p-p) after device configuration (16), (20) | $V_{CCR\_GTB} = 1.05 \text{ V} $ $(V_{ICM} = 0.65 \text{ V})$ | _ | _ | 2.2 | _ | _ | 2.2 | V | | oomiguration ', ' / | 1.4-V PCML, 1.5-V PCML, 2.5-V PCML, LVPECL, 3 | • | • | | | | | | | Minimum differential | GT channels | 200 | _ | _ | 200 | | _ | mV | | eye opening at receiver serial input pins <sup>(4)</sup> , <sup>(20)</sup> | GX channels | | | | (8) | | | | Table 29 shows the $\ensuremath{V_{\text{OD}}}$ settings for the GT channel. Table 29. Typical $\text{V}_{\text{0D}}$ Setting for GT Channel, TX Termination = 100 $\Omega$ | Symbol | V <sub>op</sub> Setting | V <sub>op</sub> Value (mV) | |-------------------------------------------------------------------------|-------------------------|----------------------------| | | 0 | 0 | | | 1 | 200 | | V differential peak to peak tunical (1) | 2 | 400 | | <b>V</b> <sub>OD</sub> differential peak to peak typical <sup>(1)</sup> | 3 | 600 | | | 4 | 800 | | | 5 | 1000 | # Note: (1) Refer to Figure 4. Figure 6 shows the Stratix V DC gain curves for GT channels. # Figure 6. DC Gain Curves for GT Channels # **Transceiver Characterization** This section summarizes the Stratix V transceiver characterization results for compliance with the following protocols: - Interlaken - 40G (XLAUI)/100G (CAUI) - 10GBase-KR - QSGMII - XAUI - SFI - Gigabit Ethernet (Gbe / GIGE) - SPAUI - Serial Rapid IO (SRIO) - CPRI - OBSAI - Hyper Transport (HT) - SATA - SAS - CEI Page 42 Switching Characteristics Table 32. Block Performance Specifications for Stratix V DSP Devices (Part 2 of 2) | Mode | | Peformance | | | | | | | | | |-----------------------|-----|------------|-----------|------|------------------|-----|-----|------|--|--| | | C1 | C2, C2L | 12, 12L | C3 | 13, 13L,<br>13YY | C4 | 14 | Unit | | | | | | Modes us | ing Three | DSPs | • | | | | | | | One complex 18 x 25 | 425 | 425 | 415 | 340 | 340 | 275 | 265 | MHz | | | | Modes using Four DSPs | | | | | | | | | | | | One complex 27 x 27 | 465 | 465 | 465 | 380 | 380 | 300 | 290 | MHz | | | # **Memory Block Specifications** Table 33 lists the Stratix V memory block specifications. Table 33. Memory Block Performance Specifications for Stratix V Devices (1), (2) (Part 1 of 2) | | | Resour | ces Used | Performance | | | | | | | | |--------|------------------------------------|--------|----------|-------------|------------|-----|-----|---------|---------------------|-----|------| | Memory | Mode | ALUTS | Memory | C1 | C2,<br>C2L | C3 | C4 | 12, I2L | 13,<br>13L,<br>13YY | 14 | Unit | | MLAB | Single port, all supported widths | 0 | 1 | 450 | 450 | 400 | 315 | 450 | 400 | 315 | MHz | | | Simple dual-port,<br>x32/x64 depth | 0 | 1 | 450 | 450 | 400 | 315 | 450 | 400 | 315 | MHz | | | Simple dual-port, x16 depth (3) | 0 | 1 | 675 | 675 | 533 | 400 | 675 | 533 | 400 | MHz | | | ROM, all supported widths | 0 | 1 | 600 | 600 | 500 | 450 | 600 | 500 | 450 | MHz | Table 33. Memory Block Performance Specifications for Stratix V Devices (1), (2) (Part 2 of 2) | | | Resour | ces Used | | | Pe | erforman | ce | | | | |---------------|-----------------------------------------------------------------------------------------------------------|--------|----------|-----|------------|-----|----------|---------|---------------------|-----|------| | Memory | Mode | ALUTS | Memory | C1 | C2,<br>C2L | C3 | C4 | 12, 12L | 13,<br>13L,<br>13YY | 14 | Unit | | | Single-port, all supported widths | 0 | 1 | 700 | 700 | 650 | 550 | 700 | 500 | 450 | MHz | | | Simple dual-port, all supported widths | 0 | 1 | 700 | 700 | 650 | 550 | 700 | 500 | 450 | MHz | | | Simple dual-port with<br>the read-during-write<br>option set to <b>Old Data</b> ,<br>all supported widths | 0 | 1 | 525 | 525 | 455 | 400 | 525 | 455 | 400 | MHz | | M20K<br>Block | Simple dual-port with ECC enabled, 512 × 32 | 0 | 1 | 450 | 450 | 400 | 350 | 450 | 400 | 350 | MHz | | - | Simple dual-port with ECC and optional pipeline registers enabled, 512 × 32 | 0 | 1 | 600 | 600 | 500 | 450 | 600 | 500 | 450 | MHz | | | True dual port, all supported widths | 0 | 1 | 700 | 700 | 650 | 550 | 700 | 500 | 450 | MHz | | | ROM, all supported widths | 0 | 1 | 700 | 700 | 650 | 550 | 700 | 500 | 450 | MHz | ### Notes to Table 33: # **Temperature Sensing Diode Specifications** Table 34 lists the internal TSD specification. **Table 34. Internal Temperature Sensing Diode Specification** | Tei | mperature<br>Range | Accuracy | Offset<br>Calibrated<br>Option | Sampling Rate | Conversion<br>Time | Resolution | Minimum<br>Resolution<br>with no<br>Missing Codes | |------|--------------------|----------|--------------------------------|----------------|--------------------|------------|---------------------------------------------------| | -40° | °C to 100°C | ±8°C | No | 1 MHz, 500 KHz | < 100 ms | 8 bits | 8 bits | Table 35 lists the specifications for the Stratix V external temperature sensing diode. Table 35. External Temperature Sensing Diode Specifications for Stratix V Devices | Description | Min | Тур | Max | Unit | |------------------------------------------|-------|-------|-------|------| | I <sub>bias</sub> , diode source current | 8 | _ | 200 | μΑ | | V <sub>bias,</sub> voltage across diode | 0.3 | _ | 0.9 | V | | Series resistance | _ | _ | <1 | Ω | | Diode ideality factor | 1.006 | 1.008 | 1.010 | _ | <sup>(1)</sup> To achieve the maximum memory block performance, use a memory block clock that comes through global clock routing from an on-chip PLL set to **50%** output duty cycle. Use the Quartus II software to report timing for this and other memory block clocking schemes. <sup>(2)</sup> When you use the error detection cyclical redundancy check (CRC) feature, there is no degradation in F<sub>MAX</sub>. <sup>(3)</sup> The F<sub>MAX</sub> specification is only achievable with Fitter options, **MLAB Implementation In 16-Bit Deep Mode** enabled. Page 50 Switching Characteristics Table 40. DQS Phase Offset Delay Per Setting for Stratix V Devices (1), (2) (Part 2 of 2) | Speed Grade | Min | Max | Unit | |-------------|-----|-----|------| | C4,I4 | 8 | 16 | ps | ### Notes to Table 40: - (1) The typical value equals the average of the minimum and maximum values. - (2) The delay settings are linear with a cumulative delay variation of 40 ps for all speed grades. For example, when using a -2 speed grade and applying a 10-phase offset setting to a 90° phase shift at 400 MHz, the expected average cumulative delay is [625 ps + (10 × 10 ps) ± 20 ps] = 725 ps ± 20 ps. Table 41 lists the DQS phase shift error for Stratix V devices. Table 41. DQS Phase Shift Error Specification for DLL-Delayed Clock (t<sub>DQS\_PSERR</sub>) for Stratix V Devices (1) | Number of DQS Delay<br>Buffers | C1 | C2, C2L, I2, I2L | C3, I3, I3L, I3YY | C4,I4 | Unit | |--------------------------------|-----|------------------|-------------------|-------|------| | 1 | 28 | 28 | 30 | 32 | ps | | 2 | 56 | 56 | 60 | 64 | ps | | 3 | 84 | 84 | 90 | 96 | ps | | 4 | 112 | 112 | 120 | 128 | ps | #### Notes to Table 41: Table 42 lists the memory output clock jitter specifications for Stratix V devices. Table 42. Memory Output Clock Jitter Specification for Stratix V Devices (1), (Part 1 of 2) (2), (3) | Clock<br>Network | Parameter | Symbol | C1 | | C2, C2L, I2, I2L | | C3, I3, I3L,<br>I3YY | | C4,I4 | | Unit | |------------------|------------------------------|------------------------|-----------------|-----|------------------|-----|----------------------|------|-------|------|------| | NEIWUIK | | | Min | Max | Min | Max | Min | Max | Min | Max | | | | Clock period jitter | t <sub>JIT(per)</sub> | -50 | 50 | -50 | 50 | -55 | 55 | -55 | 55 | ps | | Regional | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub> | -100 | 100 | -100 | 100 | -110 | 110 | -110 | 110 | ps | | | Duty cycle jitter | $t_{JIT(duty)}$ | -50 | 50 | -50 | 50 | -82.5 | 82.5 | -82.5 | 82.5 | ps | | | Clock period jitter | t <sub>JIT(per)</sub> | -75 | 75 | -75 | 75 | -82.5 | 82.5 | -82.5 | 82.5 | ps | | Global | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub> | -150 | 150 | -150 | 150 | -165 | 165 | -165 | 165 | ps | | | Duty cycle jitter | t <sub>JIT(duty)</sub> | <del>-</del> 75 | 75 | <del>-</del> 75 | 75 | -90 | 90 | -90 | 90 | ps | <sup>(1)</sup> This error specification is the absolute maximum and minimum error. For example, skew on three DQS delay buffers in a −2 speed grade is ±78 ps or ±39 ps. Page 56 Configuration Specification Table 49. DCLK-to-DATA[] Ratio (1) (Part 2 of 2) | Configuration<br>Scheme | Decompression | Design Security | DCLK-to-DATA[]<br>Ratio | | |-------------------------|---------------|-----------------|-------------------------|--| | FPP ×32 | Disabled | Disabled | 1 | | | | Disabled | Enabled | 4 | | | | Enabled | Disabled | 8 | | | | Enabled | Enabled | 8 | | #### Note to Table 49: (1) Depending on the DCLK-to-DATA [] ratio, the host must send a DCLK frequency that is r times the data rate in bytes per second (Bps), or words per second (Wps). For example, in FPP ×16 when the DCLK-to-DATA [] ratio is 2, the DCLK frequency must be 2 times the data rate in Wps. Stratix V devices use the additional clock cycles to decrypt and decompress the configuration data. If the DCLK-to-DATA[] ratio is greater than 1, at the end of configuration, you can only stop the DCLK (DCLK-to-DATA[] ratio -1) clock cycles after the last data is latched into the Stratix V device. Figure 11 shows the configuration interface connections between the Stratix V device and a MAX II or MAX V device for single device configuration. Figure 11. Single Device FPP Configuration Using an External Host ## Notes to Figure 11: - (1) Connect the resistor to a supply that provides an acceptable input signal for the Stratix V device. V<sub>CCPGM</sub> must be high enough to meet the V<sub>IH</sub> specification of the I/O on the device and the external host. Altera recommends powering up all configuration system I/Os with V<sub>CCPGM</sub>. - (2) You can leave the nceo pin unconnected or use it as a user I/O pin when it does not feed another device's nce pin. - (3) The MSEL pin settings vary for different data width, configuration voltage standards, and POR delay. To connect MSEL, refer to the MSEL Pin Settings section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter. - (4) If you use FPP $\times 8$ , use DATA [7..0]. If you use FPP $\times 16$ , use DATA [15..0]. Page 62 Configuration Specification Table 53. AS Timing Parameters for AS $\times$ 1 and AS $\times$ 4 Configurations in Stratix V Devices (1), (2) (Part 2 of 2) | Symbol | Parameter | Minimum | Maximum | Units | |---------------------|---------------------------------------------------|----------------------------------------------------|---------|-------| | t <sub>CD2UM</sub> | CONF_DONE high to user mode (3) | 175 | 437 | μS | | t <sub>CD2CU</sub> | CONF_DONE high to CLKUSR enabled | 4 × maximum DCLK period | _ | _ | | t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | $t_{\text{CD2CU}}$ + (8576 $\times$ CLKUSR period) | _ | _ | #### Notes to Table 53: - (1) The minimum and maximum numbers apply only if you choose the internal oscillator as the clock source for initializing the device. - $(2) \quad t_{\text{CF2CD}}, t_{\text{CF2ST0}}, t_{\text{CFG}}, t_{\text{STATUS}}, \text{ and } t_{\text{CF2ST1}} \text{ timing parameters are identical to the timing parameters for PS mode listed in Table 54 on page 63}.$ - (3) To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on this pin, refer to the Initialization section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter. # **Passive Serial Configuration Timing** Figure 15 shows the timing waveform for a passive serial (PS) configuration when using a MAX II device, MAX V device, or microprocessor as an external host. Figure 15. PS Configuration Timing Waveform (1) #### Notes to Figure 15: - (1) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic high levels. When nCONFIG is pulled low, a reconfiguration cycle begins. - (2) After power-up, the Stratix V device holds nSTATUS low for the time of the POR delay. - (3) After power-up, before and during configuration, CONF DONE is low. - (4) Do not leave DCLK floating after configuration. You can drive it high or low, whichever is more convenient. - (5) DATAO is available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings in the **Device and Pins Option**. - (6) To ensure a successful configuration, send the entire configuration data to the Stratix V device. CONF\_DONE is released high after the Stratix V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode. - (7) After the option bit to enable the INIT DONE pin is configured into the device, the INIT DONE goes low. Configuration Specification Page 63 Table 54 lists the PS configuration timing parameters for Stratix V devices. Table 54. PS Timing Parameters for Stratix V Devices | Symbol | Parameter | Minimum | Maximum | Units | |------------------------|---------------------------------------------------|------------------------------------------------------|----------------------|-------| | t <sub>CF2CD</sub> | nCONFIG low to CONF_DONE low | _ | 600 | ns | | t <sub>CF2ST0</sub> | nCONFIG low to nSTATUS low | _ | 600 | ns | | t <sub>CFG</sub> | nCONFIG low pulse width | 2 | <del></del> | μS | | t <sub>STATUS</sub> | nstatus low pulse width | 268 | 1,506 <sup>(1)</sup> | μS | | t <sub>CF2ST1</sub> | nCONFIG high to nSTATUS high | _ | 1,506 <sup>(2)</sup> | μS | | t <sub>CF2CK</sub> (5) | nCONFIG high to first rising edge on DCLK | 1,506 | <del></del> | μS | | t <sub>ST2CK</sub> (5) | nstatus high to first rising edge of DCLK | 2 | _ | μS | | t <sub>DSU</sub> | DATA[] setup time before rising edge on DCLK | 5.5 | _ | ns | | t <sub>DH</sub> | DATA[] hold time after rising edge on DCLK | 0 | _ | ns | | t <sub>CH</sub> | DCLK high time | $0.45 \times 1/f_{MAX}$ | _ | S | | t <sub>CL</sub> | DCLK low time | $0.45 \times 1/f_{MAX}$ | _ | S | | t <sub>CLK</sub> | DCLK period | 1/f <sub>MAX</sub> | _ | S | | f <sub>MAX</sub> | DCLK frequency | _ | 125 | MHz | | t <sub>CD2UM</sub> | CONF_DONE high to user mode (3) | 175 | 437 | μ\$ | | t <sub>CD2CU</sub> | CONF_DONE high to CLKUSR enabled | 4 × maximum DCLK period | _ | _ | | t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | $t_{\text{CD2CU}}$ + (8576 × CLKUSR period) $^{(4)}$ | _ | _ | ## Notes to Table 54: - (1) This value is applicable if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width. - (2) This value is applicable if you do not delay configuration by externally holding the nSTATUS low. - (3) The minimum and maximum numbers apply only if you choose the internal oscillator as the clock source for initializing the device. - (4) To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the "Initialization" section. - (5) If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification. # Initialization Table 55 lists the initialization clock source option, the applicable configuration schemes, and the maximum frequency. Table 55. Initialization Clock Source Option and the Maximum Frequency | Initialization Clock<br>Source | I:ONTINUIPATION SCHEMES | | Minimum Number of Clock<br>Cycles <sup>(1)</sup> | |--------------------------------|-------------------------|----------|--------------------------------------------------| | Internal Oscillator | AS, PS, FPP | 12.5 MHz | | | CLKUSR | AS, PS, FPP (2) | 125 MHz | 8576 | | DCLK | PS, FPP | 125 MHz | | ### Notes to Table 55: - $(1) \quad \text{The minimum number of clock cycles required for device initialization}.$ - (2) To enable CLKUSR as the initialization clock source, turn on the Enable user-supplied start-up clock (CLKUSR) option in the Quartus II software from the General panel of the Device and Pin Options dialog box. Glossary Page 65 Table 58. IOE Programmable Delay for Stratix V Devices (Part 2 of 2) | Parameter | Parameter Available | Min | Fast | Slow Model | | | | | | | | | |-----------|---------------------|------------|------------|------------|-------|-------|-------|-------|-------|-------------|-------|------| | (1) | Settings | Offset (2) | Industrial | Commercial | C1 | C2 | C3 | C4 | 12 | 13,<br>13YY | 14 | Unit | | D3 | 8 | 0 | 1.587 | 1.699 | 2.793 | 2.793 | 2.992 | 3.192 | 2.811 | 3.047 | 3.257 | ns | | D4 | 64 | 0 | 0.464 | 0.492 | 0.838 | 0.838 | 0.924 | 1.011 | 0.843 | 0.920 | 1.006 | ns | | D5 | 64 | 0 | 0.464 | 0.493 | 0.838 | 0.838 | 0.924 | 1.011 | 0.844 | 0.921 | 1.006 | ns | | D6 | 32 | 0 | 0.229 | 0.244 | 0.415 | 0.415 | 0.458 | 0.503 | 0.418 | 0.456 | 0.499 | ns | ### Notes to Table 58: - (1) You can set this value in the Quartus II software by selecting D1, D2, D3, D5, and D6 in the Assignment Name column of Assignment Editor. - (2) Minimum offset does not include the intrinsic delay. # **Programmable Output Buffer Delay** Table 59 lists the delay chain settings that control the rising and falling edge delays of the output buffer. The default delay is 0 ps. Table 59. Programmable Output Buffer Delay for Stratix V Devices (1) | Symbol | Parameter | Typical | Unit | |---------------------|----------------------------------------|-------------|------| | | | 0 (default) | | | D | Rising and/or falling edge delay 50 75 | 25 | ps | | D <sub>OUTBUF</sub> | | 50 | ps | | | | 75 | ps | # Note to Table 59: # **Glossary** Table 60 lists the glossary for this chapter. Table 60. Glossary (Part 1 of 4) | Letter | Subject | Definitions | | | |--------|--------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--|--| | Α | | | | | | В | _ | _ | | | | С | | | | | | D | _ | <del>-</del> | | | | E | _ | | | | | | f <sub>HSCLK</sub> | Left and right PLL input clock frequency. | | | | F | $f_{HSDR}$ High-speed I/O block—Maximum and minimum <b>LVDS</b> data transfer rate $(f_{HSDR} = 1/TUI)$ , non-DPA. | | | | | | f <sub>HSDRDPA</sub> | High-speed I/O block—Maximum and minimum <b>LVDS</b> data transfer rate (f <sub>HSDRDPA</sub> = 1/TUI), DPA. | | | <sup>(1)</sup> You can set the programmable output buffer delay in the Quartus II software by setting the Output Buffer Delay Control assignment to either positive, negative, or both edges, with the specific values stated here (in ps) for the Output Buffer Delay assignment. Document Revision History Page 69 # **Document Revision History** Table 61 lists the revision history for this chapter. Table 61. Document Revision History (Part 1 of 3) | Date | Version | Changes | | | |---------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | June 2018 | 3.9 | ■ Added the "Stratix V Device Overshoot Duration" figure. | | | | | | ■ Added a footnote to the "High-Speed I/O Specifications for Stratix V Devices" table. | | | | | | ■ Changed the minimum value for t <sub>CD2UMC</sub> in the "PS Timing Parameters for Stratix V Devices" table. | | | | | | ■ Changed the condition for 100-Ω R <sub>D</sub> in the "OCT Without Calibration Resistance Tolerance Specifications for Stratix V Devices" table. | | | | April 2017 | 3.8 | ■ Changed the minimum value for t <sub>CD2UMC</sub> in the "AS Timing Parameters for AS '1 and AS '4 Configurations in Stratix V Devices" table | | | | | | ■ Changed the minimum value for t <sub>CD2UMC</sub> in the "FPP Timing Parameters for Stratix V Devices When the DCLK-to-DATA[] Ratio is >1" table. | | | | | | ■ Changed the minimum value for t <sub>CD2UMC</sub> in the "FPP Timing Parameters for Stratix V Devices When the DCLK-to-DATA[] Ratio is >1" table. | | | | | | ■ Changed the minimum number of clock cycles value in the "Initialization Clock Source Option and the Maximum Frequency" table. | | | | June 2016 | 3.7 | ■ Added the V <sub>ID</sub> minimum specification for LVPECL in the "Differential I/O Standard Specifications for Stratix V Devices" table | | | | | | ■ Added the I <sub>OUT</sub> specification to the "Absolute Maximum Ratings for Stratix V Devices" table. | | | | December 2015 | 3.6 | ■ Added a footnote to the "High-Speed I/O Specifications for Stratix V Devices" table. | | | | D 1 0045 | 015 3.5 | ■ Changed the transmitter, receiver, and ATX PLL data rate specifications in the "Transceiver Specifications for Stratix V GX and GS Devices" table. | | | | December 2015 | | ■ Changed the configuration .rbf sizes in the "Uncompressed .rbf Sizes for Stratix V Devices" table. | | | | | | ■ Changed the data rate specification for transceiver speed grade 3 in the following tables: | | | | | | <ul><li>"Transceiver Specifications for Stratix V GX and GS Devices"</li></ul> | | | | | | ■ "Stratix V Standard PCS Approximate Maximum Date Rate" | | | | | | ■ "Stratix V 10G PCS Approximate Maximum Data Rate" | | | | July 2015 | 3.4 | ■ Changed the conditions for reference clock rise and fall time, and added a note to the "Transceiver Specifications for Stratix V GX and GS Devices" table. | | | | | | Added a note to the "Minimum differential eye opening at receiver serial input pins" specification in the "Transceiver Specifications for Stratix V GX and GS Devices" table. | | | | | | ■ Changed the t <sub>CO</sub> maximum value in the "AS Timing Parameters for AS '1 and AS '4 Configurations in Stratix V Devices" table. | | | | | | ■ Removed the CDR ppm tolerance specification from the "Transceiver Specifications for Stratix V GX and GS Devices" table. | | |