Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 359200 | | Number of Logic Elements/Cells | 952000 | | Total RAM Bits | 53248000 | | Number of I/O | 696 | | Number of Gates | - | | Voltage - Supply | 0.82V ~ 0.88V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 1517-BBGA, FCBGA | | Supplier Device Package | 1517-HBGA (45x45) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/5sgxeabk2h40i3l | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Page 2 Electrical Characteristics Table 1. Stratix V GX and GS Commercial and Industrial Speed Grade Offering (1), (2), (3) (Part 2 of 2) | Transceiver Speed | Core Speed Grade | | | | | | | | | | | |-----------------------|------------------|---------|-----|-----|---------|---------|--------------------|-----|--|--|--| | Grade | C1 | C2, C2L | C3 | C4 | 12, 12L | 13, 13L | I3YY | 14 | | | | | 3 GX channel—8.5 Gbps | _ | Yes | Yes | Yes | _ | Yes | Yes <sup>(4)</sup> | Yes | | | | #### Notes to Table 1: - (1) C = Commercial temperature grade; I = Industrial temperature grade. - (2) Lower number refers to faster speed grade. - (3) C2L, I2L, and I3L speed grades are for low-power devices. - (4) I3YY speed grades can achieve up to 10.3125 Gbps. Table 2 lists the industrial and commercial speed grades for the Stratix V GT devices. Table 2. Stratix V GT Commercial and Industrial Speed Grade Offering (1), (2) | Transacius Crad Crado | Core Speed Grade | | | | | | | | | |----------------------------------------------------|------------------|-----|-----|-----|--|--|--|--|--| | Transceiver Speed Grade | C1 | C2 | 12 | 13 | | | | | | | 2<br>GX channel—12.5 Gbps<br>GT channel—28.05 Gbps | Yes | Yes | _ | _ | | | | | | | 3<br>GX channel—12.5 Gbps<br>GT channel—25.78 Gbps | Yes | Yes | Yes | Yes | | | | | | #### Notes to Table 2: - (1) C = Commercial temperature grade; I = Industrial temperature grade. - (2) Lower number refers to faster speed grade. ### **Absolute Maximum Ratings** Absolute maximum ratings define the maximum operating conditions for Stratix V devices. The values are based on experiments conducted with the devices and theoretical modeling of breakdown and damage mechanisms. The functional operation of the device is not implied for these conditions. Conditions other than those listed in Table 3 may cause permanent damage to the device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse effects on the device. Table 3. Absolute Maximum Ratings for Stratix V Devices (Part 1 of 2) | Symbol | Description | Minimum | Maximum | Unit | |---------------------|------------------------------------------------------------------------|---------|---------|------| | V <sub>CC</sub> | Power supply for core voltage and periphery circuitry | -0.5 | 1.35 | V | | V <sub>CCPT</sub> | Power supply for programmable power technology | -0.5 | 1.8 | V | | V <sub>CCPGM</sub> | Power supply for configuration pins | -0.5 | 3.9 | V | | V <sub>CC_AUX</sub> | Auxiliary supply for the programmable power technology | -0.5 | 3.4 | V | | V <sub>CCBAT</sub> | Battery back-up power supply for design security volatile key register | -0.5 | 3.9 | V | | V <sub>CCPD</sub> | I/O pre-driver power supply | -0.5 | 3.9 | V | | V <sub>CCIO</sub> | I/O power supply | -0.5 | 3.9 | V | Page 6 Electrical Characteristics Table 6. Recommended Operating Conditions for Stratix V Devices (Part 2 of 2) | Symbol | Description | Condition | Min <sup>(4)</sup> | Тур | Max <sup>(4)</sup> | Unit | |--------|-------------------------|--------------|--------------------|-----|--------------------|------| | t | Power supply ramp time | Standard POR | 200 μs | _ | 100 ms | _ | | LRAMP | Fower supply rainp line | Fast POR | 200 μs | _ | 4 ms | _ | #### Notes to Table 6: - (1) $V_{CCPD}$ must be 2.5 V when $V_{CCIO}$ is 2.5, 1.8, 1.5, 1.35, 1.25 or 1.2 V. $V_{CCPD}$ must be 3.0 V when $V_{CCIO}$ is 3.0 V. - (2) If you do not use the design security feature in Stratix V devices, connect V<sub>CCBAT</sub> to a 1.2- to 3.0-V power supply. Stratix V power-on-reset (POR) circuitry monitors V<sub>CCBAT</sub>. Stratix V devices will not exit POR if V<sub>CCBAT</sub> stays at logic low. - (3) C2L and I2L can also be run at 0.90 V for legacy boards that were designed for the C2 and I2 speed grades. - (4) The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements. Table 7 lists the transceiver power supply recommended operating conditions for Stratix V GX, GS, and GT devices. Table 7. Recommended Transceiver Power Supply Operating Conditions for Stratix V GX, GS, and GT Devices (Part 1 of 2) | Symbol | Description | Devices | Minimum <sup>(4)</sup> | Typical | Maximum <sup>(4)</sup> | Unit | |-----------------------|-----------------------------------------------------------------------------------------------|------------|------------------------|---------|------------------------|------| | V <sub>CCA_GXBL</sub> | Transceiver channel PLL power supply (left | GX, GS, GT | 2.85 | 3.0 | 3.15 | V | | (1), (3) | side) | ७४, ७७, ७१ | 2.375 | 2.5 | 2.625 | V | | V <sub>CCA_GXBR</sub> | Transceiver channel PLL power supply (right | GX, GS | 2.85 | 3.0 | 3.15 | V | | $(1), (\overline{3})$ | side) | রম, রহ | 2.375 | 2.5 | 2.625 | V | | V <sub>CCA_GTBR</sub> | Transceiver channel PLL power supply (right side) | GT | 2.85 | 3.0 | 3.15 | V | | | Transceiver hard IP power supply (left side; C1, C2, I2, and I3YY speed grades) | GX, GS, GT | 0.87 | 0.9 | 0.93 | V | | V <sub>CCHIP_L</sub> | Transceiver hard IP power supply (left side; C2L, C3, C4, I2L, I3, I3L, and I4 speed grades) | GX, GS, GT | 0.82 | 0.85 | 0.88 | V | | | Transceiver hard IP power supply (right side; C1, C2, I2, and I3YY speed grades) | GX, GS, GT | 0.87 | 0.9 | 0.93 | V | | $V_{\text{CCHIP}\_R}$ | Transceiver hard IP power supply (right side; C2L, C3, C4, I2L, I3, I3L, and I4 speed grades) | GX, GS, GT | 0.82 | 0.85 | 0.88 | V | | | Transceiver PCS power supply (left side; C1, C2, I2, and I3YY speed grades) | GX, GS, GT | 0.87 | 0.9 | 0.93 | V | | V <sub>CCHSSI_L</sub> | Transceiver PCS power supply (left side; C2L, C3, C4, I2L, I3, I3L, and I4 speed grades) | GX, GS, GT | 0.82 | 0.85 | 0.88 | V | | | Transceiver PCS power supply (right side; C1, C2, I2, and I3YY speed grades) | GX, GS, GT | 0.87 | 0.9 | 0.93 | V | | V <sub>CCHSSI_R</sub> | Transceiver PCS power supply (right side; C2L, C3, C4, I2L, I3, I3L, and I4 speed grades) | GX, GS, GT | 0.82 | 0.85 | 0.88 | V | | | | | 0.82 | 0.85 | 0.88 | | | V <sub>CCR_GXBL</sub> | Receiver analog power supply (left side) | GX, GS, GT | 0.87 | 0.90 | 0.93 | V | | (2) | Treceiver arialog power supply (left side) | un, us, ui | 0.97 | 1.0 | 1.03 | v | | | | | 1.03 | 1.05 | 1.07 | | Electrical Characteristics Page 9 ### I/O Pin Leakage Current Table 9 lists the Stratix V I/O pin leakage current specifications. Table 9. I/O Pin Leakage Current for Stratix V Devices (1) | Symbol | Description | Conditions | Min | Тур | Max | Unit | |-----------------|--------------------|--------------------------------------------|-----|-----|-----|------| | I <sub>I</sub> | Input pin | $V_I = 0 V to V_{CCIOMAX}$ | -30 | _ | 30 | μA | | I <sub>OZ</sub> | Tri-stated I/O pin | $V_0 = 0 V \text{ to } V_{\text{CCIOMAX}}$ | -30 | | 30 | μΑ | #### Note to Table 9: (1) If $V_0 = V_{CCIO}$ to $V_{CCIOMax}$ , 100 $\mu A$ of leakage current per I/O is expected. ### **Bus Hold Specifications** Table 10 lists the Stratix V device family bus hold specifications. Table 10. Bus Hold Parameters for Stratix V Devices | | | | | | | | V | CIO | | | | | | |-------------------------------|-------------------|------------------------------------------------|-------|------|-------|------|-------|------|-------|------|-------|------|------| | Parameter | Symbol | Conditions | 1.2 V | | 1.5 V | | 1.8 V | | 2.5 V | | 3.0 V | | Unit | | | | | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | | | Low<br>sustaining<br>current | I <sub>SUSL</sub> | V <sub>IN</sub> > V <sub>IL</sub><br>(maximum) | 22.5 | _ | 25.0 | _ | 30.0 | _ | 50.0 | _ | 70.0 | _ | μА | | High<br>sustaining<br>current | I <sub>SUSH</sub> | V <sub>IN</sub> < V <sub>IH</sub><br>(minimum) | -22.5 | _ | -25.0 | _ | -30.0 | _ | -50.0 | | -70.0 | _ | μА | | Low<br>overdrive<br>current | I <sub>ODL</sub> | 0V < V <sub>IN</sub> < V <sub>CCIO</sub> | _ | 120 | _ | 160 | _ | 200 | _ | 300 | _ | 500 | μА | | High<br>overdrive<br>current | I <sub>ODH</sub> | 0V < V <sub>IN</sub> < V <sub>CCIO</sub> | _ | -120 | _ | -160 | _ | -200 | _ | -300 | _ | -500 | μА | | Bus-hold<br>trip point | $V_{TRIP}$ | _ | 0.45 | 0.95 | 0.50 | 1.00 | 0.68 | 1.07 | 0.70 | 1.70 | 0.80 | 2.00 | V | ### **On-Chip Termination (OCT) Specifications** If you enable OCT calibration, calibration is automatically performed at power-up for I/Os connected to the calibration block. Table 11 lists the Stratix V OCT termination calibration accuracy specifications. Table 11. OCT Calibration Accuracy Specifications for Stratix V Devices (1) (Part 1 of 2) | Symbol 25 O.B. | | | Calibration Accuracy | | | | | | |---------------------|---------------------------------------------------------------------|--------------------------------------------------|----------------------|-------|----------------|-------|------|--| | Symbol | Description | Conditions | <b>C</b> 1 | C2,I2 | C3,I3,<br>I3YY | C4,I4 | Unit | | | 25-Ω R <sub>S</sub> | Internal series termination with calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15 | ±15 | ±15 | ±15 | % | | Electrical Characteristics Page 15 Table 19. Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications for Stratix V Devices (Part 2 of 2) | I/O Standard | V <sub>IL(D(</sub> | ; <sub>)</sub> (V) | V <sub>IH(D</sub> | <sub>C)</sub> (V) | V <sub>IL(AC)</sub> (V) | V <sub>IH(AC)</sub> (V) | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) | I <sub>ol</sub> (mA) | l <sub>oh</sub> | |---------------------|--------------------|---------------------------|-------------------------|--------------------------|----------------------------|-------------------------|----------------------------|----------------------------|------------------------|-----------------| | i/O Stanuaru | Min | Max | Min | Max | Max | Min | Max | Min | I <sub>OI</sub> (IIIA) | (mA) | | HSTL-18<br>Class I | _ | V <sub>REF</sub> –<br>0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 0.4 | V <sub>CCIO</sub> – 0.4 | 8 | -8 | | HSTL-18<br>Class II | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 0.4 | V <sub>CCIO</sub> – 0.4 | 16 | -16 | | HSTL-15<br>Class I | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 0.4 | V <sub>CCIO</sub> – 0.4 | 8 | -8 | | HSTL-15<br>Class II | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 0.4 | V <sub>CCIO</sub> – 0.4 | 16 | -16 | | HSTL-12<br>Class I | -0.15 | V <sub>REF</sub> – 0.08 | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> – 0.15 | V <sub>REF</sub> + 0.15 | 0.25*<br>V <sub>CCIO</sub> | 0.75*<br>V <sub>CCIO</sub> | 8 | -8 | | HSTL-12<br>Class II | -0.15 | V <sub>REF</sub> – 0.08 | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> –<br>0.15 | V <sub>REF</sub> + 0.15 | 0.25*<br>V <sub>CCIO</sub> | 0.75*<br>V <sub>CCIO</sub> | 16 | -16 | | HSUL-12 | _ | V <sub>REF</sub> – 0.13 | V <sub>REF</sub> + 0.13 | _ | V <sub>REF</sub> – 0.22 | V <sub>REF</sub> + 0.22 | 0.1*<br>V <sub>CCIO</sub> | 0.9*<br>V <sub>CCIO</sub> | _ | | Table 20. Differential SSTL I/O Standards for Stratix V Devices | I/O Standard | | V <sub>CCIO</sub> (V) | | V <sub>SWIN</sub> | V <sub>SWING(DC)</sub> (V) | | V <sub>X(AC)</sub> (V) | | V <sub>SWING(</sub> | <sub>AC)</sub> (V) | |-------------------------|-------|-----------------------|-------|-------------------|----------------------------|------------------------------|------------------------|------------------------------|--------------------------------------------|-----------------------------------------------| | I/O Standard | Min | Тур | Max | Min | Max | Min | Тур | Max | Min | Max | | SSTL-2 Class<br>I, II | 2.375 | 2.5 | 2.625 | 0.3 | V <sub>CCIO</sub> + 0.6 | V <sub>CCIO</sub> /2 – 0.2 | _ | V <sub>CCIO</sub> /2 + 0.2 | 0.62 | V <sub>CCIO</sub> + 0.6 | | SSTL-18 Class<br>I, II | 1.71 | 1.8 | 1.89 | 0.25 | V <sub>CCIO</sub> + 0.6 | V <sub>CCIO</sub> /2 – 0.175 | _ | V <sub>CCIO</sub> /2 + 0.175 | 0.5 | V <sub>CCIO</sub> + 0.6 | | SSTL-15 Class<br>I, II | 1.425 | 1.5 | 1.575 | 0.2 | (1) | V <sub>CCIO</sub> /2 – 0.15 | _ | V <sub>CCIO</sub> /2 + 0.15 | 0.35 | _ | | SSTL-135<br>Class I, II | 1.283 | 1.35 | 1.45 | 0.2 | (1) | V <sub>CCIO</sub> /2 – 0.15 | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> /2 + 0.15 | 2(V <sub>IH(AC)</sub> - V <sub>REF</sub> ) | 2(V <sub>IL(AC)</sub><br>- V <sub>REF</sub> ) | | SSTL-125<br>Class I, II | 1.19 | 1.25 | 1.31 | 0.18 | (1) | V <sub>CCIO</sub> /2 – 0.15 | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> /2 + 0.15 | 2(V <sub>IH(AC)</sub> - V <sub>REF</sub> ) | _ | | SSTL-12<br>Class I, II | 1.14 | 1.2 | 1.26 | 0.18 | _ | V <sub>REF</sub><br>-0.15 | V <sub>CCIO</sub> /2 | V <sub>REF</sub> + 0.15 | -0.30 | 0.30 | ### Note to Table 20: Table 21. Differential HSTL and HSUL I/O Standards for Stratix V Devices (Part 1 of 2) | I/O | | | | V <sub>DIF(DC)</sub> (V) | | V <sub>X(AC)</sub> (V) | | | | V <sub>CM(DC)</sub> (V | V <sub>DIF(AC)</sub> (V) | | | |------------------------|-------|-----|-------|--------------------------|-----|------------------------|-----|------|------|------------------------|--------------------------|-----|-----| | Standard | Min | Тур | Max | Min | Max | Min | Тур | Max | Min | Тур | Max | Min | Max | | HSTL-18<br>Class I, II | 1.71 | 1.8 | 1.89 | 0.2 | _ | 0.78 | _ | 1.12 | 0.78 | _ | 1.12 | 0.4 | _ | | HSTL-15<br>Class I, II | 1.425 | 1.5 | 1.575 | 0.2 | | 0.68 | _ | 0.9 | 0.68 | | 0.9 | 0.4 | _ | <sup>(1)</sup> The maximum value for $V_{SWING(DC)}$ is not defined. However, each single-ended signal needs to be within the respective single-ended limits $(V_{IH(DC)})$ and $V_{IL(DC)})$ . Page 16 Electrical Characteristics Table 21. Differential HSTL and HSUL I/O Standards for Stratix V Devices (Part 2 of 2) | I/O V <sub>CCIO</sub> (V) | | V <sub>DIF(DC)</sub> (V) | | V <sub>X(AC)</sub> (V) | | | | V <sub>CM(DC)</sub> (V | ) | V <sub>DIF(AC)</sub> (V) | | | | |---------------------------|------|--------------------------|------|------------------------|-------------------------|---------------------------------|---------------------------|---------------------------------|---------------------------|---------------------------|---------------------------|------|-----------------------------| | Standard | Min | Тур | Max | Min | Max | Min | Тур | Max | Min | Тур | Max | Min | Max | | HSTL-12<br>Class I, II | 1.14 | 1.2 | 1.26 | 0.16 | V <sub>CCIO</sub> + 0.3 | _ | 0.5*<br>V <sub>CCIO</sub> | _ | 0.4*<br>V <sub>CCIO</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCIO</sub> | 0.3 | V <sub>CCIO</sub><br>+ 0.48 | | HSUL-12 | 1.14 | 1.2 | 1.3 | 0.26 | 0.26 | 0.5*V <sub>CCIO</sub><br>- 0.12 | 0.5*<br>V <sub>CCIO</sub> | 0.5*V <sub>CCIO</sub><br>+ 0.12 | 0.4*<br>V <sub>CCIO</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCIO</sub> | 0.44 | 0.44 | Table 22. Differential I/O Standard Specifications for Stratix V Devices (7) | I/O | Vc | <sub>CIO</sub> (V) | (10) | V <sub>ID</sub> (mV) <sup>(8)</sup> | | | $V_{ICM(DC)}$ (V) | | Vo | D (V) ( | 6) | V <sub>OCM</sub> (V) <sup>(6)</sup> | | | | |------------------------------|-------|--------------------|-------|-------------------------------------|--------------------------|-----|-------------------|--------------------------------|-------|---------|-----|-------------------------------------|-------|------|-------| | Standard | Min | Тур | Max | Min | Condition | Max | Min | Condition | Max | Min | Тур | Max | Min | Тур | Max | | PCML | Trar | nsmitte | | | | | | of the high-s<br>I/O pin speci | | | | | | | . For | | 2.5 V | 2.375 | 2.5 | 2.625 | 100 | V <sub>CM</sub> = | _ | 0.05 | D <sub>MAX</sub> ≤ 700 Mbps | 1.8 | 0.247 | | 0.6 | 1.125 | 1.25 | 1.375 | | LVDS (1) | 2.373 | 2.3 | 2.023 | 100 | 1.25 V | | 1.05 | D <sub>MAX</sub> > 700 Mbps | 1.55 | 0.247 | _ | 0.6 | 1.125 | 1.25 | 1.375 | | BLVDS (5) | 2.375 | 2.5 | 2.625 | 100 | _ | _ | _ | _ | _ | _ | _ | _ | _ | | _ | | RSDS<br>(HIO) <sup>(2)</sup> | 2.375 | 2.5 | 2.625 | 100 | V <sub>CM</sub> = 1.25 V | _ | 0.3 | _ | 1.4 | 0.1 | 0.2 | 0.6 | 0.5 | 1.2 | 1.4 | | Mini-<br>LVDS<br>(HIO) (3) | 2.375 | 2.5 | 2.625 | 200 | _ | 600 | 0.4 | _ | 1.325 | 0.25 | _ | 0.6 | 1 | 1.2 | 1.4 | | LVPECL (4 | _ | _ | _ | 300 | _ | _ | 0.6 | D <sub>MAX</sub> ≤ 700 Mbps | 1.8 | _ | _ | _ | _ | _ | _ | | ), (9) | _ | _ | _ | 300 | _ | _ | 1 | D <sub>MAX</sub> > 700 Mbps | 1.6 | _ | _ | _ | _ | _ | _ | #### Notes to Table 22: - (1) For optimized LVDS receiver performance, the receiver voltage input range must be between 1.0 V to 1.6 V for data rates above 700 Mbps, and 0 V to 1.85 V for data rates below 700 Mbps. - (2) For optimized RSDS receiver performance, the receiver voltage input range must be between 0.25 V to 1.45 V. - (3) For optimized Mini-LVDS receiver performance, the receiver voltage input range must be between 0.3 V to 1.425 V. - (4) For optimized LVPECL receiver performance, the receiver voltage input range must be between 0.85 V to 1.75 V for data rate above 700 Mbps and 0.45 V to 1.95 V for data rate below 700 Mbps. - (5) There are no fixed $V_{\text{ICM}}$ , $V_{\text{OD}}$ , and $V_{\text{OCM}}$ specifications for BLVDS. They depend on the system topology. - (6) RL range: $90 \le RL \le 110 \Omega$ . - (7) The 1.4-V and 1.5-V PCML transceiver I/O standard specifications are described in "Transceiver Performance Specifications" on page 18. - (8) The minimum VID value is applicable over the entire common mode range, VCM. - (9) LVPECL is only supported on dedicated clock input pins. - (10) Differential inputs are powered by VCCPD which requires 2.5 $\rm V.$ ## **Power Consumption** Altera offers two ways to estimate power consumption for a design—the Excel-based Early Power Estimator and the Quartus<sup>®</sup> II PowerPlay Power Analyzer feature. Page 18 Switching Characteristics ## **Switching Characteristics** This section provides performance characteristics of the Stratix V core and periphery blocks. These characteristics can be designated as Preliminary or Final. - Preliminary characteristics are created using simulation results, process data, and other known parameters. The title of these tables show the designation as "Preliminary." - Final numbers are based on actual silicon characterization and testing. The numbers reflect the actual performance of the device under worst-case silicon process, voltage, and junction temperature conditions. There are no designations on finalized tables. ## **Transceiver Performance Specifications** This section describes transceiver performance specifications. Table 23 lists the Stratix V GX and GS transceiver specifications. Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 1 of 7) | Symbol/ | Conditions | Trai | nsceive<br>Grade | r Speed<br>1 | Trar | sceive<br>Grade | r Speed<br>2 | Trar | sceive<br>Grade | r Speed<br>3 | Unit | | | |-----------------------------------------------------|-------------------------------------------------------------------|------------------------------------------------------|------------------|--------------|----------|-----------------|---------------------|-----------|-----------------|--------------|----------|--|--| | Description | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | | | Reference Clock | | | | | | | | | | | | | | | Supported I/O<br>Standards | Dedicated<br>reference<br>clock pin | 1.2-V | PCML, | 1.4-V PCM | L, 1.5-V | PCML, | , 2.5-V PCN<br>HCSL | 1L, Diffe | rential | LVPECL, L\ | /DS, and | | | | Statiuatus | RX reference clock pin | 1.4-V PCML, 1.5-V PCML, 2.5-V PCML, LVPECL, and LVDS | | | | | | | | | | | | | Input Reference<br>Clock Frequency<br>(CMU PLL) (8) | _ | 40 | _ | 710 | 40 | _ | 710 | 40 | _ | 710 | MHz | | | | Input Reference<br>Clock Frequency<br>(ATX PLL) (8) | _ | 100 | _ | 710 | 100 | _ | 710 | 100 | _ | 710 | MHz | | | | Rise time | Measure at<br>±60 mV of<br>differential<br>signal <sup>(26)</sup> | _ | _ | 400 | _ | _ | 400 | _ | _ | 400 | ne | | | | Fall time | Measure at<br>±60 mV of<br>differential<br>signal <sup>(26)</sup> | _ | _ | 400 | _ | _ | 400 | _ | _ | 400 | ps | | | | Duty cycle | _ | 45 | | 55 | 45 | _ | 55 | 45 | | 55 | % | | | | Spread-spectrum<br>modulating clock<br>frequency | PCI Express®<br>(PCIe®) | 30 | _ | 33 | 30 | _ | 33 | 30 | _ | 33 | kHz | | | Page 20 Switching Characteristics Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 3 of 7) | Symbol/ | Conditions | Trai | nsceive<br>Grade | r Speed<br>1 | Trai | sceive<br>Grade | r Speed<br>2 | Trar | sceive<br>Grade | er Speed<br>e 3 | Unit | |------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|------|------------------|--------------|----------|-----------------|--------------|---------|-----------------|--------------------------|------| | Description | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | Reconfiguration<br>clock<br>(mgmt_clk_clk)<br>frequency | _ | 100 | _ | 125 | 100 | _ | 125 | 100 | _ | 125 | MHz | | Receiver | | | | | | | | | | | | | Supported I/O<br>Standards | _ | | | 1.4-V PCMI | _, 1.5-V | PCML, | 2.5-V PCM | L, LVPE | CL, and | d LVDS | | | Data rate<br>(Standard PCS) | _ | 600 | _ | 12200 | 600 | | 12200 | 600 | _ | 8500/<br>10312.5<br>(24) | Mbps | | Data rate<br>(10G PCS) (9), (23) | _ | 600 | _ | 14100 | 600 | _ | 12500 | 600 | _ | 8500/<br>10312.5<br>(24) | Mbps | | Absolute V <sub>MAX</sub> for a receiver pin <sup>(5)</sup> | _ | _ | _ | 1.2 | _ | _ | 1.2 | _ | _ | 1.2 | V | | Absolute V <sub>MIN</sub> for a receiver pin | _ | -0.4 | _ | _ | -0.4 | _ | _ | -0.4 | _ | _ | V | | Maximum peak-<br>to-peak<br>differential input<br>voltage V <sub>ID</sub> (diff p-<br>p) before device<br>configuration (22) | _ | _ | _ | 1.6 | _ | _ | 1.6 | _ | _ | 1.6 | V | | Maximum peak-<br>to-peak | $V_{CCR\_GXB} = 1.0 \text{ V}/1.05 \text{ V} $ $(V_{ICM} = 0.70 \text{ V})$ | _ | _ | 2.0 | _ | _ | 2.0 | _ | _ | 2.0 | V | | differential input voltage V <sub>ID</sub> (diff p-p) after device configuration (18), | $V_{\text{CCR\_GXB}} = 0.90 \text{ V}$ $(V_{\text{ICM}} = 0.6 \text{ V})$ | | | 2.4 | _ | | 2.4 | _ | _ | 2.4 | V | | (22) | $V_{CCR\_GXB} = 0.85 \text{ V}$ $(V_{ICM} = 0.6 \text{ V})$ | _ | _ | 2.4 | _ | _ | 2.4 | _ | _ | 2.4 | V | | Minimum differential eye opening at receiver serial input pins (6), (22), (27) | _ | 85 | _ | _ | 85 | _ | _ | 85 | _ | _ | mV | Table 24 shows the maximum transmitter data rate for the clock network. Table 24. Clock Network Maximum Data Rate Transmitter Specifications (1) | | | ATX PLL | | | CMU PLL (2) | ) | | fPLL | | |-----------------------------------|----------------------------------|--------------------------|------------------------------------------------------|----------------------------------|--------------------------|-------------------------|----------------------------------|--------------------------|-------------------------| | Clock Network | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span | | x1 <sup>(3)</sup> | 14.1 | _ | 6 | 12.5 | _ | 6 | 3.125 | _ | 3 | | x6 <sup>(3)</sup> | _ | 14.1 | 6 | _ | 12.5 | 6 | _ | 3.125 | 6 | | x6 PLL<br>Feedback <sup>(4)</sup> | _ | 14.1 | Side-<br>wide | _ | 12.5 | Side-<br>wide | _ | _ | _ | | xN (PCIe) | _ | 8.0 | 8 | _ | 5.0 | 8 | _ | _ | _ | | xN (Native PHY IP) | 8.0 | 8.0 | Up to 13<br>channels<br>above<br>and<br>below<br>PLL | 7.99 | 7.99 | Up to 13 channels above | 3.125 | 3.125 | Up to 13 channels above | | AN (NAUVE FITTIF) | П | 8.01 to<br>9.8304 | Up to 7<br>channels<br>above<br>and<br>below<br>PLL | · 7.55 | 7.88 | and<br>below<br>PLL | 3.123 | 3.123 | and<br>below<br>PLL | #### Notes to Table 24: <sup>(1)</sup> Valid data rates below the maximum specified in this table depend on the reference clock frequency and the PLL counter settings. Check the MegaWizard message during the PHY IP instantiation. <sup>(2)</sup> ATX PLL is recommended at 8 Gbps and above data rates for improved jitter performance. <sup>(3)</sup> Channel span is within a transceiver bank. <sup>(4)</sup> Side-wide channel bonding is allowed up to the maximum supported by the PHY IP. Table 28. Transceiver Specifications for Stratix V GT Devices (Part 2 of 5) $^{(1)}$ | Symbol/ | Conditions | S | Transceive<br>peed Grade | | | Transceive<br>Deed Grade | | Unit | |------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|--------|--------------------------|--------------|--------------|--------------------------|-------------|----------| | Description | | Min | Тур | Max | Min | Тур | Max | 1 | | | 100 Hz | _ | _ | -70 | _ | _ | -70 | | | Transmitter REFCLK | 1 kHz | _ | _ | -90 | | _ | -90 | | | Phase Noise (622 | 10 kHz | _ | _ | -100 | _ | _ | -100 | dBc/Hz | | MHz) <sup>(18)</sup> | 100 kHz | _ | _ | -110 | _ | _ | -110 | | | | ≥1 MHz | | _ | -120 | _ | | -120 | 1 | | Transmitter REFCLK<br>Phase Jitter (100<br>MHz) <sup>(15)</sup> | 10 kHz to<br>1.5 MHz<br>(PCle) | _ | _ | 3 | _ | _ | 3 | ps (rms) | | RREF (17) | _ | _ | 1800<br>± 1% | _ | _ | 1800<br>± 1% | _ | Ω | | Transceiver Clocks | | | | | | | | | | fixedclk clock<br>frequency | PCIe<br>Receiver<br>Detect | _ | 100 or<br>125 | _ | _ | 100 or<br>125 | _ | MHz | | Reconfiguration clock<br>(mgmt_clk_clk)<br>frequency | | 100 | _ | 125 | 100 | | 125 | MHz | | Receiver | | | | | | | | | | Supported I/O<br>Standards | _ | | 1.4-V PCML | , 1.5-V PCML | _, 2.5-V PCI | ML, LVPEC | L, and LVDS | 6 | | Data rate<br>(Standard PCS) (21) | GX channels | 600 | _ | 8500 | 600 | _ | 8500 | Mbps | | Data rate<br>(10G PCS) (21) | GX channels | 600 | _ | 12,500 | 600 | _ | 12,500 | Mbps | | Data rate | GT channels | 19,600 | _ | 28,050 | 19,600 | _ | 25,780 | Mbps | | Absolute V <sub>MAX</sub> for a receiver pin <sup>(3)</sup> | GT channels | _ | _ | 1.2 | _ | _ | 1.2 | V | | Absolute V <sub>MIN</sub> for a receiver pin | GT channels | -0.4 | _ | _ | -0.4 | _ | _ | V | | Maximum peak-to-peak | GT channels | | _ | 1.6 | _ | | 1.6 | V | | differential input<br>voltage V <sub>ID</sub> (diff p-p)<br>before device<br>configuration <sup>(20)</sup> | GX channels | | | | (8) | | | | | | GT channels | | | | | | | | | Maximum peak-to-peak differential input voltage V <sub>ID</sub> (diff p-p) after device configuration (16), (20) | $V_{CCR\_GTB} = 1.05 \text{ V} $ $(V_{ICM} = 0.65 \text{ V})$ | _ | _ | 2.2 | _ | _ | 2.2 | V | | oomiguration ', ' / | GX channels | | | <u> </u> | (8) | | • | • | | Minimum differential | GT channels | 200 | _ | _ | 200 | | _ | mV | | eye opening at receiver serial input pins <sup>(4)</sup> , <sup>(20)</sup> | GX channels | | | | (8) | | | | Table 28. Transceiver Specifications for Stratix V GT Devices (Part 4 of 5) $^{(1)}$ | Symbol/ | Conditions | | Transceive<br>peed Grade | | | Transceive<br>Deed Grade | | Unit | |-------------------------------------------------------------------------------|----------------------------------------------|--------|--------------------------|--------------------------------|--------|--------------------------|--------------------------------|------| | Description | | Min | Тур | Max | Min | Тур | Max | | | Data rate | GT channels | 19,600 | _ | 28,050 | 19,600 | _ | 25,780 | Mbps | | Differential on-chip | GT channels | _ | 100 | _ | | 100 | <u> </u> | Ω | | termination resistors | GX channels | | | • | (8) | | <u>'</u> | | | \/ | GT channels | _ | 500 | _ | _ | 500 | _ | mV | | V <sub>OCM</sub> (AC coupled) | GX channels | | | • | (8) | | <u>'</u> | | | Diag/Fall time | GT channels | _ | 15 | _ | _ | 15 | _ | ps | | Rise/Fall time | GX channels | | <u>I</u> | | (8) | | | | | Intra-differential pair<br>skew | | | | (8) | | | | | | Intra-transceiver block transmitter channel-to-channel skew GX channels (8) | | | | | | | | | | Inter-transceiver block transmitter channel-to-channel skew GX channels (8) | | | | | | | | | | CMU PLL | | | | | | | | | | Supported Data Range | _ | 600 | _ | 12500 | 600 | _ | 8500 | Mbps | | t <sub>pll_powerdown</sub> (13) | _ | 1 | _ | _ | 1 | _ | _ | μs | | t <sub>pll_lock</sub> (14) | _ | _ | _ | 10 | _ | _ | 10 | μs | | ATX PLL | | | | | | | | | | | VCO post-<br>divider L=2 | 8000 | _ | 12500 | 8000 | _ | 8500 | Mbps | | | L=4 | 4000 | _ | 6600 | 4000 | _ | 6600 | Mbps | | Supported Data Rate | L=8 | 2000 | _ | 3300 | 2000 | _ | 3300 | Mbps | | Range for GX Channels | L=8,<br>Local/Central<br>Clock Divider<br>=2 | 1000 | _ | 1762.5 | 1000 | _ | 1762.5 | Mbps | | Supported Data Rate<br>Range for GT Channels | VCO post-<br>divider L=2 | 9800 | _ | 14025 | 9800 | _ | 12890 | Mbps | | t <sub>pll_powerdown</sub> (13) | _ | 1 | _ | _ | 1 | _ | _ | μs | | t <sub>pll_lock</sub> (14) | _ | _ | _ | 10 | _ | _ | 10 | μs | | fPLL | | | • | | | | | | | Supported Data Range | _ | 600 | _ | 3250/<br>3.125 <sup>(23)</sup> | 600 | _ | 3250/<br>3.125 <sup>(23)</sup> | Mbps | | t <sub>pll_powerdown</sub> (13) | _ | 1 | _ | _ | 1 | _ | _ | μs | Table 29 shows the $\ensuremath{V_{\text{OD}}}$ settings for the GT channel. Table 29. Typical $\text{V}_{\text{0D}}$ Setting for GT Channel, TX Termination = 100 $\Omega$ | Symbol | V <sub>op</sub> Setting | V <sub>op</sub> Value (mV) | |-------------------------------------------------------------------------|-------------------------|----------------------------| | | 0 | 0 | | | 1 | 200 | | V differential peak to peak tunical (1) | 2 | 400 | | <b>V</b> <sub>OD</sub> differential peak to peak typical <sup>(1)</sup> | 3 | 600 | | | 4 | 800 | | | 5 | 1000 | #### Note: (1) Refer to Figure 4. Page 38 Switching Characteristics - XFI - ASI - HiGig/HiGig+ - HiGig2/HiGig2+ - Serial Data Converter (SDC) - GPON - SDI - SONET - Fibre Channel (FC) - PCIe - QPI - SFF-8431 Download the Stratix V Characterization Report Tool to view the characterization report summary for these protocols. ### **Core Performance Specifications** This section describes the clock tree, phase-locked loop (PLL), digital signal processing (DSP), memory blocks, configuration, and JTAG specifications. ### **Clock Tree Specifications** Table 30 lists the clock tree specifications for Stratix V devices. Table 30. Clock Tree Performance for Stratix V Devices (1) | | | Performance | | | | | | | | | |------------------------------|--------------------------|--------------------------|--------|------|--|--|--|--|--|--| | Symbol | C1, C2, C2L, I2, and I2L | C3, I3, I3L, and<br>I3YY | C4, I4 | Unit | | | | | | | | Global and<br>Regional Clock | 717 | 650 | 580 | MHz | | | | | | | | Periphery Clock | 550 | 500 | 500 | MHz | | | | | | | #### Note to Table 30: (1) The Stratix V ES devices are limited to 600 MHz core clock tree performance. Page 42 Switching Characteristics Table 32. Block Performance Specifications for Stratix V DSP Devices (Part 2 of 2) | | | Peformance | | | | | | | | | | |-----------------------|-----|------------|-----------|------|------------------|-----|-----|------|--|--|--| | Mode | C1 | C2, C2L | 12, 12L | C3 | 13, 13L,<br>13YY | C4 | 14 | Unit | | | | | | | Modes us | ing Three | DSPs | • | | | | | | | | One complex 18 x 25 | 425 | 425 | 415 | 340 | 340 | 275 | 265 | MHz | | | | | Modes using Four DSPs | | | | | | | | | | | | | One complex 27 x 27 | 465 | 465 | 465 | 380 | 380 | 300 | 290 | MHz | | | | ## **Memory Block Specifications** Table 33 lists the Stratix V memory block specifications. Table 33. Memory Block Performance Specifications for Stratix V Devices (1), (2) (Part 1 of 2) | | | Resour | ces Used | | | Pe | erforman | ce | | | | |--------|------------------------------------|--------|----------|-----|------------|------------|----------|---------|---------------------|-----|------| | Memory | Mode | ALUTS | Memory | C1 | C2,<br>C2L | <b>C</b> 3 | C4 | 12, I2L | 13,<br>13L,<br>13YY | 14 | Unit | | | Single port, all supported widths | 0 | 1 | 450 | 450 | 400 | 315 | 450 | 400 | 315 | MHz | | MLAB | Simple dual-port,<br>x32/x64 depth | 0 | 1 | 450 | 450 | 400 | 315 | 450 | 400 | 315 | MHz | | IVILAD | Simple dual-port, x16 depth (3) | 0 | 1 | 675 | 675 | 533 | 400 | 675 | 533 | 400 | MHz | | | ROM, all supported widths | 0 | 1 | 600 | 600 | 500 | 450 | 600 | 500 | 450 | MHz | Page 48 Switching Characteristics Figure 7 shows the dynamic phase alignment (DPA) lock time specifications with the DPA PLL calibration option enabled. Figure 7. DPA Lock Time Specification with DPA PLL Calibration Enabled Table 37 lists the DPA lock time specifications for Stratix V devices. Table 37. DPA Lock Time Specifications for Stratix V GX Devices Only (1), (2), (3) | Standard | Training Pattern | Number of Data<br>Transitions in One<br>Repetition of the<br>Training Pattern | Number of<br>Repetitions per 256<br>Data Transitions <sup>(4)</sup> | Maximum | |--------------------|----------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------| | SPI-4 | 00000000001111111111 | 2 | 128 | 640 data transitions | | Parallel Rapid I/O | 00001111 | 2 | 128 | 640 data transitions | | Faranei napiu 1/0 | 10010000 | 4 | 64 | 640 data transitions | | Miscellaneous | 10101010 | 8 | 32 | 640 data transitions | | IVIISCEIIAITEOUS | 01010101 | 8 | 32 | 640 data transitions | #### Notes to Table 37: - (1) The DPA lock time is for one channel. - (2) One data transition is defined as a 0-to-1 or 1-to-0 transition. - (3) The DPA lock time stated in this table applies to both commercial and industrial grade. - (4) This is the number of repetitions for the stated training pattern to achieve the 256 data transitions. Figure 8 shows the **LVDS** soft-clock data recovery (CDR)/DPA sinusoidal jitter tolerance specification for a data rate $\geq$ 1.25 Gbps. Table 38 lists the **LVDS** soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate $\geq$ 1.25 Gbps. Figure 8. LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification for a Data Rate $\geq$ 1.25 Gbps LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification 25 8.5 0.35 0.1 F1 F2 F3 F4 Jitter Frequency (Hz) Table 38. LVDS Soft-CDR/DPA Sinusoidal Jitter Mask Values for a Data Rate $\geq$ 1.25 Gbps | Jitter F | Sinusoidal Jitter (UI) | | |----------|------------------------|--------| | F1 | 10,000 | 25.000 | | F2 | 17,565 | 25.000 | | F3 | 1,493,000 | 0.350 | | F4 | 50,000,000 | 0.350 | Figure 9 shows the **LVDS** soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate < 1.25 Gbps. Figure 9. LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification for a Data Rate < 1.25 Gbps ### DLL Range, DQS Logic Block, and Memory Output Clock Jitter Specifications Table 39 lists the DLL range specification for Stratix V devices. The DLL is always in 8-tap mode in Stratix V devices. Table 39. DLL Range Specifications for Stratix V Devices (1) | C1 | C2, C2L, I2, I2L | C3, I3, I3L, I3YY | C4,I4 | Unit | |---------|------------------|-------------------|---------|------| | 300-933 | 300-933 | 300-890 | 300-890 | MHz | #### Note to Table 39: (1) Stratix V devices support memory interface frequencies lower than 300 MHz, although the reference clock that feeds the DLL must be at least 300 MHz. To support interfaces below 300 MHz, multiply the reference clock feeding the DLL to ensure the frequency is within the supported range of the DLL. Table 40 lists the DQS phase offset delay per stage for Stratix V devices. Table 40. DQS Phase Offset Delay Per Setting for Stratix V Devices (1), (2) (Part 1 of 2) | Speed Grade | Min | Max | Unit | |------------------|-----|-----|------| | C1 | 8 | 14 | ps | | C2, C2L, I2, I2L | 8 | 14 | ps | | C3,I3, I3L, I3YY | 8 | 15 | ps | Configuration Specification Page 53 | Table 46. | JTAG Timino | Parameters a | nd Values | for Stratix V Devices | |-----------|-------------|--------------|-----------|-----------------------| |-----------|-------------|--------------|-----------|-----------------------| | Symbol | Description | Min | Max | Unit | |-------------------|------------------------------------------|-----|-------------------|------| | t <sub>JPH</sub> | JTAG port hold time | 5 | _ | ns | | t <sub>JPCO</sub> | JTAG port clock to output | _ | 11 <sup>(1)</sup> | ns | | t <sub>JPZX</sub> | JTAG port high impedance to valid output | _ | 14 <sup>(1)</sup> | ns | | t <sub>JPXZ</sub> | JTAG port valid output to high impedance | _ | 14 <sup>(1)</sup> | ns | #### Notes to Table 46: - (1) A 1 ns adder is required for each $V_{CCIO}$ voltage step down from 3.0 V. For example, $t_{JPCO}$ = 12 ns if $V_{CCIO}$ of the TDO I/O bank = 2.5 V, or 13 ns if it equals 1.8 V. - (2) The minimum TCK clock period is 167 ns if VCCBAT is within the range 1.2V-1.5V when you perform the volatile key programming. ## **Raw Binary File Size** For the POR delay specification, refer to the "POR Delay Specification" section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices". Table 47 lists the uncompressed raw binary file (.rbf) sizes for Stratix V devices. Table 47. Uncompressed .rbf Sizes for Stratix V Devices | Family | Device | Package | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) (4), (5) | |--------------|--------|------------------------------|--------------------------------|---------------------------------| | | ECCVAO | H35, F40, F35 <sup>(2)</sup> | 213,798,880 | 562,392 | | | 5SGXA3 | H29, F35 <sup>(3)</sup> | 137,598,880 | 564,504 | | | 5SGXA4 | _ | 213,798,880 | 563,672 | | | 5SGXA5 | _ | 269,979,008 | 562,392 | | | 5SGXA7 | _ | 269,979,008 | 562,392 | | Stratix V GX | 5SGXA9 | _ | 342,742,976 | 700,888 | | | 5SGXAB | _ | 342,742,976 | 700,888 | | | 5SGXB5 | _ | 270,528,640 | 584,344 | | | 5SGXB6 | _ | 270,528,640 | 584,344 | | | 5SGXB9 | _ | 342,742,976 | 700,888 | | | 5SGXBB | _ | 342,742,976 | 700,888 | | Chrotin V CT | 5SGTC5 | _ | 269,979,008 | 562,392 | | Stratix V GT | 5SGTC7 | _ | 269,979,008 | 562,392 | | | 5SGSD3 | _ | 137,598,880 | 564,504 | | | FCCCD4 | F1517 | 213,798,880 | 563,672 | | Ctrativ V CC | 5SGSD4 | _ | 137,598,880 | 564,504 | | Stratix V GS | 5SGSD5 | _ | 213,798,880 | 563,672 | | | 5SGSD6 | _ | 293,441,888 | 565,528 | | | 5SGSD8 | _ | 293,441,888 | 565,528 | Page 60 Configuration Specification Table 51 lists the timing parameters for Stratix V devices for FPP configuration when the DCLK-to-DATA [] ratio is more than 1. Table 51. FPP Timing Parameters for Stratix V Devices When the DCLK-to-DATA[] Ratio is >1 $^{(1)}$ | Symbol | Parameter | Minimum | Maximum | Units | |------------------------|---------------------------------------------------|------------------------------------------------------------------|----------------------|-------| | t <sub>CF2CD</sub> | nconfig low to conf_done low | _ | 600 | ns | | t <sub>CF2ST0</sub> | nconfig low to nstatus low | _ | 600 | ns | | t <sub>CFG</sub> | nCONFIG low pulse width | 2 | _ | μS | | t <sub>STATUS</sub> | nstatus low pulse width | 268 | 1,506 <sup>(2)</sup> | μS | | t <sub>CF2ST1</sub> | nconfig high to nstatus high | _ | 1,506 <sup>(2)</sup> | μS | | t <sub>CF2CK</sub> (5) | nconfig high to first rising edge on DCLK | 1,506 | _ | μS | | t <sub>ST2CK</sub> (5) | nstatus high to first rising edge of DCLK | 2 | _ | μS | | t <sub>DSU</sub> | DATA[] setup time before rising edge on DCLK | 5.5 | _ | ns | | t <sub>DH</sub> | DATA[] hold time after rising edge on DCLK | N-1/f <sub>DCLK</sub> <sup>(5)</sup> | _ | S | | t <sub>CH</sub> | DCLK high time | $0.45 \times 1/f_{MAX}$ | _ | S | | t <sub>CL</sub> | DCLK low time | $0.45 \times 1/f_{MAX}$ | _ | S | | t <sub>CLK</sub> | DCLK period | 1/f <sub>MAX</sub> | _ | S | | f | DCLK frequency (FPP ×8/×16) | _ | 125 | MHz | | f <sub>MAX</sub> | DCLK frequency (FPP ×32) | _ | 100 | MHz | | t <sub>R</sub> | Input rise time | _ | 40 | ns | | t <sub>F</sub> | Input fall time | _ | 40 | ns | | t <sub>CD2UM</sub> | CONF_DONE high to user mode (3) | 175 | 437 | μS | | t <sub>CD2CU</sub> | CONF_DONE high to CLKUSR enabled | 4 × maximum DCLK period | _ | _ | | t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | t <sub>CD2CU</sub> +<br>(8576 × CLKUSR<br>period) <sup>(4)</sup> | _ | _ | #### Notes to Table 51: - (1) Use these timing parameters when you use the decompression and design security features. - (2) You can obtain this value if you do not delay configuration by extending the nconfig or nstatus low pulse width. - (3) The minimum and maximum numbers apply only if you use the internal oscillator as the clock source for initializing the device. - (4) To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the Initialization section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter. - (5) N is the DCLK-to-DATA ratio and $f_{DCLK}$ is the DCLK frequency the system is operating. - (6) If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification. Page 64 I/O Timing ## **Remote System Upgrades** Table 56 lists the timing parameter specifications for the remote system upgrade circuitry. **Table 56. Remote System Upgrade Circuitry Timing Specifications** | Parameter | Minimum | Maximum | Unit | |------------------------------|---------|---------|------| | t <sub>RU_nCONFIG</sub> (1) | 250 | _ | ns | | t <sub>RU_nRSTIMER</sub> (2) | 250 | _ | ns | #### Notes to Table 56: - (1) This is equivalent to strobing the reconfiguration input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the Remote System Upgrade State Machine section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter. - (2) This is equivalent to strobing the reset\_timer input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the User Watchdog Timer section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter. ### **User Watchdog Internal Circuitry Timing Specification** Table 57 lists the operating range of the 12.5-MHz internal oscillator. Table 57. 12.5-MHz Internal Oscillator Specifications | Minimum | Typical | Maximum | Units | |---------|---------|---------|-------| | 5.3 | 7.9 | 12.5 | MHz | ## I/O Timing Altera offers two ways to determine I/O timing—the Excel-based I/O Timing and the Quartus II Timing Analyzer. Excel-based I/O timing provides pin timing performance for each device density and speed grade. The data is typically used prior to designing the FPGA to get an estimate of the timing budget as part of the link timing analysis. The Quartus II Timing Analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after you complete place-and-route. You can download the Excel-based I/O Timing spreadsheet from the Stratix V Devices Documentation web page. ## **Programmable IOE Delay** Table 58 lists the Stratix V IOE programmable delay settings. Table 58. IOE Programmable Delay for Stratix V Devices (Part 1 of 2) | Doromotor | Avoilable | Min Fast Model | | | | Slow Model | | | | | | | |---------------|-----------------------|----------------|------------|------------|-------|------------|-------|-------|-------|-------------|-------|------| | Parameter (1) | Available<br>Settings | Offset<br>(2) | Industrial | Commercial | C1 | C2 | C3 | C4 | 12 | 13,<br>13YY | 14 | Unit | | D1 | 64 | 0 | 0.464 | 0.493 | 0.838 | 0.838 | 0.924 | 1.011 | 0.844 | 0.921 | 1.006 | ns | | D2 | 32 | 0 | 0.230 | 0.244 | 0.415 | 0.415 | 0.459 | 0.503 | 0.417 | 0.456 | 0.500 | ns | Glossary Page 65 Table 58. IOE Programmable Delay for Stratix V Devices (Part 2 of 2) | Parameter | Available | Min | Fast | Fast Model | | Slow Model | | | | | | | |-----------|-----------|------------|------------|------------|-------|------------|-------|-------|-------|-------------|-------|------| | (1) | Settings | Offset (2) | Industrial | Commercial | C1 | C2 | C3 | C4 | 12 | 13,<br>13YY | 14 | Unit | | D3 | 8 | 0 | 1.587 | 1.699 | 2.793 | 2.793 | 2.992 | 3.192 | 2.811 | 3.047 | 3.257 | ns | | D4 | 64 | 0 | 0.464 | 0.492 | 0.838 | 0.838 | 0.924 | 1.011 | 0.843 | 0.920 | 1.006 | ns | | D5 | 64 | 0 | 0.464 | 0.493 | 0.838 | 0.838 | 0.924 | 1.011 | 0.844 | 0.921 | 1.006 | ns | | D6 | 32 | 0 | 0.229 | 0.244 | 0.415 | 0.415 | 0.458 | 0.503 | 0.418 | 0.456 | 0.499 | ns | #### Notes to Table 58: - (1) You can set this value in the Quartus II software by selecting D1, D2, D3, D5, and D6 in the Assignment Name column of Assignment Editor. - (2) Minimum offset does not include the intrinsic delay. ### **Programmable Output Buffer Delay** Table 59 lists the delay chain settings that control the rising and falling edge delays of the output buffer. The default delay is 0 ps. Table 59. Programmable Output Buffer Delay for Stratix V Devices (1) | Symbol Parameter | | Typical | Unit | |---------------------|----------------------------|-------------|------| | | | 0 (default) | ps | | D | Rising and/or falling edge | 25 | ps | | D <sub>OUTBUF</sub> | delay | 50 | ps | | | | 75 | ps | ### Note to Table 59: ## **Glossary** Table 60 lists the glossary for this chapter. Table 60. Glossary (Part 1 of 4) | Letter | Subject | Definitions | |--------|----------------------|---------------------------------------------------------------------------------------------------------------| | Α | | | | В | _ | _ | | С | | | | D | _ | _ | | E | _ | | | F | f <sub>HSCLK</sub> | Left and right PLL input clock frequency. | | | f <sub>HSDR</sub> | High-speed I/O block—Maximum and minimum <b>LVDS</b> data transfer rate (f <sub>HSDR</sub> = 1/TUI), non-DPA. | | | f <sub>HSDRDPA</sub> | High-speed I/O block—Maximum and minimum <b>LVDS</b> data transfer rate (f <sub>HSDRDPA</sub> = 1/TUI), DPA. | <sup>(1)</sup> You can set the programmable output buffer delay in the Quartus II software by setting the Output Buffer Delay Control assignment to either positive, negative, or both edges, with the specific values stated here (in ps) for the Output Buffer Delay assignment. Glossary Page 67 Table 60. Glossary (Part 3 of 4) | Letter | Subject | Definitions | |--------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | SW (sampling window) | Timing Diagram—the period of time during which the data must be valid in order to capture it correctly. The setup and hold times determine the ideal strobe position within the sampling window, as shown: Bit Time 0.5 x TCCS RSKM Sampling Window (SW) 0.5 x TCCS | | S | Single-ended<br>voltage<br>referenced I/O<br>standard | The JEDEC standard for <b>SSTL</b> and <b>HSTL</b> I/O defines both the AC and DC input signal values. The AC values indicate the voltage levels at which the receiver must meet its timing specifications. The DC values indicate the voltage levels at which the final logic state of the receiver is unambiguously defined. After the receiver input has crossed the AC value, the receiver changes to the new logic state. The new logic state is then maintained as long as the input stays beyond the DC threshold. This approach is intended to provide predictable receiver timing in the presence of input waveform ringing: Single-Ended Voltage Referenced I/O Standard VIHACO VIHACO VIHACO VILLOCO VI | | Т | t <sub>C</sub> TCCS (channel- | High-speed receiver and transmitter input and output clock period. The timing difference between the fastest and slowest output edges, including $t_{\rm CO}$ variation and clock skew, across channels driven by the same PLL. The clock is included in the TCCS | | | to-channel-skew) | measurement (refer to the <i>Timing Diagram</i> figure under <b>SW</b> in this table). | | | t <sub>DUTY</sub> | High-speed I/O block—Duty cycle on the high-speed transmitter output clock. Timing Unit Interval (TUI) | | | | The timing budget allowed for skew, propagation delays, and the data sampling window. $(TUI = 1/(receiver input clock frequency multiplication factor) = t_c/w$ | | | t <sub>FALL</sub> | Signal high-to-low transition time (80-20%) | | | t <sub>INCCJ</sub> | Cycle-to-cycle jitter tolerance on the PLL clock input. | | | t <sub>OUTPJ_IO</sub> | Period jitter on the general purpose I/O driven by a PLL. | | | t <sub>OUTPJ_DC</sub> | Period jitter on the dedicated clock output driven by a PLL. | | | t <sub>RISE</sub> | Signal low-to-high transition time (20-80%) | | U | _ | _ |