Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ## **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 359200 | | Number of Logic Elements/Cells | 952000 | | Total RAM Bits | 53248000 | | Number of I/O | 696 | | Number of Gates | - | | Voltage - Supply | 0.82V ~ 0.88V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 1517-BBGA, FCBGA | | Supplier Device Package | 1517-HBGA (45x45) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/5sgxeabk2h40i3n | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Page 2 Electrical Characteristics Table 1. Stratix V GX and GS Commercial and Industrial Speed Grade Offering (1), (2), (3) (Part 2 of 2) | Transceiver Speed | | | | Core Spe | ed Grade | | | | |-----------------------|----|---------|-----|----------|----------|---------|--------------------|-----| | Grade | C1 | C2, C2L | C3 | C4 | 12, 12L | 13, 13L | I3YY | 14 | | 3 GX channel—8.5 Gbps | _ | Yes | Yes | Yes | _ | Yes | Yes <sup>(4)</sup> | Yes | #### Notes to Table 1: - (1) C = Commercial temperature grade; I = Industrial temperature grade. - (2) Lower number refers to faster speed grade. - (3) C2L, I2L, and I3L speed grades are for low-power devices. - (4) I3YY speed grades can achieve up to 10.3125 Gbps. Table 2 lists the industrial and commercial speed grades for the Stratix V GT devices. Table 2. Stratix V GT Commercial and Industrial Speed Grade Offering (1), (2) | Transacius Crad Crado | Core Speed Grade | | | | | | |----------------------------------------------------|------------------|-----|-----|-----|--|--| | Transceiver Speed Grade | C1 | C2 | 12 | 13 | | | | 2<br>GX channel—12.5 Gbps<br>GT channel—28.05 Gbps | Yes | Yes | _ | _ | | | | 3<br>GX channel—12.5 Gbps<br>GT channel—25.78 Gbps | Yes | Yes | Yes | Yes | | | #### Notes to Table 2: - (1) C = Commercial temperature grade; I = Industrial temperature grade. - (2) Lower number refers to faster speed grade. ## **Absolute Maximum Ratings** Absolute maximum ratings define the maximum operating conditions for Stratix V devices. The values are based on experiments conducted with the devices and theoretical modeling of breakdown and damage mechanisms. The functional operation of the device is not implied for these conditions. Conditions other than those listed in Table 3 may cause permanent damage to the device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse effects on the device. Table 3. Absolute Maximum Ratings for Stratix V Devices (Part 1 of 2) | Symbol | Description | Minimum | Maximum | Unit | |---------------------|------------------------------------------------------------------------|---------|---------|------| | V <sub>CC</sub> | Power supply for core voltage and periphery circuitry | -0.5 | 1.35 | V | | V <sub>CCPT</sub> | Power supply for programmable power technology | -0.5 | 1.8 | V | | V <sub>CCPGM</sub> | Power supply for configuration pins | -0.5 | 3.9 | V | | V <sub>CC_AUX</sub> | Auxiliary supply for the programmable power technology | -0.5 | 3.4 | V | | V <sub>CCBAT</sub> | Battery back-up power supply for design security volatile key register | -0.5 | 3.9 | V | | V <sub>CCPD</sub> | I/O pre-driver power supply | -0.5 | 3.9 | V | | V <sub>CCIO</sub> | I/O power supply | -0.5 | 3.9 | V | Electrical Characteristics Page 5 ## **Recommended Operating Conditions** This section lists the functional operating limits for the AC and DC parameters for Stratix V devices. Table 6 lists the steady-state voltage and current values expected from Stratix V devices. Power supply ramps must all be strictly monotonic, without plateaus. Table 6. Recommended Operating Conditions for Stratix V Devices (Part 1 of 2) | Symbol | Description | Condition | Min <sup>(4)</sup> | Тур | Max <sup>(4)</sup> | Unit | |----------------------------------|--------------------------------------------------------------------------------------------------------|------------|--------------------|------|--------------------|------| | | Core voltage and periphery circuitry power supply (C1, C2, I2, and I3YY speed grades) | _ | 0.87 | 0.9 | 0.93 | V | | V <sub>CC</sub> | Core voltage and periphery circuitry power supply (C2L, C3, C4, I2L, I3, I3L, and I4 speed grades) (3) | _ | 0.82 | 0.85 | 0.88 | V | | V <sub>CCPT</sub> | Power supply for programmable power technology | _ | 1.45 | 1.50 | 1.55 | V | | V <sub>CC_AUX</sub> | Auxiliary supply for the programmable power technology | _ | 2.375 | 2.5 | 2.625 | V | | V (1) | I/O pre-driver (3.0 V) power supply | | 2.85 | 3.0 | 3.15 | V | | V <sub>CCPD</sub> <sup>(1)</sup> | I/O pre-driver (2.5 V) power supply | | 2.375 | 2.5 | 2.625 | V | | | I/O buffers (3.0 V) power supply | _ | 2.85 | 3.0 | 3.15 | ٧ | | | I/O buffers (2.5 V) power supply | _ | 2.375 | 2.5 | 2.625 | V | | | I/O buffers (1.8 V) power supply | _ | 1.71 | 1.8 | 1.89 | ٧ | | $V_{CCIO}$ | I/O buffers (1.5 V) power supply | _ | 1.425 | 1.5 | 1.575 | V | | | I/O buffers (1.35 V) power supply | | 1.283 | 1.35 | 1.45 | V | | | I/O buffers (1.25 V) power supply | | 1.19 | 1.25 | 1.31 | V | | | I/O buffers (1.2 V) power supply | _ | 1.14 | 1.2 | 1.26 | V | | | Configuration pins (3.0 V) power supply | | 2.85 | 3.0 | 3.15 | V | | $V_{CCPGM}$ | Configuration pins (2.5 V) power supply | _ | 2.375 | 2.5 | 2.625 | V | | | Configuration pins (1.8 V) power supply | _ | 1.71 | 1.8 | 1.89 | V | | V <sub>CCA_FPLL</sub> | PLL analog voltage regulator power supply | | 2.375 | 2.5 | 2.625 | V | | V <sub>CCD_FPLL</sub> | PLL digital voltage regulator power supply | | 1.45 | 1.5 | 1.55 | V | | V <sub>CCBAT</sub> (2) | Battery back-up power supply (For design security volatile key register) | _ | 1.2 | _ | 3.0 | V | | V <sub>I</sub> | DC input voltage | _ | -0.5 | _ | 3.6 | V | | V <sub>0</sub> | Output voltage | _ | 0 | _ | V <sub>CCIO</sub> | V | | т. | Operating junction temperature | Commercial | 0 | _ | 85 | °C | | T <sub>J</sub> | Operating junction temperature | Industrial | -40 | _ | 100 | °C | Electrical Characteristics Page 9 ## I/O Pin Leakage Current Table 9 lists the Stratix V I/O pin leakage current specifications. Table 9. I/O Pin Leakage Current for Stratix V Devices (1) | Symbol | Description | Conditions | Min | Тур | Max | Unit | |-----------------|--------------------|--------------------------------------------|-----|-----|-----|------| | I <sub>I</sub> | Input pin | $V_I = 0 V to V_{CCIOMAX}$ | -30 | _ | 30 | μA | | I <sub>OZ</sub> | Tri-stated I/O pin | $V_0 = 0 V \text{ to } V_{\text{CCIOMAX}}$ | -30 | | 30 | μΑ | ### Note to Table 9: (1) If $V_0 = V_{CCIO}$ to $V_{CCIOMax}$ , 100 $\mu A$ of leakage current per I/O is expected. ## **Bus Hold Specifications** Table 10 lists the Stratix V device family bus hold specifications. Table 10. Bus Hold Parameters for Stratix V Devices | | | | V <sub>CCIO</sub> | | | | | | | | | | | |-------------------------------|-------------------|------------------------------------------------|-------------------|------|-------|------|-------|------|-------|------|-------|------|------| | Parameter | Symbol | Conditions | 1.2 | 2 V | 1.9 | 5 V | 1.8 | B V | 2. | 5 V | 3.0 | V | Unit | | | | | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | | | Low<br>sustaining<br>current | I <sub>SUSL</sub> | V <sub>IN</sub> > V <sub>IL</sub><br>(maximum) | 22.5 | _ | 25.0 | _ | 30.0 | _ | 50.0 | _ | 70.0 | _ | μА | | High<br>sustaining<br>current | I <sub>SUSH</sub> | V <sub>IN</sub> < V <sub>IH</sub><br>(minimum) | -22.5 | _ | -25.0 | _ | -30.0 | _ | -50.0 | | -70.0 | | μА | | Low<br>overdrive<br>current | I <sub>ODL</sub> | 0V < V <sub>IN</sub> < V <sub>CCIO</sub> | _ | 120 | _ | 160 | _ | 200 | _ | 300 | _ | 500 | μА | | High<br>overdrive<br>current | I <sub>ODH</sub> | 0V < V <sub>IN</sub> < V <sub>CCIO</sub> | _ | -120 | _ | -160 | _ | -200 | _ | -300 | _ | -500 | μА | | Bus-hold<br>trip point | $V_{TRIP}$ | _ | 0.45 | 0.95 | 0.50 | 1.00 | 0.68 | 1.07 | 0.70 | 1.70 | 0.80 | 2.00 | V | ## **On-Chip Termination (OCT) Specifications** If you enable OCT calibration, calibration is automatically performed at power-up for I/Os connected to the calibration block. Table 11 lists the Stratix V OCT termination calibration accuracy specifications. Table 11. OCT Calibration Accuracy Specifications for Stratix V Devices (1) (Part 1 of 2) | | | | | Calibration Accuracy | | | | | |---------------------|---------------------------------------------------------------------|--------------------------------------------------|------------|----------------------|----------------|-------|------|--| | Symbol | Description | Conditions | <b>C</b> 1 | C2,I2 | C3,I3,<br>I3YY | C4,I4 | Unit | | | 25-Ω R <sub>S</sub> | Internal series termination with calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15 | ±15 | ±15 | ±15 | % | | Page 10 Electrical Characteristics Table 11. OCT Calibration Accuracy Specifications for Stratix V Devices (1) (Part 2 of 2) | | | | Calibration Accuracy | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|----------------------|------------|----------------|------------|------| | Symbol | Description | Conditions | C1 | C2,I2 | C3,I3,<br>I3YY | C4,I4 | Unit | | 50-Ω R <sub>S</sub> | Internal series termination with calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15 | ±15 | ±15 | ±15 | % | | $34\text{-}\Omega$ and $40\text{-}\Omega$ $R_S$ | Internal series termination with calibration (34- $\Omega$ and 40- $\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35,<br>1.25, 1.2 V | ±15 | ±15 | ±15 | ±15 | % | | $48$ - $\Omega$ , $60$ - $\Omega$ , $80$ - $\Omega$ , and $240$ - $\Omega$ R <sub>S</sub> | Internal series termination with calibration (48- $\Omega$ , 60- $\Omega$ , 80- $\Omega$ , and 240- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 V | ±15 | ±15 | ±15 | ±15 | % | | 50-Ω R <sub>T</sub> | Internal parallel termination with calibration (50-Ω setting) | V <sub>CCIO</sub> = 2.5, 1.8,<br>1.5, 1.2 V | -10 to +40 | -10 to +40 | -10 to +40 | -10 to +40 | % | | $\begin{array}{c} 20\text{-}\Omega,30\text{-}\Omega,\\ 40\text{-}\Omega,60\text{-}\Omega,\\ \text{and}\\ 120\text{-}\OmegaR_T \end{array}$ | Internal parallel termination with calibration (20- $\Omega$ , 30- $\Omega$ , 40- $\Omega$ , 60- $\Omega$ , and 120- $\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35,<br>1.25 V | -10 to +40 | -10 to +40 | -10 to +40 | -10 to +40 | % | | 60- $\Omega$ and 120- $\Omega$ R <sub>T</sub> | Internal parallel termination with calibration (60- $\Omega$ and 120- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 | -10 to +40 | -10 to +40 | -10 to +40 | -10 to +40 | % | | $\begin{array}{c} \textbf{25-}\Omega \\ \textbf{R}_{S\_left\_shift} \end{array}$ | Internal left shift series termination with calibration (25- $\Omega$ R <sub>S_left_shift</sub> setting) | V <sub>CCIO</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15 | ±15 | ±15 | ±15 | % | ## Note to Table 11: Table 12 lists the Stratix V OCT without calibration resistance tolerance to PVT changes. Table 12. OCT Without Calibration Resistance Tolerance Specifications for Stratix V Devices (Part 1 of 2) | | | | Resistance Tolerance | | | | | |-----------------------------|------------------------------------------------------------------------|-----------------------------------|----------------------|-------|-----------------|--------|------| | Symbol | Description | Conditions | <b>C</b> 1 | C2,I2 | C3, I3,<br>I3YY | C4, I4 | Unit | | 25-Ω R, 50-Ω R <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CC10</sub> = 3.0 and 2.5 V | ±30 | ±30 | ±40 | ±40 | % | | 25-Ω R <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CC10</sub> = 1.8 and 1.5 V | ±30 | ±30 | ±40 | ±40 | % | | 25-Ω R <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 V | ±35 | ±35 | ±50 | ±50 | % | <sup>(1)</sup> OCT calibration accuracy is valid at the time of calibration only. Page 12 Electrical Characteristics Table 13. OCT Variation after Power-Up Calibration for Stratix V Devices (Part 2 of 2) (1) | Symbol | Description | V <sub>CCIO</sub> (V) | Typical | Unit | |--------|------------------------------------------------------|-----------------------|---------|------| | | | 3.0 | 0.189 | | | | OCT variation with temperature without recalibration | 2.5 | 0.208 | %/°C | | dR/dT | | 1.8 | 0.266 | | | | | 1.5 | 0.273 | | | | | 1.2 | 0.317 | | ### Note to Table 13: (1) Valid for a $V_{\text{CCIO}}$ range of $\pm 5\%$ and a temperature range of $0^\circ$ to $85^\circ\text{C}.$ ## **Pin Capacitance** Table 14 lists the Stratix V device family pin capacitance. **Table 14. Pin Capacitance for Stratix V Devices** | Symbol | | | Unit | |--------------------|------------------------------------------------------------------|---|------| | C <sub>IOTB</sub> | Input capacitance on the top and bottom I/O pins | 6 | pF | | C <sub>IOLR</sub> | Input capacitance on the left and right I/O pins | 6 | pF | | C <sub>OUTFB</sub> | Input capacitance on dual-purpose clock output and feedback pins | 6 | pF | ## **Hot Socketing** Table 15 lists the hot socketing specifications for Stratix V devices. Table 15. Hot Socketing Specifications for Stratix V Devices | Symbol | Description | Maximum | |---------------------------|--------------------------------------------|---------------------| | I <sub>IOPIN (DC)</sub> | DC current per I/O pin | 300 μΑ | | I <sub>IOPIN (AC)</sub> | AC current per I/O pin | 8 mA <sup>(1)</sup> | | I <sub>XCVR-TX (DC)</sub> | DC current per transceiver transmitter pin | 100 mA | | I <sub>XCVR-RX (DC)</sub> | DC current per transceiver receiver pin | 50 mA | ## Note to Table 15: (1) The I/O ramp rate is 10 ns or more. For ramp rates faster than 10 ns, $|I_{IOPIN}| = C dv/dt$ , in which C is the I/O pin capacitance and dv/dt is the slew rate. Electrical Characteristics Page 15 Table 19. Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications for Stratix V Devices (Part 2 of 2) | I/O Standard | V <sub>IL(D(</sub> | ; <sub>)</sub> (V) | V <sub>IH(D</sub> | <sub>C)</sub> (V) | V <sub>IL(AC)</sub> (V) | V <sub>IH(AC)</sub> (V) | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) | I <sub>ol</sub> (mA) | l <sub>oh</sub> | |---------------------|--------------------|---------------------------|-------------------------|--------------------------|----------------------------|-------------------------|----------------------------|----------------------------|------------------------|-----------------| | i/O Stanuaru | Min | Max | Min | Max | Max | Min | Max | Min | I <sub>OI</sub> (IIIA) | (mA) | | HSTL-18<br>Class I | _ | V <sub>REF</sub> –<br>0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 0.4 | V <sub>CCIO</sub> – 0.4 | 8 | -8 | | HSTL-18<br>Class II | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 0.4 | V <sub>CCIO</sub> – 0.4 | 16 | -16 | | HSTL-15<br>Class I | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 0.4 | V <sub>CCIO</sub> – 0.4 | 8 | -8 | | HSTL-15<br>Class II | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 0.4 | V <sub>CCIO</sub> – 0.4 | 16 | -16 | | HSTL-12<br>Class I | -0.15 | V <sub>REF</sub> – 0.08 | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> – 0.15 | V <sub>REF</sub> + 0.15 | 0.25*<br>V <sub>CCIO</sub> | 0.75*<br>V <sub>CCIO</sub> | 8 | -8 | | HSTL-12<br>Class II | -0.15 | V <sub>REF</sub> – 0.08 | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> –<br>0.15 | V <sub>REF</sub> + 0.15 | 0.25*<br>V <sub>CCIO</sub> | 0.75*<br>V <sub>CCIO</sub> | 16 | -16 | | HSUL-12 | _ | V <sub>REF</sub> – 0.13 | V <sub>REF</sub> + 0.13 | _ | V <sub>REF</sub> – 0.22 | V <sub>REF</sub> + 0.22 | 0.1*<br>V <sub>CCIO</sub> | 0.9*<br>V <sub>CCIO</sub> | _ | | Table 20. Differential SSTL I/O Standards for Stratix V Devices | I/O Standard | | V <sub>CCIO</sub> (V) | | V <sub>SWIN</sub> | <sub>G(DC)</sub> (V) | | V <sub>X(AC)</sub> (V) | | V <sub>SWING(</sub> | <sub>AC)</sub> (V) | |-------------------------|-------|-----------------------|-------|-------------------|-------------------------|------------------------------|------------------------|------------------------------|--------------------------------------------|-----------------------------------------------| | I/O Standard | Min | Тур | Max | Min | Max | Min | Тур | Max | Min | Max | | SSTL-2 Class<br>I, II | 2.375 | 2.5 | 2.625 | 0.3 | V <sub>CCIO</sub> + 0.6 | V <sub>CCIO</sub> /2 – 0.2 | _ | V <sub>CCIO</sub> /2 + 0.2 | 0.62 | V <sub>CCIO</sub> + 0.6 | | SSTL-18 Class<br>I, II | 1.71 | 1.8 | 1.89 | 0.25 | V <sub>CCIO</sub> + 0.6 | V <sub>CCIO</sub> /2 – 0.175 | _ | V <sub>CCIO</sub> /2 + 0.175 | 0.5 | V <sub>CCIO</sub> + 0.6 | | SSTL-15 Class<br>I, II | 1.425 | 1.5 | 1.575 | 0.2 | (1) | V <sub>CCIO</sub> /2 – 0.15 | _ | V <sub>CCIO</sub> /2 + 0.15 | 0.35 | _ | | SSTL-135<br>Class I, II | 1.283 | 1.35 | 1.45 | 0.2 | (1) | V <sub>CCIO</sub> /2 – 0.15 | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> /2 + 0.15 | 2(V <sub>IH(AC)</sub> - V <sub>REF</sub> ) | 2(V <sub>IL(AC)</sub><br>- V <sub>REF</sub> ) | | SSTL-125<br>Class I, II | 1.19 | 1.25 | 1.31 | 0.18 | (1) | V <sub>CCIO</sub> /2 – 0.15 | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> /2 + 0.15 | 2(V <sub>IH(AC)</sub> - V <sub>REF</sub> ) | _ | | SSTL-12<br>Class I, II | 1.14 | 1.2 | 1.26 | 0.18 | _ | V <sub>REF</sub><br>-0.15 | V <sub>CCIO</sub> /2 | V <sub>REF</sub> + 0.15 | -0.30 | 0.30 | ## Note to Table 20: Table 21. Differential HSTL and HSUL I/O Standards for Stratix V Devices (Part 1 of 2) | I/O | | V <sub>CCIO</sub> (V) | | V <sub>DIF(</sub> | <sub>DC)</sub> (V) | V <sub>X(AC)</sub> (V) | | | | V <sub>CM(DC)</sub> (V | V <sub>DIF(AC)</sub> (V) | | | |------------------------|-------|-----------------------|-------|-------------------|--------------------|------------------------|-----|------|------|------------------------|--------------------------|-----|-----| | Standard | Min | Тур | Max | Min | Max | Min | Тур | Max | Min | Тур | Max | Min | Max | | HSTL-18<br>Class I, II | 1.71 | 1.8 | 1.89 | 0.2 | _ | 0.78 | _ | 1.12 | 0.78 | _ | 1.12 | 0.4 | _ | | HSTL-15<br>Class I, II | 1.425 | 1.5 | 1.575 | 0.2 | | 0.68 | _ | 0.9 | 0.68 | | 0.9 | 0.4 | _ | <sup>(1)</sup> The maximum value for $V_{SWING(DC)}$ is not defined. However, each single-ended signal needs to be within the respective single-ended limits $(V_{IH(DC)})$ and $V_{IL(DC)})$ . Electrical Characteristics Page 17 You typically use the interactive Excel-based Early Power Estimator before designing the FPGA to get a magnitude estimate of the device power. The Quartus II PowerPlay Power Analyzer provides better quality estimates based on the specifics of the design after you complete place-and-route. The PowerPlay Power Analyzer can apply a combination of user-entered, simulation-derived, and estimated signal activities that, when combined with detailed circuit models, yields very accurate power estimates. For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*. Switching Characteristics Page 25 Table 24 shows the maximum transmitter data rate for the clock network. Table 24. Clock Network Maximum Data Rate Transmitter Specifications (1) | | | ATX PLL | | | CMU PLL (2) | ) | | fPLL | | |-----------------------------------|----------------------------------|--------------------------|------------------------------------------------------|----------------------------------|--------------------------|-------------------------|----------------------------------|--------------------------|-------------------------| | Clock Network | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span | | x1 <sup>(3)</sup> | 14.1 | _ | 6 | 12.5 | _ | 6 | 3.125 | _ | 3 | | x6 <sup>(3)</sup> | _ | 14.1 | 6 | _ | 12.5 | 6 | _ | 3.125 | 6 | | x6 PLL<br>Feedback <sup>(4)</sup> | _ | 14.1 | Side-<br>wide | _ | 12.5 | Side-<br>wide | _ | _ | _ | | xN (PCIe) | _ | 8.0 | 8 | _ | 5.0 | 8 | _ | _ | _ | | xN (Native PHY IP) | 8.0 | 8.0 | Up to 13<br>channels<br>above<br>and<br>below<br>PLL | 7.99 | 7.99 | Up to 13 channels above | 3.125 | 3.125 | Up to 13 channels above | | AN (NAUVE FITTIF) | П | 8.01 to<br>9.8304 | Up to 7<br>channels<br>above<br>and<br>below<br>PLL | · 7.55 | 7.88 | and<br>below<br>PLL | 3.123 | 3.123 | and<br>below<br>PLL | ### Notes to Table 24: <sup>(1)</sup> Valid data rates below the maximum specified in this table depend on the reference clock frequency and the PLL counter settings. Check the MegaWizard message during the PHY IP instantiation. <sup>(2)</sup> ATX PLL is recommended at 8 Gbps and above data rates for improved jitter performance. <sup>(3)</sup> Channel span is within a transceiver bank. <sup>(4)</sup> Side-wide channel bonding is allowed up to the maximum supported by the PHY IP. Page 34 Switching Characteristics Table 28. Transceiver Specifications for Stratix V GT Devices (Part 5 of 5) (1) | Symbol/<br>Description | Conditions | Transceiver<br>Speed Grade 2 | | | Transceive<br>Deed Grade | | Unit | | |----------------------------|------------|------------------------------|-----|-----|--------------------------|-----|------|----| | Description | | Min | Тур | Max | Min | Тур | Max | | | t <sub>pll_lock</sub> (14) | _ | _ | _ | 10 | _ | _ | 10 | μs | #### Notes to Table 28: - (1) Speed grades shown refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the *Stratix V Device Overview*. - (2) The reference clock common mode voltage is equal to the VCCR\_GXB power supply level. - (3) The device cannot tolerate prolonged operation at this absolute maximum. - (4) The differential eye opening specification at the receiver input pins assumes that receiver equalization is disabled. If you enable receiver equalization, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level. - (5) Refer to Figure 5 for the GT channel AC gain curves. The total effective AC gain is the AC gain minus the DC gain. - (6) Refer to Figure 6 for the GT channel DC gain curves. - (7) CFP2 optical modules require the host interface to have the receiver data pins differentially terminated with 100 Ω. The internal OCT feature is available after the Stratix V FPGA configuration is completed. Altera recommends that FPGA configuration is completed before inserting the optical module. Otherwise, minimize unnecessary removal and insertion with unconfigured devices. - (8) Specifications for this parameter are the same as for Stratix V GX and GS devices. See Table 23 for specifications. - (9) t<sub>LTB</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset. - (10) tLTD is time required for the receiver CDR to start recovering valid data after the rx is lockedtodata signal goes high. - (11) t<sub>LTD\_manual</sub> is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode. - (12) t<sub>LTR\_LTD\_manual</sub> is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode. - (13) tpll powerdown is the PLL powerdown minimum pulse width. - (14) tpll lock is the time required for the transmitter CMU/ATX PLL to lock to the input reference clock frequency after coming out of reset. - (15) To calculate the REFCLK rms phase jitter requirement for PCle at reference clock frequencies other than 100 MHz, use the following formula: REFCLK rms phase jitter at f(MHz) = REFCLK rms phase jitter at 100 MHz × 100/f. - (16) The maximum peak to peak differential input voltage V<sub>ID</sub> after device configuration is equal to 4 × (absolute V<sub>MAX</sub> for receiver pin V<sub>ICM</sub>). - (17) For ES devices, RREF is 2000 $\Omega$ ±1%. - (18) To calculate the REFCLK phase noise requirement at frequencies other than 622 MHz, use the following formula: REFCLK phase noise at f(MHz) = REFCLK phase noise at 622 MHz + 20\*log(f/622). - (19) SFP/+ optical modules require the host interface to have RD+/- differentially terminated with 100 Ω. The internal OCT feature is available after the Stratix V FPGA configuration is completed. Altera recommends that FPGA configuration is completed before inserting the optical module. Otherwise, minimize unnecessary removal and insertion with unconfigured devices. - (20) Refer to Figure 4. - (21) For oversampling design to support data rates less than the minimum specification, the CDR needs to be in LTR mode only. - (22) This supply follows VCCR\_GXB for both GX and GT channels. - (23) When you use fPLL as a TXPLL of the transceiver. Page 46 Switching Characteristics Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 3 of 4) | | | | C1 | | C2, | C2L, I | 2, I2L | C3, | 13, I3L | ., I3YY | | C4,I4 | 4 | | |---------------------------------------|-------------------------------------------------------------------------------------------|-----|-----|------|-----|--------|--------|-----|---------|---------|-----|-------|------|------| | Symbol | Conditions | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | t <sub>DUTY</sub> | Transmitter output clock duty cycle for both True and Emulated Differential I/O Standards | 45 | 50 | 55 | 45 | 50 | 55 | 45 | 50 | 55 | 45 | 50 | 55 | % | | | True Differential<br>I/O Standards | _ | _ | 160 | _ | _ | 160 | _ | _ | 200 | _ | _ | 200 | ps | | t <sub>RISE</sub> & t <sub>FALL</sub> | Emulated Differential I/O Standards with three external output resistor networks | _ | | 250 | _ | _ | 250 | _ | | 250 | _ | | 300 | ps | | | True Differential<br>I/O Standards | _ | _ | 150 | _ | | 150 | | _ | 150 | | _ | 150 | ps | | TCCS | Emulated<br>Differential I/O<br>Standards | _ | _ | 300 | _ | _ | 300 | _ | | 300 | _ | | 300 | ps | | Receiver | | | | | | | | | | | | | | | | | SERDES factor J<br>= 3 to 10 (11), (12),<br>(13), (14), (15), (16) | 150 | _ | 1434 | 150 | _ | 1434 | 150 | _ | 1250 | 150 | _ | 1050 | Mbps | | True<br>Differential<br>I/O Standards | SERDES factor J ≥ 4 LVDS RX with DPA (12), (14), (15), (16) | 150 | _ | 1600 | 150 | _ | 1600 | 150 | _ | 1600 | 150 | _ | 1250 | Mbps | | - f <sub>HSDRDPA</sub><br>(data rate) | SERDES factor J<br>= 2,<br>uses DDR<br>Registers | (6) | _ | (7) | (6) | _ | (7) | (6) | | (7) | (6) | | (7) | Mbps | | | SERDES factor J<br>= 1,<br>uses SDR<br>Register | (6) | _ | (7) | (6) | _ | (7) | (6) | | (7) | (6) | _ | (7) | Mbps | Switching Characteristics Page 49 Table 38. LVDS Soft-CDR/DPA Sinusoidal Jitter Mask Values for a Data Rate $\geq$ 1.25 Gbps | Jitter F | requency (Hz) | Sinusoidal Jitter (UI) | |----------|---------------|------------------------| | F1 | 10,000 | 25.000 | | F2 | 17,565 | 25.000 | | F3 | 1,493,000 | 0.350 | | F4 | 50,000,000 | 0.350 | Figure 9 shows the **LVDS** soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate < 1.25 Gbps. Figure 9. LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification for a Data Rate < 1.25 Gbps ## DLL Range, DQS Logic Block, and Memory Output Clock Jitter Specifications Table 39 lists the DLL range specification for Stratix V devices. The DLL is always in 8-tap mode in Stratix V devices. Table 39. DLL Range Specifications for Stratix V Devices (1) | C1 | C2, C2L, I2, I2L | C3, I3, I3L, I3YY | C4,I4 | Unit | |---------|------------------|-------------------|---------|------| | 300-933 | 300-933 | 300-890 | 300-890 | MHz | ### Note to Table 39: (1) Stratix V devices support memory interface frequencies lower than 300 MHz, although the reference clock that feeds the DLL must be at least 300 MHz. To support interfaces below 300 MHz, multiply the reference clock feeding the DLL to ensure the frequency is within the supported range of the DLL. Table 40 lists the DQS phase offset delay per stage for Stratix V devices. Table 40. DQS Phase Offset Delay Per Setting for Stratix V Devices (1), (2) (Part 1 of 2) | Speed Grade | Min | Max | Unit | |------------------|-----|-----|------| | C1 | 8 | 14 | ps | | C2, C2L, I2, I2L | 8 | 14 | ps | | C3,I3, I3L, I3YY | 8 | 15 | ps | Switching Characteristics Page 51 Table 42. Memory Output Clock Jitter Specification for Stratix V Devices (1), (Part 2 of 2) (2), (3) | Clock | Parameter | Symbol | <b>C</b> 1 | | C2, C2L, I2, I2L | | C3, I3, I3L,<br>I3YY | | C4,I4 | | Unit | |--------------|------------------------------|------------------------|------------|------|------------------|------|----------------------|-----|-------|-----|------| | Network | | | Min | Max | Min | Max | Min | Max | Min | Max | | | | Clock period jitter | t <sub>JIT(per)</sub> | -25 | 25 | -25 | 25 | -30 | 30 | -35 | 35 | ps | | PHY<br>Clock | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub> | -50 | 50 | -50 | 50 | -60 | 60 | -70 | 70 | ps | | | Duty cycle jitter | t <sub>JIT(duty)</sub> | -37.5 | 37.5 | -37.5 | 37.5 | -45 | 45 | -56 | 56 | ps | #### Notes to Table 42: - (1) The clock jitter specification applies to the memory output clock pins generated using differential signal-splitter and DDIO circuits clocked by a PLL output routed on a PHY, regional, or global clock network as specified. Altera recommends using PHY clock networks whenever possible. - (2) The clock jitter specification applies to the memory output clock pins clocked by an integer PLL. - (3) The memory output clock jitter is applicable when an input jitter of 30 ps peak-to-peak is applied with bit error rate (BER) -12, equivalent to 14 sigma. ## **OCT Calibration Block Specifications** Table 43 lists the OCT calibration block specifications for Stratix V devices. Table 43. OCT Calibration Block Specifications for Stratix V Devices | Symbol | Description | Min | Тур | Max | Unit | |-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|--------| | OCTUSRCLK | Clock required by the OCT calibration blocks | | _ | 20 | MHz | | T <sub>OCTCAL</sub> | Number of OCTUSRCLK clock cycles required for OCT $\ensuremath{R}_{\ensuremath{S}}/\ensuremath{R}_{\ensuremath{T}}$ calibration | _ | 1000 | _ | Cycles | | T <sub>OCTSHIFT</sub> | Number of OCTUSRCLK clock cycles required for the OCT code to shift out | _ | 32 | _ | Cycles | | T <sub>RS_RT</sub> | Time required between the $\mathtt{dyn\_term\_ctrl}$ and oe signal transitions in a bidirectional I/O buffer to dynamically switch between OCT $R_S$ and $R_T$ (Figure 10) | _ | 2.5 | _ | ns | Figure 10 shows the timing diagram for the oe and dyn term ctrl signals. Figure 10. Timing Diagram for oe and dyn\_term\_ctrl Signals Page 54 Configuration Specification Table 47. Uncompressed .rbf Sizes for Stratix V Devices | Family | Device | Package | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) (4), (5) | |-----------------|--------|---------|--------------------------------|---------------------------------| | Stratix V E (1) | 5SEE9 | _ | 342,742,976 | 700,888 | | Stratix V L ( ) | 5SEEB | _ | 342,742,976 | 700,888 | #### Notes to Table 47: - (1) Stratix V E devices do not have PCI Express® (PCIe®) hard IP. Stratix V E devices do not support the CvP configuration scheme. - (2) 36-transceiver devices. - (3) 24-transceiver devices. - (4) File size for the periphery image. - (5) The IOCSR .rbf size is specifically for the CvP feature. Use the data in Table 47 to estimate the file size before design compilation. Different configuration file formats, such as a hexadecimal (.hex) or tabular text file (.ttf) format, have different file sizes. For the different types of configuration file and file sizes, refer to the Quartus II software. However, for a specific version of the Quartus II software, any design targeted for the same device has the same uncompressed configuration file size. If you are using compression, the file size can vary after each compilation because the compression ratio depends on your design. For more information about setting device configuration options, refer to *Configuration, Design Security, and Remote System Upgrades in Stratix V Devices.* For creating configuration files, refer to the *Quartus II Help*. Table 48 lists the minimum configuration time estimates for Stratix V devices. Table 48. Minimum Configuration Time Estimation for Stratix V Devices | Variant | Member<br>Code | Active Serial <sup>(1)</sup> | | | Fast Passive Parallel (2) | | | |---------|----------------|------------------------------|------------|------------------------|---------------------------|------------|------------------------| | | | Width | DCLK (MHz) | Min Config<br>Time (s) | Width | DCLK (MHz) | Min Config<br>Time (s) | | | A3 | 4 | 100 | 0.534 | 32 | 100 | 0.067 | | | AS | 4 | 100 | 0.344 | 32 | 100 | 0.043 | | | A4 | 4 | 100 | 0.534 | 32 | 100 | 0.067 | | | A5 | 4 | 100 | 0.675 | 32 | 100 | 0.084 | | | A7 | 4 | 100 | 0.675 | 32 | 100 | 0.084 | | GX | A9 | 4 | 100 | 0.857 | 32 | 100 | 0.107 | | | AB | 4 | 100 | 0.857 | 32 | 100 | 0.107 | | | B5 | 4 | 100 | 0.676 | 32 | 100 | 0.085 | | | B6 | 4 | 100 | 0.676 | 32 | 100 | 0.085 | | | В9 | 4 | 100 | 0.857 | 32 | 100 | 0.107 | | | BB | 4 | 100 | 0.857 | 32 | 100 | 0.107 | | GT | C5 | 4 | 100 | 0.675 | 32 | 100 | 0.084 | | G1 | C7 | 4 | 100 | 0.675 | 32 | 100 | 0.084 | Configuration Specification Page 55 Table 48. Minimum Configuration Time Estimation for Stratix V Devices | Variant | Member<br>Code | Active Serial <sup>(1)</sup> | | | Fast Passive Parallel (2) | | | |---------|----------------|------------------------------|------------|------------------------|---------------------------|------------|------------------------| | | | Width | DCLK (MHz) | Min Config<br>Time (s) | Width | DCLK (MHz) | Min Config<br>Time (s) | | | D3 | 4 | 100 | 0.344 | 32 | 100 | 0.043 | | | D4 | 4 | 100 | 0.534 | 32 | 100 | 0.067 | | GS | | 4 | 100 | 0.344 | 32 | 100 | 0.043 | | us<br> | D5 | 4 | 100 | 0.534 | 32 | 100 | 0.067 | | | D6 | 4 | 100 | 0.741 | 32 | 100 | 0.093 | | | D8 | 4 | 100 | 0.741 | 32 | 100 | 0.093 | | E | E9 | 4 | 100 | 0.857 | 32 | 100 | 0.107 | | | EB | 4 | 100 | 0.857 | 32 | 100 | 0.107 | ## Notes to Table 48: ## **Fast Passive Parallel Configuration Timing** This section describes the fast passive parallel (FPP) configuration timing parameters for Stratix V devices. ## DCLK-to-DATA[] Ratio for FPP Configuration FPP configuration requires a different DCLK-to-DATA[] ratio when you enable the design security, decompression, or both features. Table 49 lists the DCLK-to-DATA[] ratio for each combination. Table 49. DCLK-to-DATA[] Ratio (1) (Part 1 of 2) | Configuration<br>Scheme | Decompression | Design Security | DCLK-to-DATA[]<br>Ratio | | |-------------------------|---------------|-----------------|-------------------------|--| | | Disabled | Disabled | 1 | | | FPP ×8 | Disabled | Enabled | 1 | | | IFF X0 | Enabled | Disabled | 2 | | | | Enabled | Enabled | 2 | | | | Disabled | Disabled | 1 | | | FPP ×16 | Disabled | Enabled | 2 | | | | Enabled | Disabled | 4 | | | | Enabled | Enabled | 4 | | <sup>(1)</sup> DCLK frequency of 100 MHz using external CLKUSR. <sup>(2)</sup> Max FPGA FPP bandwidth may exceed bandwidth available from some external storage or control logic. Page 56 Configuration Specification Table 49. DCLK-to-DATA[] Ratio (1) (Part 2 of 2) | Configuration<br>Scheme | Decompression | Design Security | DCLK-to-DATA[]<br>Ratio | | |-------------------------|---------------|-----------------|-------------------------|--| | | Disabled | Disabled | 1 | | | FPP ×32 | Disabled | Enabled | 4 | | | rff x32 | Enabled | Disabled | 8 | | | | Enabled | Enabled | 8 | | #### Note to Table 49: (1) Depending on the DCLK-to-DATA [] ratio, the host must send a DCLK frequency that is r times the data rate in bytes per second (Bps), or words per second (Wps). For example, in FPP ×16 when the DCLK-to-DATA [] ratio is 2, the DCLK frequency must be 2 times the data rate in Wps. Stratix V devices use the additional clock cycles to decrypt and decompress the configuration data. If the DCLK-to-DATA[] ratio is greater than 1, at the end of configuration, you can only stop the DCLK (DCLK-to-DATA[] ratio -1) clock cycles after the last data is latched into the Stratix V device. Figure 11 shows the configuration interface connections between the Stratix V device and a MAX II or MAX V device for single device configuration. Figure 11. Single Device FPP Configuration Using an External Host ## Notes to Figure 11: - (1) Connect the resistor to a supply that provides an acceptable input signal for the Stratix V device. V<sub>CCPGM</sub> must be high enough to meet the V<sub>IH</sub> specification of the I/O on the device and the external host. Altera recommends powering up all configuration system I/Os with V<sub>CCPGM</sub>. - (2) You can leave the nceo pin unconnected or use it as a user I/O pin when it does not feed another device's nce pin. - (3) The MSEL pin settings vary for different data width, configuration voltage standards, and POR delay. To connect MSEL, refer to the MSEL Pin Settings section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter. - (4) If you use FPP $\times 8$ , use DATA [7..0]. If you use FPP $\times 16$ , use DATA [15..0]. Configuration Specification Page 57 ## FPP Configuration Timing when DCLK-to-DATA [] = 1 Figure 12 shows the timing waveform for FPP configuration when using a MAX II or MAX V device as an external host. This waveform shows timing when the DCLK-to-DATA[] ratio is 1. Figure 12. FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is 1 (1), (2) ### Notes to Figure 12: - (1) Use this timing waveform when the DCLK-to-DATA[] ratio is 1. - (2) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic-high levels. When nCONFIG is pulled low, a reconfiguration cycle begins. - (3) After power-up, the Stratix V device holds nSTATUS low for the time of the POR delay. - (4) After power-up, before and during configuration, CONF DONE is low. - (5) Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required. - (6) For FPP ×16, use DATA [15..0]. For FPP ×8, use DATA [7..0]. DATA [31..0] are available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings. - (7) To ensure a successful configuration, send the entire configuration data to the Stratix V device. CONF\_DONE is released high when the Stratix V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode. - (8) After the option bit to enable the <code>INIT\_DONE</code> pin is configured into the device, the <code>INIT\_DONE</code> goes low. Glossary Page 67 Table 60. Glossary (Part 3 of 4) | Letter | Subject | Definitions | | | | | | |--------|-------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | | SW (sampling window) | Timing Diagram—the period of time during which the data must be valid in order to capture it correctly. The setup and hold times determine the ideal strobe position within the sampling window, as shown: Bit Time 0.5 x TCCS RSKM Sampling Window (SW) 0.5 x TCCS | | | | | | | S | Single-ended<br>voltage<br>referenced I/O<br>standard | The JEDEC standard for <b>SSTL</b> and <b>HSTL</b> I/O defines both the AC and DC input signal values. The AC values indicate the voltage levels at which the receiver must meet its timing specifications. The DC values indicate the voltage levels at which the final logic state of the receiver is unambiguously defined. After the receiver input has crossed the AC value, the receiver changes to the new logic state. The new logic state is then maintained as long as the input stays beyond the DC threshold. This approach is intended to provide predictable receiver timing in the presence of input waveform ringing: Single-Ended Voltage Referenced I/O Standard VREF VIH(DC) VREF VIL(AC) VIL(AC) VSSS | | | | | | | | t <sub>C</sub> | High-speed receiver and transmitter input and output clock period. | | | | | | | | TCCS (channel-<br>to-channel-skew) | The timing difference between the fastest and slowest output edges, including $t_{\rm CO}$ variation and clock skew, across channels driven by the same PLL. The clock is included in the TCCS measurement (refer to the <i>Timing Diagram</i> figure under <b>SW</b> in this table). | | | | | | | | t <sub>DUTY</sub> | High-speed I/O block—Duty cycle on the high-speed transmitter output clock. | | | | | | | Ţ | | Timing Unit Interval (TUI) The timing budget allowed for skew, propagation delays, and the data sampling window. (TUI = $1/(\text{receiver input clock frequency multiplication factor}) = t_c/w)$ | | | | | | | | t <sub>FALL</sub> | Signal high-to-low transition time (80-20%) | | | | | | | | t <sub>INCCJ</sub> | Cycle-to-cycle jitter tolerance on the PLL clock input. | | | | | | | | t <sub>OUTPJ_IO</sub> | Period jitter on the general purpose I/O driven by a PLL. | | | | | | | | t <sub>OUTPJ_DC</sub> | Period jitter on the dedicated clock output driven by a PLL. | | | | | | | | t <sub>RISE</sub> | Signal low-to-high transition time (20-80%) | | | | | | | U | _ | _ | | | | | | Document Revision History Page 69 # **Document Revision History** Table 61 lists the revision history for this chapter. Table 61. Document Revision History (Part 1 of 3) | Date | Version | Changes | | | |---------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | June 2018 | 3.9 | ■ Added the "Stratix V Device Overshoot Duration" figure. | | | | | | ■ Added a footnote to the "High-Speed I/O Specifications for Stratix V Devices" table. | | | | | | ■ Changed the minimum value for t <sub>CD2UMC</sub> in the "PS Timing Parameters for Stratix V Devices" table. | | | | | | ■ Changed the condition for 100-Ω R <sub>D</sub> in the "OCT Without Calibration Resistance Tolerance Specifications for Stratix V Devices" table. | | | | April 2017 | 3.8 | ■ Changed the minimum value for t <sub>CD2UMC</sub> in the "AS Timing Parameters for AS '1 and AS '4 Configurations in Stratix V Devices" table | | | | | | ■ Changed the minimum value for t <sub>CD2UMC</sub> in the "FPP Timing Parameters for Stratix V Devices When the DCLK-to-DATA[] Ratio is >1" table. | | | | | | ■ Changed the minimum value for t <sub>CD2UMC</sub> in the "FPP Timing Parameters for Stratix V Devices When the DCLK-to-DATA[] Ratio is >1" table. | | | | | | ■ Changed the minimum number of clock cycles value in the "Initialization Clock Source Option and the Maximum Frequency" table. | | | | June 2016 | 3.7 | ■ Added the V <sub>ID</sub> minimum specification for LVPECL in the "Differential I/O Standard Specifications for Stratix V Devices" table | | | | | | ■ Added the I <sub>OUT</sub> specification to the "Absolute Maximum Ratings for Stratix V Devices" table. | | | | December 2015 | 3.6 | ■ Added a footnote to the "High-Speed I/O Specifications for Stratix V Devices" table. | | | | D | 3.5 | ■ Changed the transmitter, receiver, and ATX PLL data rate specifications in the "Transceiver Specifications for Stratix V GX and GS Devices" table. | | | | December 2015 | | ■ Changed the configuration .rbf sizes in the "Uncompressed .rbf Sizes for Stratix V Devices" table. | | | | | | ■ Changed the data rate specification for transceiver speed grade 3 in the following tables: | | | | | | <ul><li>"Transceiver Specifications for Stratix V GX and GS Devices"</li></ul> | | | | | | ■ "Stratix V Standard PCS Approximate Maximum Date Rate" | | | | | | ■ "Stratix V 10G PCS Approximate Maximum Data Rate" | | | | July 2015 | 3.4 | ■ Changed the conditions for reference clock rise and fall time, and added a note to the "Transceiver Specifications for Stratix V GX and GS Devices" table. | | | | | | Added a note to the "Minimum differential eye opening at receiver serial input pins" specification in the "Transceiver Specifications for Stratix V GX and GS Devices" table. | | | | | | ■ Changed the t <sub>CO</sub> maximum value in the "AS Timing Parameters for AS '1 and AS '4 Configurations in Stratix V Devices" table. | | | | | | ■ Removed the CDR ppm tolerance specification from the "Transceiver Specifications for Stratix V GX and GS Devices" table. | | | Page 70 Document Revision History Table 61. Document Revision History (Part 2 of 3) | Date | Version | Changes | |---------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | ■ Added the I3YY speed grade and changed the data rates for the GX channel in Table 1. | | | | ■ Added the I3YY speed grade to the V <sub>CC</sub> description in Table 6. | | | | ■ Added the I3YY speed grade to V <sub>CCHIP_L</sub> , V <sub>CCHIP_R</sub> , V <sub>CCHSSI_L</sub> , and V <sub>CCHSSI_R</sub> descriptions in Table 7. | | | | ■ Added 240-Ω to Table 11. | | | | ■ Changed CDR PPM tolerance in Table 23. | | | | ■ Added additional max data rate for fPLL in Table 23. | | | | ■ Added the I3YY speed grade and changed the data rates for transceiver speed grade 3 in Table 25. | | | | ■ Added the I3YY speed grade and changed the data rates for transceiver speed grade 3 in Table 26. | | | | ■ Changed CDR PPM tolerance in Table 28. | | | | ■ Added additional max data rate for fPLL in Table 28. | | | | ■ Changed the mode descriptions for MLAB and M20K in Table 33. | | | | ■ Changed the Max value of f <sub>HSCLK_OUT</sub> for the C2, C2L, I2, I2L speed grades in Table 36. | | November 2014 | 3.3 | ■ Changed the frequency ranges for C1 and C2 in Table 39. | | | | ■ Changed the .rbf file sizes for 5SGSD6 and 5SGSD8 in Table 47. | | | | ■ Added note about nSTATUS to Table 50, Table 51, Table 54. | | | | ■ Changed the available settings in Table 58. | | | | ■ Changed the note in "Periphery Performance". | | | | ■ Updated the "I/O Standard Specifications" section. | | | | ■ Updated the "Raw Binary File Size" section. | | | | ■ Updated the receiver voltage input range in Table 22. | | | | ■ Updated the max frequency for the LVDS clock network in Table 36. | | | | ■ Updated the DCLK note to Figure 11. | | | | ■ Updated Table 23 VO <sub>CM</sub> (DC Coupled) condition. | | | | ■ Updated Table 6 and Table 7. | | | | ■ Added the DCLK specification to Table 55. | | | | ■ Updated the notes for Table 47. | | | | ■ Updated the list of parameters for Table 56. | | November 2013 | 3.2 | ■ Updated Table 28 | | November 2013 | 3.1 | ■ Updated Table 33 | | November 2013 | 3.0 | ■ Updated Table 23 and Table 28 | | October 2013 | 2.9 | ■ Updated the "Transceiver Characterization" section | | 0 | | ■ Updated Table 3, Table 12, Table 14, Table 19, Table 20, Table 23, Table 24, Table 28, Table 30, Table 31, Table 32, Table 33, Table 36, Table 39, Table 40, Table 41, Table 42, Table 47, Table 53, Table 58, and Table 59 | | October 2013 | 2.8 | ■ Added Figure 1 and Figure 3 | | | | ■ Added the "Transceiver Characterization" section | | | | ■ Removed all "Preliminary" designations. | Page 72 Document Revision History