# E·XFL

#### Intel - 5SGXEABN3F45C3N Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Obsolete                                                   |
|--------------------------------|------------------------------------------------------------|
| Number of LABs/CLBs            | 359200                                                     |
| Number of Logic Elements/Cells | 952000                                                     |
| Total RAM Bits                 | 53248000                                                   |
| Number of I/O                  | 840                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 0.82V ~ 0.88V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                            |
| Package / Case                 | 1932-BBGA, FCBGA                                           |
| Supplier Device Package        | 1932-FBGA, FC (45x45)                                      |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5sgxeabn3f45c3n |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Symbol                | Description                    | Minimum | Maximum | Unit |
|-----------------------|--------------------------------|---------|---------|------|
| V <sub>CCD_FPLL</sub> | PLL digital power supply       | -0.5    | 1.8     | V    |
| V <sub>CCA_FPLL</sub> | PLL analog power supply        | -0.5    | 3.4     | V    |
| VI                    | DC input voltage               | -0.5    | 3.8     | V    |
| TJ                    | Operating junction temperature | -55     | 125     | °C   |
| T <sub>STG</sub>      | Storage temperature (No bias)  | -65     | 150     | °C   |
| I <sub>OUT</sub>      | DC output current per pin      | -25     | 40      | mA   |

Table 3. Absolute Maximum Ratings for Stratix V Devices (Part 2 of 2)

Table 4 lists the absolute conditions for the transceiver power supply for Stratix V GX, GS, and GT devices.

Table 4. Transceiver Power Supply Absolute Conditions for Stratix V GX, GS, and GT Devices

| Symbol                | Description                                                  | Devices    | Minimum | Maximum | Unit |
|-----------------------|--------------------------------------------------------------|------------|---------|---------|------|
| V <sub>CCA_GXBL</sub> | Transceiver channel PLL power supply (left side)             | GX, GS, GT | -0.5    | 3.75    | V    |
| V <sub>CCA_GXBR</sub> | Transceiver channel PLL power supply (right side)            | GX, GS     | -0.5    | 3.75    | V    |
| V <sub>CCA_GTBR</sub> | Transceiver channel PLL power supply (right side)            | GT         | -0.5    | 3.75    | V    |
| V <sub>CCHIP_L</sub>  | Transceiver hard IP power supply (left side)                 | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCHIP_R</sub>  | Transceiver hard IP power supply (right side)                | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCHSSI_L</sub> | Transceiver PCS power supply (left side)                     | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCHSSI_R</sub> | Transceiver PCS power supply (right side)                    | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCR_GXBL</sub> | Receiver analog power supply (left side)                     | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCR_GXBR</sub> | Receiver analog power supply (right side)                    | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCR_GTBR</sub> | Receiver analog power supply for GT channels (right side)    | GT         | -0.5    | 1.35    | V    |
| V <sub>CCT_GXBL</sub> | Transmitter analog power supply (left side)                  | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCT_GXBR</sub> | Transmitter analog power supply (right side)                 | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCT_GTBR</sub> | Transmitter analog power supply for GT channels (right side) | GT         | -0.5    | 1.35    | V    |
| V <sub>CCL_GTBR</sub> | Transmitter clock network power supply (right side)          | GT         | -0.5    | 1.35    | V    |
| V <sub>CCH_GXBL</sub> | Transmitter output buffer power supply (left side)           | GX, GS, GT | -0.5    | 1.8     | V    |
| V <sub>CCH_GXBR</sub> | Transmitter output buffer power supply (right side)          | GX, GS, GT | -0.5    | 1.8     | V    |

#### **Maximum Allowed Overshoot and Undershoot Voltage**

During transitions, input signals may overshoot to the voltage shown in Table 5 and undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns.

| Symbol                | Description                                                  | Devices    | Minimum <sup>(4)</sup> | Typical | Maximum <sup>(4)</sup> | Unit |  |
|-----------------------|--------------------------------------------------------------|------------|------------------------|---------|------------------------|------|--|
| V <sub>CCR GXBR</sub> |                                                              |            | 0.82                   | 0.85    | 0.88                   |      |  |
|                       | Receiver analog power supply (right side)                    |            | 0.87                   | 0.90    | 0.93                   | V    |  |
| (2)                   | neceiver analog power supply (right side)                    | ux, us, ui | 0.97                   | 1.0     | 1.03                   | v    |  |
|                       |                                                              |            | 1.03                   | 1.05    | 1.07                   |      |  |
| V <sub>CCR_GTBR</sub> | Receiver analog power supply for GT channels (right side)    | GT         | 1.02                   | 1.05    | 1.08                   | V    |  |
|                       |                                                              |            | 0.82                   | 0.85    | 0.88                   |      |  |
| V <sub>CCT GXBL</sub> | Transmitter analog newer supply (left side)                  | GX, GS, GT | 0.87                   | 0.90    | 0.93                   | V    |  |
| (2)                   | Transmitter analog power supply (left side)                  |            | 0.97                   | 1.0     | 1.03                   |      |  |
|                       |                                                              |            | 1.03                   | 1.05    | 1.07                   |      |  |
|                       |                                                              | GX, GS, GT | 0.82                   | 0.85    | 0.88                   |      |  |
| V <sub>CCT GXBR</sub> | Transmitter analog newer supply (right side)                 |            | 0.87                   | 0.90    | 0.93                   | V    |  |
| (2) _                 | Transmitter analog power supply (light side)                 |            | 0.97                   | 1.0     | 1.03                   | v    |  |
|                       |                                                              |            | 1.03                   | 1.05    | 1.07                   |      |  |
| $V_{CCT_GTBR}$        | Transmitter analog power supply for GT channels (right side) | GT         | 1.02                   | 1.05    | 1.08                   | V    |  |
| $V_{CCL\_GTBR}$       | Transmitter clock network power supply                       | GT         | 1.02                   | 1.05    | 1.08                   | V    |  |
| V <sub>CCH_GXBL</sub> | Transmitter output buffer power supply (left side)           | GX, GS, GT | 1.425                  | 1.5     | 1.575                  | V    |  |
| V <sub>CCH_GXBR</sub> | Transmitter output buffer power supply (right side)          | GX, GS, GT | 1.425                  | 1.5     | 1.575                  | V    |  |

| Table 7. | <b>Recommended Transceiver Power Supply Operating Conditions for Stratix V GX</b> , | <b>GS</b> , and <b>GT</b> Devices |
|----------|-------------------------------------------------------------------------------------|-----------------------------------|
| (Part 2  | of 2)                                                                               |                                   |

#### Notes to Table 7:

(1) This supply must be connected to 3.0 V if the CMU PLL, receiver CDR, or both, are configured at a base data rate > 6.5 Gbps. Up to 6.5 Gbps, you can connect this supply to either 3.0 V or 2.5 V.

(2) Refer to Table 8 to select the correct power supply level for your design.

(3) When using ATX PLLs, the supply must be 3.0 V.

(4) This value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

Table 8 shows the transceiver power supply voltage requirements for various conditions.

**Table 8. Transceiver Power Supply Voltage Requirements** 

| Conditions                                                         | Core Speed Grade                  | VCCR_GXB &<br>VCCT_GXB <sup>(2)</sup> | VCCA_GXB | VCCH_GXB | Unit |
|--------------------------------------------------------------------|-----------------------------------|---------------------------------------|----------|----------|------|
| If BOTH of the following conditions are true:                      | A11                               | 1.05                                  |          |          |      |
| ■ Data rate > 10.3 Gbps.                                           | All                               | 1.00                                  |          |          |      |
| <ul> <li>DFE is used.</li> </ul>                                   |                                   |                                       |          |          |      |
| If ANY of the following conditions are true <sup>(1)</sup> :       |                                   |                                       | 3.0      |          |      |
| <ul> <li>ATX PLL is used.</li> </ul>                               |                                   |                                       |          |          |      |
| ■ Data rate > 6.5Gbps.                                             | All                               | 1.0                                   |          |          |      |
| ■ DFE (data rate ≤<br>10.3 Gbps), AEQ, or<br>EyeQ feature is used. |                                   |                                       |          | 1.5      | V    |
| If ALL of the following                                            | C1, C2, I2, and I3YY              | 0.90                                  | 2.5      |          |      |
| <ul> <li>ATX PLL is not used.</li> </ul>                           |                                   |                                       |          |          |      |
| ■ Data rate $\leq$ 6.5Gbps.                                        | C2L, C3, C4, I2L, I3, I3L, and I4 | 0.85                                  | 2.5      |          |      |
| <ul> <li>DFE, AEQ, and EyeQ are<br/>not used.</li> </ul>           |                                   |                                       |          |          |      |

#### Notes to Table 8:

(1) Choose this power supply voltage requirement option if you plan to upgrade your design later with any of the listed conditions.

(2) If the VCCR\_GXB and VCCT\_GXB supplies are set to 1.0 V or 1.05 V, they cannot be shared with the VCC core supply. If the VCCR\_GXB and VCCT\_GXB are set to either 0.90 V or 0.85 V, they can be shared with the VCC core supply.

#### **DC Characteristics**

This section lists the supply current, I/O pin leakage current, input pin capacitance, on-chip termination tolerance, and hot socketing specifications.

#### **Supply Current**

Supply current is the current drawn from the respective power rails used for power budgeting. Use the Excel-based Early Power Estimator (EPE) to get supply current estimates for your design because these currents vary greatly with the resources you use.

For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*.

| Symbol | Description                                          | V <sub>CCIO</sub> (V) | Typical | Unit |
|--------|------------------------------------------------------|-----------------------|---------|------|
|        |                                                      | 3.0                   | 0.189   |      |
| dR/dT  |                                                      | 2.5                   | 0.208   |      |
|        | OCT variation with temperature without recalibration | 1.8                   | 0.266   | %/°C |
|        | without robalibration                                | 1.5                   | 0.273   |      |
|        |                                                      | 1.2                   | 0.317   |      |

Table 13. OCT Variation after Power-Up Calibration for Stratix V Devices (Part 2 of 2)<sup>(1)</sup>

#### Note to Table 13:

(1) Valid for a  $V_{CCIO}$  range of  $\pm 5\%$  and a temperature range of 0° to 85°C.

#### **Pin Capacitance**

Table 14 lists the Stratix V device family pin capacitance.

#### Table 14. Pin Capacitance for Stratix V Devices

| Symbol             | Description                                                      | Value | Unit |
|--------------------|------------------------------------------------------------------|-------|------|
| CIOTB              | Input capacitance on the top and bottom I/O pins                 | 6     | pF   |
| C <sub>IOLR</sub>  | Input capacitance on the left and right I/O pins                 | 6     | рF   |
| C <sub>OUTFB</sub> | Input capacitance on dual-purpose clock output and feedback pins | 6     | pF   |

#### **Hot Socketing**

Table 15 lists the hot socketing specifications for Stratix V devices.

| Symbol                  | Description                                | Maximum             |
|-------------------------|--------------------------------------------|---------------------|
| I <sub>IOPIN (DC)</sub> | DC current per I/O pin                     | 300 μA              |
| I <sub>IOPIN (AC)</sub> | AC current per I/O pin                     | 8 mA <sup>(1)</sup> |
| IXCVR-TX (DC)           | DC current per transceiver transmitter pin | 100 mA              |
| IXCVR-RX (DC)           | DC current per transceiver receiver pin    | 50 mA               |

#### Note to Table 15:

(1) The I/O ramp rate is 10 ns or more. For ramp rates faster than 10 ns,  $|I_{10PIN}| = C dv/dt$ , in which C is the I/O pin capacitance and dv/dt is the slew rate.

| l/O<br>Standard        | V <sub>CCIO</sub> (V) |     |      | V <sub>DIF(DC)</sub> (V) |                            | V <sub>X(AC)</sub> (V)          |                           |                                 |                           | V <sub>CM(DC)</sub> (V    | V <sub>DIF(AC)</sub> (V)  |      |                             |
|------------------------|-----------------------|-----|------|--------------------------|----------------------------|---------------------------------|---------------------------|---------------------------------|---------------------------|---------------------------|---------------------------|------|-----------------------------|
|                        | Min                   | Тур | Max  | Min                      | Max                        | Min                             | Тур                       | Max                             | Min                       | Тур                       | Max                       | Min  | Max                         |
| HSTL-12<br>Class I, II | 1.14                  | 1.2 | 1.26 | 0.16                     | V <sub>CCI0</sub><br>+ 0.3 | _                               | 0.5*<br>V <sub>CCI0</sub> | _                               | 0.4*<br>V <sub>CCIO</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCI0</sub> | 0.3  | V <sub>CCI0</sub><br>+ 0.48 |
| HSUL-12                | 1.14                  | 1.2 | 1.3  | 0.26                     | 0.26                       | 0.5*V <sub>CCI0</sub><br>- 0.12 | 0.5*<br>V <sub>CCI0</sub> | 0.5*V <sub>CCI0</sub><br>+ 0.12 | 0.4*<br>V <sub>CCIO</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCIO</sub> | 0.44 | 0.44                        |

#### Table 21. Differential HSTL and HSUL I/O Standards for Stratix V Devices (Part 2 of 2)

#### Table 22. Differential I/O Standard Specifications for Stratix V Devices (7)

| I/O                                   | V <sub>CCI0</sub> (V) <sup>(10)</sup>                                                                                                                                                                                |     |       | V <sub>ID</sub> (mV) <sup>(8)</sup> |                             |     | V <sub>ICM(DC)</sub> (V) |                                |       | V <sub>od</sub> (V) <sup>(6)</sup> |     |     | V <sub>OCM</sub> (V) <sup>(6)</sup> |      |       |
|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|-------------------------------------|-----------------------------|-----|--------------------------|--------------------------------|-------|------------------------------------|-----|-----|-------------------------------------|------|-------|
| Standard                              | Min                                                                                                                                                                                                                  | Тур | Max   | Min                                 | Condition                   | Max | Min                      | Condition                      | Max   | Min                                | Тур | Max | Min                                 | Тур  | Max   |
| PCML                                  | Transmitter, receiver, and input reference clock pins of the high-speed transceivers use the PCML I/O standard. For transmitter, receiver, and reference clock I/O pin specifications, refer to Table 23 on page 18. |     |       |                                     |                             |     |                          |                                |       |                                    |     |     |                                     |      |       |
| 2.5 V<br>LVDS <sup>(1)</sup>          | 2 375                                                                                                                                                                                                                | 25  | 2 625 | 100                                 | V <sub>CM</sub> =           | _   | 0.05                     | D <sub>MAX</sub> ≤<br>700 Mbps | 1.8   | 0.247                              | _   | 0.6 | 1.125                               | 1.25 | 1.375 |
|                                       | 2.375                                                                                                                                                                                                                | 2.5 | 2.020 | 100                                 | 1.25 V                      | _   | 1.05                     | D <sub>MAX</sub> ><br>700 Mbps | 1.55  | 0.247                              | _   | 0.6 | 1.125                               | 1.25 | 1.375 |
| BLVDS (5)                             | 2.375                                                                                                                                                                                                                | 2.5 | 2.625 | 100                                 | _                           | _   | _                        | _                              | _     | _                                  | _   | —   | _                                   | —    |       |
| RSDS<br>(HIO) <sup>(2)</sup>          | 2.375                                                                                                                                                                                                                | 2.5 | 2.625 | 100                                 | V <sub>CM</sub> =<br>1.25 V | _   | 0.3                      | _                              | 1.4   | 0.1                                | 0.2 | 0.6 | 0.5                                 | 1.2  | 1.4   |
| Mini-<br>LVDS<br>(HIO) <sup>(3)</sup> | 2.375                                                                                                                                                                                                                | 2.5 | 2.625 | 200                                 | _                           | 600 | 0.4                      | _                              | 1.325 | 0.25                               | _   | 0.6 | 1                                   | 1.2  | 1.4   |
| LVPECL (4                             | _                                                                                                                                                                                                                    | _   | _     | 300                                 | _                           |     | 0.6                      | D <sub>MAX</sub> ≤<br>700 Mbps | 1.8   |                                    | _   | _   | _                                   | _    | _     |
| ), (9)                                |                                                                                                                                                                                                                      |     |       | 300                                 |                             |     | 1                        | D <sub>MAX</sub> ><br>700 Mbps | 1.6   |                                    |     |     |                                     |      |       |

Notes to Table 22:

(1) For optimized LVDS receiver performance, the receiver voltage input range must be between 1.0 V to 1.6 V for data rates above 700 Mbps, and 0 V to 1.85 V for data rates below 700 Mbps.

(2) For optimized RSDS receiver performance, the receiver voltage input range must be between 0.25 V to 1.45 V.

(3) For optimized Mini-LVDS receiver performance, the receiver voltage input range must be between 0.3 V to 1.425 V.

- (4) For optimized LVPECL receiver performance, the receiver voltage input range must be between 0.85 V to 1.75 V for data rate above 700 Mbps and 0.45 V to 1.95 V for data rate below 700 Mbps.
- (5) There are no fixed  $V_{ICM}$ ,  $V_{OD}$ , and  $V_{OCM}$  specifications for BLVDS. They depend on the system topology.
- (6) RL range:  $90 \le RL \le 110 \Omega$ .
- (7) The 1.4-V and 1.5-V PCML transceiver I/O standard specifications are described in "Transceiver Performance Specifications" on page 18.
- (8) The minimum VID value is applicable over the entire common mode range, VCM.
- (9) LVPECL is only supported on dedicated clock input pins.
- (10) Differential inputs are powered by VCCPD which requires 2.5 V.

# **Power Consumption**

Altera offers two ways to estimate power consumption for a design—the Excel-based Early Power Estimator and the Quartus<sup>®</sup> II PowerPlay Power Analyzer feature.

# **Switching Characteristics**

This section provides performance characteristics of the Stratix V core and periphery blocks.

These characteristics can be designated as Preliminary or Final.

- Preliminary characteristics are created using simulation results, process data, and other known parameters. The title of these tables show the designation as "Preliminary."
- Final numbers are based on actual silicon characterization and testing. The numbers reflect the actual performance of the device under worst-case silicon process, voltage, and junction temperature conditions. There are no designations on finalized tables.

# **Transceiver Performance Specifications**

This section describes transceiver performance specifications.

Table 23 lists the Stratix V GX and GS transceiver specifications.

| Table 23. | Transceiver 3 | Specifications   | for Stratix | V GX | and GS | Devices | (1) | (Part 1   | nf 7 | ۱ |
|-----------|---------------|------------------|-------------|------|--------|---------|-----|-----------|------|---|
| Table 20. | TIANSUCIACI   | opeonitionationa | IUI UIIAIIA | I UA | anu uu | DEVICES | • • | (1 61 6 1 |      |   |

| Symbol/                                                        | Conditions                                                        | Tra   | nsceive<br>Grade | r Speed<br>1 | Transceiver Speed<br>Grade 2 |        |                     | Trai      | Unit    |            |          |
|----------------------------------------------------------------|-------------------------------------------------------------------|-------|------------------|--------------|------------------------------|--------|---------------------|-----------|---------|------------|----------|
| Description                                                    |                                                                   | Min   | Тур              | Max          | Min                          | Тур    | Max                 | Min       | Тур     | Max        |          |
| Reference Clock                                                |                                                                   |       |                  |              |                              |        |                     |           |         |            |          |
| Supported I/O                                                  | Dedicated<br>reference<br>clock pin                               | 1.2-V | PCML,            | 1.4-V PCM    | IL, 1.5-∖                    | / PCML | , 2.5-V PCN<br>HCSL | 1L, Diffe | rential | LVPECL, L\ | /DS, and |
| Standards                                                      | RX reference<br>clock pin                                         |       |                  | 1.4-V PCMI   | L, 1.5-V                     | PCML,  | 2.5-V PCM           | l, lvpe   | CL, and | d LVDS     |          |
| Input Reference<br>Clock Frequency<br>(CMU PLL) <sup>(8)</sup> | _                                                                 | 40    |                  | 710          | 40                           | _      | 710                 | 40        | _       | 710        | MHz      |
| Input Reference<br>Clock Frequency<br>(ATX PLL) <sup>(8)</sup> |                                                                   | 100   |                  | 710          | 100                          |        | 710                 | 100       | _       | 710        | MHz      |
| Rise time                                                      | Measure at<br>±60 mV of<br>differential<br>signal <sup>(26)</sup> |       |                  | 400          | _                            |        | 400                 |           |         | 400        | ns       |
| Fall time                                                      | Measure at<br>±60 mV of<br>differential<br>signal <sup>(26)</sup> |       | _                | 400          | _                            |        | 400                 |           |         | 400        | μσ       |
| Duty cycle                                                     |                                                                   | 45    |                  | 55           | 45                           |        | 55                  | 45        | —       | 55         | %        |
| Spread-spectrum<br>modulating clock<br>frequency               | PCI Express®<br>(PCIe <sup>®</sup> )                              | 30    |                  | 33           | 30                           |        | 33                  | 30        | _       | 33         | kHz      |

| Symbol/                                                   | Conditions                                                          | Tra | nsceive<br>Grade | r Speed<br>1 | Tra | nsceive<br>Grade | r Speed<br>2 | Trai | Unit            |     |    |
|-----------------------------------------------------------|---------------------------------------------------------------------|-----|------------------|--------------|-----|------------------|--------------|------|-----------------|-----|----|
| Description                                               |                                                                     | Min | Тур              | Max          | Min | Тур              | Max          | Min  | Тур             | Max |    |
|                                                           | 85– $\Omega$ setting                                                | _   | 85 ±<br>30%      |              | _   | 85 ±<br>30%      |              | —    | 85 ±<br>30%     |     | Ω  |
| Differential on-                                          | 100–Ω<br>setting                                                    | _   | 100<br>±<br>30%  |              | _   | 100<br>±<br>30%  |              | _    | 100<br>±<br>30% | _   | Ω  |
| chip termination<br>resistors <sup>(21)</sup>             | 120–Ω<br>setting                                                    | _   | 120<br>±<br>30%  |              | _   | 120<br>±<br>30%  |              | _    | 120<br>±<br>30% | _   | Ω  |
|                                                           | 150-Ω<br>setting                                                    | _   | 150<br>±<br>30%  |              | _   | 150<br>±<br>30%  | _            | _    | 150<br>±<br>30% | _   | Ω  |
|                                                           | V <sub>CCR_GXB</sub> =<br>0.85 V or 0.9<br>V<br>full<br>bandwidth   | _   | 600              | _            | _   | 600              | _            |      | 600             | _   | mV |
| V <sub>ICM</sub><br>(AC and DC                            | V <sub>CCR_GXB</sub> =<br>0.85 V or 0.9<br>V<br>half<br>bandwidth   |     | 600              | _            |     | 600              | _            |      | 600             | _   | mV |
| (oupled)                                                  | V <sub>CCR_GXB</sub> =<br>1.0 V/1.05 V<br>full<br>bandwidth         | _   | 700              | _            | _   | 700              | _            | _    | 700             | _   | mV |
|                                                           | V <sub>CCR_GXB</sub> =<br>1.0 V<br>half<br>bandwidth                |     | 750              | _            | _   | 750              | _            | _    | 750             | _   | mV |
| t <sub>LTR</sub> <sup>(11)</sup>                          | —                                                                   | _   | _                | 10           | _   | —                | 10           | _    | —               | 10  | μs |
| t <sub>LTD</sub> <sup>(12)</sup>                          | —                                                                   | 4   | _                |              | 4   | —                |              | 4    | -               | —   | μs |
| t <sub>LTD_manual</sub> <sup>(13)</sup>                   | —                                                                   | 4   |                  |              | 4   | —                |              | 4    | —               | —   | μs |
| t <sub>LTR_LTD_manual</sub> <sup>(14)</sup>               | —                                                                   | 15  | _                |              | 15  | —                |              | 15   | —               | —   | μs |
| Run Length                                                |                                                                     | _   |                  | 200          | _   | —                | 200          | _    | —               | 200 | UI |
| Programmable<br>equalization<br>(AC Gain) <sup>(10)</sup> | Full<br>bandwidth<br>(6.25 GHz)<br>Half<br>bandwidth<br>(3.125 GHz) |     | _                | 16           | _   | _                | 16           | _    |                 | 16  | dB |

 Table 23. Transceiver Specifications for Stratix V GX and GS Devices <sup>(1)</sup> (Part 4 of 7)

| Symbol/                    | Conditions | Transceiver Speed<br>Grade 1 |     | Transceiver Speed<br>Grade 2 |     |     | Transceiver Speed<br>Grade 3 |     |     | Unit |    |
|----------------------------|------------|------------------------------|-----|------------------------------|-----|-----|------------------------------|-----|-----|------|----|
| Description                |            | Min                          | Тур | Max                          | Min | Тур | Max                          | Min | Тур | Max  |    |
| t <sub>pll_lock</sub> (16) | _          |                              |     | 10                           |     |     | 10                           |     | _   | 10   | μs |

#### Table 23. Transceiver Specifications for Stratix V GX and GS Devices <sup>(1)</sup> (Part 7 of 7)

#### Notes to Table 23:

(2) The reference clock common mode voltage is equal to the V<sub>CCR\_GXB</sub> power supply level.

(3) This supply must be connected to 1.0 V if the transceiver is configured at a data rate > 6.5 Gbps, and to 1.05 V if configured at a data rate > 10.3 Gbps when DFE is used. For data rates up to 6.5 Gbps, you can connect this supply to 0.85 V.

- (4) This supply follows VCCR\_GXB.
- (5) The device cannot tolerate prolonged operation at this absolute maximum.
- (6) The differential eye opening specification at the receiver input pins assumes that **Receiver Equalization** is disabled. If you enable **Receiver Equalization**, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level.
- (7) The Quartus II software automatically selects the appropriate slew rate depending on the configured data rate or functional mode.
- (8) The input reference clock frequency options depend on the data rate and the device speed grade.
- (9) The line data rate may be limited by PCS-FPGA interface speed grade.
- (10) Refer to Figure 1 for the GX channel AC gain curves. The total effective AC gain is the AC gain minus the DC gain.
- (11) t<sub>LTR</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset.
- (12) t<sub>LTD</sub> is time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high.
- (13) t<sub>LTD\_manual</sub> is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode.
- (14)  $t_{LTR\_LTD\_manual}$  is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode.
- (15)  $t_{pll_powerdown}$  is the PLL powerdown minimum pulse width.
- (16) t<sub>pll lock</sub> is the time required for the transmitter CMU/ATX PLL to lock to the input reference clock frequency after coming out of reset.
- (17) To calculate the REFCLK rms phase jitter requirement for PCIe at reference clock frequencies other than 100 MHz, use the following formula: REFCLK rms phase jitter at f(MHz) = REFCLK rms phase jitter at 100 MHz × 100/f.
- (18) The maximum peak to peak differential input voltage  $V_{ID}$  after device configuration is equal to 4 × (absolute  $V_{MAX}$  for receiver pin  $V_{ICM}$ ).
- (19) For ES devices,  $R_{BEF}$  is 2000  $\Omega \pm 1\%$ .
- (20) To calculate the REFCLK phase noise requirement at frequencies other than 622 MHz, use the following formula: REFCLK phase noise at f(MHz) = REFCLK phase noise at 622 MHz + 20\*log(f/622).
- (21) SFP/+ optical modules require the host interface to have RD+/- differentially terminated with 100 Ω. The internal OCT feature is available after the Stratix V FPGA configuration is completed. Altera recommends that FPGA configuration is completed before inserting the optical module. Otherwise, minimize unnecessary removal and insertion with unconfigured devices.
- (22) Refer to Figure 2.
- (23) For oversampling designs to support data rates less than the minimum specification, the CDR needs to be in LTR mode only.
- (24) I3YY devices can achieve data rates up to 10.3125 Gbps.
- (25) When you use fPLL as a TXPLL of the transceiver.
- (26) REFCLK performance requires to meet transmitter REFCLK phase noise specification.
- (27) Minimum eye opening of 85 mV is only for the unstressed input eye condition.

<sup>(1)</sup> Speed grades shown in Table 23 refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the Stratix V Device Overview.

Table 26 shows the approximate maximum data rate using the 10G PCS.

| Mada (2)            | Transceiver                           | PMA Width                                | 64           | 40    | 40    | 40   | 32       | 32    |  |
|---------------------|---------------------------------------|------------------------------------------|--------------|-------|-------|------|----------|-------|--|
| mode ""             | Speed Grade                           | PCS Width                                | 64           | 66/67 | 50    | 40   | 64/66/67 | 32    |  |
|                     | 1                                     | C1, C2, C2L, I2, I2L<br>core speed grade | 14.1         | 14.1  | 10.69 | 14.1 | 13.6     | 13.6  |  |
| 2                   | C1, C2, C2L, I2, I2L core speed grade | 12.5                                     | 12.5         | 10.69 | 12.5  | 12.5 | 12.5     |       |  |
|                     | 2                                     | C3, I3, I3L<br>core speed grade          | 12.5         | 12.5  | 10.69 | 12.5 | 10.88    | 10.88 |  |
| FIFO or<br>Register |                                       | C1, C2, C2L, I2, I2L<br>core speed grade |              |       |       |      |          |       |  |
|                     | 3                                     | C3, I3, I3L<br>core speed grade          | 8.5 Gbps     |       |       |      |          |       |  |
|                     | 5                                     | C4, I4<br>core speed grade               |              |       |       |      |          |       |  |
|                     |                                       | I3YY<br>core speed grade                 | 10.3125 Gbps |       |       |      |          |       |  |

Notes to Table 26:

(1) The maximum data rate is in Gbps.

(2) The Phase Compensation FIFO can be configured in FIFO mode or register mode. In the FIFO mode, the pointers are not fixed, and the latency can vary. In the register mode the pointers are fixed for low latency.

- XFI
- ASI
- HiGig/HiGig+
- HiGig2/HiGig2+
- Serial Data Converter (SDC)
- GPON
- SDI
- SONET
- Fibre Channel (FC)
- PCIe
- QPI
- SFF-8431

Download the Stratix V Characterization Report Tool to view the characterization report summary for these protocols.

### **Core Performance Specifications**

This section describes the clock tree, phase-locked loop (PLL), digital signal processing (DSP), memory blocks, configuration, and JTAG specifications.

### **Clock Tree Specifications**

Table 30 lists the clock tree specifications for Stratix V devices.

Table 30. Clock Tree Performance for Stratix V Devices (1)

|                              | Performance                 |                          |        |      |  |  |  |  |
|------------------------------|-----------------------------|--------------------------|--------|------|--|--|--|--|
| Symbol                       | C1, C2, C2L, I2, and<br>I2L | C3, I3, I3L, and<br>I3YY | C4, I4 | Unit |  |  |  |  |
| Global and<br>Regional Clock | 717                         | 650                      | 580    | MHz  |  |  |  |  |
| Periphery Clock              | 550                         | 500                      | 500    | MHz  |  |  |  |  |

#### Note to Table 30:

(1) The Stratix V ES devices are limited to 600 MHz core clock tree performance.

| Symbol                                 | Parameter                                                                                                  | Min  | Тур     | Max                                          | Unit      |
|----------------------------------------|------------------------------------------------------------------------------------------------------------|------|---------|----------------------------------------------|-----------|
| + (3) (4)                              | Input clock cycle-to-cycle jitter ( $f_{REF} \ge 100 \text{ MHz}$ )                                        |      |         | 0.15                                         | UI (p-p)  |
| LINCCJ (0), (1)                        | Input clock cycle-to-cycle jitter (f <sub>REF</sub> < 100 MHz)                                             | -750 |         | +750                                         | ps (p-p)  |
| + (5)                                  | Period Jitter for dedicated clock output (f_{OUT} $\geq$ 100 MHz)                                          | _    | _       | 175 <sup>(1)</sup>                           | ps (p-p)  |
| CUTPJ_DC                               | Period Jitter for dedicated clock output (f <sub>OUT</sub> < 100 MHz)                                      | _    | _       | 17.5 <sup>(1)</sup>                          | mUI (p-p) |
| + (5)                                  | Period Jitter for dedicated clock output in fractional PLL ( $f_{OUT} \ge 100$ MHz)                        | _    | _       | 250 <sup>(11)</sup> ,<br>175 <sup>(12)</sup> | ps (p-p)  |
| <sup>L</sup> FOUTPJ_DC                 | Period Jitter for dedicated clock output in fractional PLL (f <sub>OUT</sub> < 100 MHz)                    | _    | _       | 25 <sup>(11)</sup> ,<br>17.5 <sup>(12)</sup> | mUI (p-p) |
| + (5)                                  | Cycle-to-Cycle Jitter for a dedicated clock output ( $f_{\text{OUT}} \geq 100 \text{ MHz})$                |      | _       | 175                                          | ps (p-p)  |
| COUTCCJ_DC                             | Cycle-to-Cycle Jitter for a dedicated clock output $(f_{OUT} < 100 \text{ MHz})$                           |      | _       | 17.5                                         | mUI (p-p) |
| + (5)                                  | Cycle-to-cycle Jitter for a dedicated clock output in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )     |      | _       | 250 <sup>(11)</sup> ,<br>175 <sup>(12)</sup> | ps (p-p)  |
| FOUTCCJ_DC                             | Cycle-to-cycle Jitter for a dedicated clock output in fractional PLL ( $f_{OUT} < 100 \text{ MHz}$ )+      |      | _       | 25 <sup>(11)</sup> ,<br>17.5 <sup>(12)</sup> | mUI (p-p) |
| t <sub>outpj 10</sub> (5),             | Period Jitter for a clock output on a regular I/O in integer PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )         |      | _       | 600                                          | ps (p-p)  |
| (8)                                    | Period Jitter for a clock output on a regular I/O $(f_{OUT} < 100 \text{ MHz})$                            |      | _       | 60                                           | mUI (p-p) |
| t <sub>foutpj 10</sub> <sup>(5),</sup> | Period Jitter for a clock output on a regular I/O in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )      | _    | _       | 600 <sup>(10)</sup>                          | ps (p-p)  |
| (8), (11)                              | Period Jitter for a clock output on a regular I/O in fractional PLL (f <sub>OUT</sub> < 100 MHz)           | _    | _       | 60 <sup>(10)</sup>                           | mUI (p-p) |
| t <sub>outccj_io</sub> (5),            | Cycle-to-cycle Jitter for a clock output on a regular I/O in integer PLL ( $f_{OUT} \geq 100 \mbox{ MHz})$ | _    | _       | 600                                          | ps (p-p)  |
| (8)                                    | Cycle-to-cycle Jitter for a clock output on a regular I/O in integer PLL (f <sub>OUT</sub> < 100 MHz)      | _    | _       | 60 <sup>(10)</sup>                           | mUI (p-p) |
| t <sub>FOUTCCJ 10</sub> (5),           | Cycle-to-cycle Jitter for a clock output on a regular I/O in fractional PLL ( $f_{OUT} \ge 100$ MHz)       |      | _       | 600 <sup>(10)</sup>                          | ps (p-p)  |
| (8), (11)                              | Cycle-to-cycle Jitter for a clock output on a regular I/O in fractional PLL (f <sub>OUT</sub> < 100 MHz)   | _    | _       | 60                                           | mUI (p-p) |
| t <sub>CASC OUTPJ DC</sub>             | Period Jitter for a dedicated clock output in cascaded PLLs ( $f_{OUT} \ge 100 \text{ MHz}$ )              | _    | _       | 175                                          | ps (p-p)  |
| (5), (6)                               | Period Jitter for a dedicated clock output in cascaded PLLs ( $f_{OUT}$ < 100 MHz)                         | _    | _       | 17.5                                         | mUI (p-p) |
| f <sub>DRIFT</sub>                     | Frequency drift after PFDENA is disabled for a duration of 100 $\mu s$                                     |      | _       | ±10                                          | %         |
| dK <sub>BIT</sub>                      | Bit number of Delta Sigma Modulator (DSM)                                                                  | 8    | 24      | 32                                           | Bits      |
| k <sub>VALUE</sub>                     | Numerator of Fraction                                                                                      | 128  | 8388608 | 2147483648                                   | —         |

Table 31. PLL Specifications for Stratix V Devices (Part 2 of 3)

|               |                                                                                                           | Resour | ces Used | Performance |            |     |     |         |                     |     |      |  |
|---------------|-----------------------------------------------------------------------------------------------------------|--------|----------|-------------|------------|-----|-----|---------|---------------------|-----|------|--|
| Memory        | Mode                                                                                                      | ALUTS  | Memory   | C1          | C2,<br>C2L | C3  | C4  | 12, 12L | 13,<br>13L,<br>13YY | 14  | Unit |  |
|               | Single-port, all<br>supported widths                                                                      | 0      | 1        | 700         | 700        | 650 | 550 | 700     | 500                 | 450 | MHz  |  |
|               | Simple dual-port, all supported widths                                                                    | 0      | 1        | 700         | 700        | 650 | 550 | 700     | 500                 | 450 | MHz  |  |
|               | Simple dual-port with<br>the read-during-write<br>option set to <b>Old Data</b> ,<br>all supported widths | 0      | 1        | 525         | 525        | 455 | 400 | 525     | 455                 | 400 | MHz  |  |
| M20K<br>Block | Simple dual-port with ECC enabled, 512 × 32                                                               | 0      | 1        | 450         | 450        | 400 | 350 | 450     | 400                 | 350 | MHz  |  |
| Diook         | Simple dual-port with<br>ECC and optional<br>pipeline registers<br>enabled, 512 × 32                      | 0      | 1        | 600         | 600        | 500 | 450 | 600     | 500                 | 450 | MHz  |  |
|               | True dual port, all<br>supported widths                                                                   | 0      | 1        | 700         | 700        | 650 | 550 | 700     | 500                 | 450 | MHz  |  |
|               | ROM, all supported widths                                                                                 | 0      | 1        | 700         | 700        | 650 | 550 | 700     | 500                 | 450 | MHz  |  |

#### Table 33. Memory Block Performance Specifications for Stratix V Devices <sup>(1), (2)</sup> (Part 2 of 2)

#### Notes to Table 33:

(1) To achieve the maximum memory block performance, use a memory block clock that comes through global clock routing from an on-chip PLL set to **50**% output duty cycle. Use the Quartus II software to report timing for this and other memory block clocking schemes.

(2) When you use the error detection cyclical redundancy check (CRC) feature, there is no degradation in F<sub>MAX</sub>.

(3) The F<sub>MAX</sub> specification is only achievable with Fitter options, MLAB Implementation In 16-Bit Deep Mode enabled.

### **Temperature Sensing Diode Specifications**

Table 34 lists the internal TSD specification.

#### **Table 34. Internal Temperature Sensing Diode Specification**

| Temperature<br>Range | Accuracy | Offset<br>Calibrated<br>Option | Sampling Rate  | Conversion<br>Time | Resolution | Minimum<br>Resolution<br>with no<br>Missing Codes |
|----------------------|----------|--------------------------------|----------------|--------------------|------------|---------------------------------------------------|
| -40°C to 100°C       | ±8°C     | No                             | 1 MHz, 500 KHz | < 100 ms           | 8 bits     | 8 bits                                            |

Table 35 lists the specifications for the Stratix V external temperature sensing diode.

| Table 35. | External | Temperature | Sensing Dic | de Specifica | ations for Stratix | V Devices |
|-----------|----------|-------------|-------------|--------------|--------------------|-----------|
|-----------|----------|-------------|-------------|--------------|--------------------|-----------|

| Description                              | Min   | Тур   | Max   | Unit |
|------------------------------------------|-------|-------|-------|------|
| I <sub>bias</sub> , diode source current | 8     | —     | 200   | μA   |
| V <sub>bias,</sub> voltage across diode  | 0.3   | —     | 0.9   | V    |
| Series resistance                        | —     | _     | < 1   | Ω    |
| Diode ideality factor                    | 1.006 | 1.008 | 1.010 | _    |

| Symbol                           | Conditiono                                       |     | C1  |           | C2, C2L, I2, I2L |     | C3, I3, I3L, I3YY |     | C4,14 |           | Unit |     |           |          |
|----------------------------------|--------------------------------------------------|-----|-----|-----------|------------------|-----|-------------------|-----|-------|-----------|------|-----|-----------|----------|
| əyiinuu                          | Conultions                                       | Min | Тур | Max       | Min              | Тур | Max               | Min | Тур   | Max       | Min  | Тур | Max       | Umt      |
|                                  | SERDES factor J<br>= 3 to 10                     | (6) |     | (8)       | (6)              | _   | (8)               | (6) |       | (8)       | (6)  |     | (8)       | Mbps     |
| f <sub>HSDR</sub> (data<br>rate) | SERDES factor J<br>= 2,<br>uses DDR<br>Registers | (6) |     | (7)       | (6)              | _   | (7)               | (6) | _     | (7)       | (6)  |     | (7)       | Mbps     |
|                                  | SERDES factor J<br>= 1,<br>uses SDR<br>Register  | (6) | _   | (7)       | (6)              | _   | (7)               | (6) | _     | (7)       | (6)  | _   | (7)       | Mbps     |
| DPA Mode                         |                                                  |     |     |           |                  |     |                   |     |       |           |      |     |           |          |
| DPA run<br>length                | _                                                |     |     | 1000<br>0 |                  | _   | 1000<br>0         | _   |       | 1000<br>0 | _    |     | 1000<br>0 | UI       |
| Soft CDR mode                    |                                                  |     |     |           |                  |     |                   |     |       |           |      |     |           |          |
| Soft-CDR<br>PPM<br>tolerance     | _                                                | _   | _   | 300       | _                | _   | 300               | _   | _     | 300       | _    | _   | 300       | ±<br>PPM |
| Non DPA Mode                     |                                                  |     |     |           |                  |     |                   |     |       |           |      |     |           |          |
| Sampling<br>Window               | _                                                |     |     | 300       |                  |     | 300               |     |       | 300       |      |     | 300       | ps       |

#### Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 4 of 4)

Notes to Table 36:

(1) When J = 3 to 10, use the serializer/deserializer (SERDES) block.

(2) When J = 1 or 2, bypass the SERDES block.

(3) This only applies to DPA and soft-CDR modes.

(4) Clock Boost Factor (W) is the ratio between the input data rate to the input clock rate.

(5) This is achieved by using the **LVDS** clock network.

(6) The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate.

(7) The maximum ideal frequency is the SERDES factor (J) x the PLL maximum output frequency (fOUT) provided you can close the design timing and the signal integrity simulation is clean.

(8) You can estimate the achievable maximum data rate for non-DPA mode by performing link timing closure analysis. You must consider the board skew margin, transmitter delay margin, and receiver sampling margin to determine the maximum data rate supported.

(9) If the receiver with DPA enabled and transmitter are using shared PLLs, the minimum data rate is 150 Mbps.

(10) You must calculate the leftover timing margin in the receiver by performing link timing closure analysis. You must consider the board skew margin, transmitter channel-to-channel skew, and receiver sampling margin to determine leftover timing margin.

(11) The F<sub>MAX</sub> specification is based on the fast clock used for serial data. The interface F<sub>MAX</sub> is also dependent on the parallel clock domain which is design-dependent and requires timing analysis.

(12) Stratix V RX LVDS will need DPA. For Stratix V TX LVDS, the receiver side component must have DPA.

(13) Stratix V LVDS serialization and de-serialization factor needs to be x4 and above.

(14) Requires package skew compensation with PCB trace length.

(15) Do not mix single-ended I/O buffer within LVDS I/O bank.

(16) Chip-to-chip communication only with a maximum load of 5 pF.

(17) When using True LVDS RX channels for emulated LVDS TX channel, only serialization factors 1 and 2 are supported.

Figure 7 shows the dynamic phase alignment (DPA) lock time specifications with the DPA PLL calibration option enabled.

Figure 7. DPA Lock Time Specification with DPA PLL Calibration Enabled

| rx_reset      |  |  |          |
|---------------|--|--|----------|
| rx_dpa_locked |  |  | <u> </u> |
|               |  |  | -        |

Table 37 lists the DPA lock time specifications for Stratix V devices.

Table 37. DPA Lock Time Specifications for Stratix V GX Devices Only (1), (2), (3)

| Standard           | Training Pattern     | Number of Data<br>Transitions in One<br>Repetition of the<br>Training Pattern | Number of<br>Repetitions per 256<br>Data Transitions <sup>(4)</sup> | Maximum              |
|--------------------|----------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------|
| SPI-4              | 00000000001111111111 | 2                                                                             | 128                                                                 | 640 data transitions |
| Parallel Rapid I/O | 00001111             | 2                                                                             | 128                                                                 | 640 data transitions |
|                    | 10010000             | 4                                                                             | 64                                                                  | 640 data transitions |
| Miscellaneous      | 10101010             | 8                                                                             | 32                                                                  | 640 data transitions |
| Wiscenareous       | 01010101             | 8                                                                             | 32                                                                  | 640 data transitions |

#### Notes to Table 37:

(1) The DPA lock time is for one channel.

(2) One data transition is defined as a 0-to-1 or 1-to-0 transition.

(3) The DPA lock time stated in this table applies to both commercial and industrial grade.

(4) This is the number of repetitions for the stated training pattern to achieve the 256 data transitions.

Figure 8 shows the **LVDS** soft-clock data recovery (CDR)/DPA sinusoidal jitter tolerance specification for a data rate  $\geq$  1.25 Gbps. Table 38 lists the **LVDS** soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate  $\geq$  1.25 Gbps.





### **Duty Cycle Distortion (DCD) Specifications**

Table 44 lists the worst-case DCD for Stratix V devices.

#### Table 44. Worst-Case DCD on Stratix V I/O Pins (1)

| Symbol            | C   | 1   | C2, C2 | L, 12, 12L | C3, I<br>I3 | 3, I3L,<br>BYY | C4  | 4,14 | Unit |
|-------------------|-----|-----|--------|------------|-------------|----------------|-----|------|------|
| -                 | Min | Max | Min    | Max        | Min         | Max            | Min | Max  |      |
| Output Duty Cycle | 45  | 55  | 45     | 55         | 45          | 55             | 45  | 55   | %    |

#### Note to Table 44:

(1) The DCD numbers do not cover the core clock network.

# **Configuration Specification**

# **POR Delay Specification**

Power-on reset (POR) delay is defined as the delay between the time when all the power supplies monitored by the POR circuitry reach the minimum recommended operating voltage to the time when the nSTATUS is released high and your device is ready to begin configuration.



For more information about the POR delay, refer to the *Hot Socketing and Power-On Reset in Stratix V Devices* chapter.

Table 45 lists the fast and standard POR delay specification.

#### Table 45. Fast and Standard POR Delay Specification (1)

| POR Delay | Minimum | Maximum |
|-----------|---------|---------|
| Fast      | 4 ms    | 12 ms   |
| Standard  | 100 ms  | 300 ms  |

#### Note to Table 45:

(1) You can select the POR delay based on the MSEL settings as described in the MSEL Pin Settings section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.

# **JTAG Configuration Specifications**

Table 46 lists the JTAG timing parameters and values for Stratix V devices.

Table 46. JTAG Timing Parameters and Values for Stratix V Devices

| Symbol                  | Description                        | Min | Max | Unit |
|-------------------------|------------------------------------|-----|-----|------|
| t <sub>JCP</sub>        | TCK clock period <sup>(2)</sup>    | 30  |     | ns   |
| t <sub>JCP</sub>        | TCK clock period <sup>(2)</sup>    | 167 | —   | ns   |
| t <sub>JCH</sub>        | TCK clock high time <sup>(2)</sup> | 14  | —   | ns   |
| t <sub>JCL</sub>        | TCK clock low time <sup>(2)</sup>  | 14  |     | ns   |
| t <sub>JPSU (TDI)</sub> | TDI JTAG port setup time           | 2   | —   | ns   |
| t <sub>JPSU (TMS)</sub> | TMS JTAG port setup time           | 3   | _   | ns   |

| Family              | Device | Package | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) <sup>(4), (5)</sup> |
|---------------------|--------|---------|--------------------------------|--------------------------------------------|
| Stratix $V \in (1)$ | 5SEE9  | —       | 342,742,976                    | 700,888                                    |
|                     | 5SEEB  | —       | 342,742,976                    | 700,888                                    |

#### Table 47. Uncompressed .rbf Sizes for Stratix V Devices

#### Notes to Table 47:

(1) Stratix V E devices do not have PCI Express® (PCIe®) hard IP. Stratix V E devices do not support the CvP configuration scheme.

(2) 36-transceiver devices.

(3) 24-transceiver devices.

(4) File size for the periphery image.

(5) The IOCSR .rbf size is specifically for the CvP feature.

Use the data in Table 47 to estimate the file size before design compilation. Different configuration file formats, such as a hexadecimal (.hex) or tabular text file (.ttf) format, have different file sizes. For the different types of configuration file and file sizes, refer to the Quartus II software. However, for a specific version of the Quartus II software, any design targeted for the same device has the same uncompressed configuration file size. If you are using compression, the file size can vary after each compilation because the compression ratio depends on your design.

• For more information about setting device configuration options, refer to *Configuration, Design Security, and Remote System Upgrades in Stratix V Devices.* For creating configuration files, refer to the *Quartus II Help.* 

Table 48 lists the minimum configuration time estimates for Stratix V devices.

| Table 48. Minimum Configuration Time Estimation for Stratix V Devi |
|--------------------------------------------------------------------|
|--------------------------------------------------------------------|

|         | Marchar |       | Active Serial (1) | )                      | Fast  | t Passive Parall | el <sup>(2)</sup>      |
|---------|---------|-------|-------------------|------------------------|-------|------------------|------------------------|
| Variant | Code    | Width | DCLK (MHz)        | Min Config<br>Time (s) | Width | DCLK (MHz)       | Min Config<br>Time (s) |
|         | ٨٥      | 4     | 100               | 0.534                  | 32    | 100              | 0.067                  |
|         | AJ      | 4     | 100               | 0.344                  | 32    | 100              | 0.043                  |
|         | A4      | 4     | 100               | 0.534                  | 32    | 100              | 0.067                  |
|         | A5      | 4     | 100               | 0.675                  | 32    | 100              | 0.084                  |
|         | A7      | 4     | 100               | 0.675                  | 32    | 100              | 0.084                  |
| GX      | A9      | 4     | 100               | 0.857                  | 32    | 100              | 0.107                  |
|         | AB      | 4     | 100               | 0.857                  | 32    | 100              | 0.107                  |
|         | B5      | 4     | 100               | 0.676                  | 32    | 100              | 0.085                  |
|         | B6      | 4     | 100               | 0.676                  | 32    | 100              | 0.085                  |
|         | B9      | 4     | 100               | 0.857                  | 32    | 100              | 0.107                  |
|         | BB      | 4     | 100               | 0.857                  | 32    | 100              | 0.107                  |
| ст      | C5      | 4     | 100               | 0.675                  | 32    | 100              | 0.084                  |
| ul      | C7      | 4     | 100               | 0.675                  | 32    | 100              | 0.084                  |

|         | Mombor |       | Active Serial <sup>(1)</sup> | )                      | Fast  | t Passive Parall | el <sup>(2)</sup>      |
|---------|--------|-------|------------------------------|------------------------|-------|------------------|------------------------|
| Variant | Code   | Width | DCLK (MHz)                   | Min Config<br>Time (s) | Width | DCLK (MHz)       | Min Config<br>Time (s) |
|         | D3     | 4     | 100                          | 0.344                  | 32    | 100              | 0.043                  |
|         | D4     | 4     | 100                          | 0.534                  | 32    | 100              | 0.067                  |
| 65      | D4     | 4     | 100                          | 0.344                  | 32    | 100              | 0.043                  |
| 03      | D5     | 4     | 100                          | 0.534                  | 32    | 100              | 0.067                  |
|         | D6     | 4     | 100                          | 0.741                  | 32    | 100              | 0.093                  |
|         | D8     | 4     | 100                          | 0.741                  | 32    | 100              | 0.093                  |
| F       | E9     | 4     | 100                          | 0.857                  | 32    | 100              | 0.107                  |
| Ľ       | EB     | 4     | 100                          | 0.857                  | 32    | 100              | 0.107                  |

Table 48. Minimum Configuration Time Estimation for Stratix V Devices

#### Notes to Table 48:

(1) DCLK frequency of 100 MHz using external CLKUSR.

(2) Max FPGA FPP bandwidth may exceed bandwidth available from some external storage or control logic.

# **Fast Passive Parallel Configuration Timing**

This section describes the fast passive parallel (FPP) configuration timing parameters for Stratix V devices.

### DCLK-to-DATA[] Ratio for FPP Configuration

FPP configuration requires a different DCLK-to-DATA[]ratio when you enable the design security, decompression, or both features. Table 49 lists the DCLK-to-DATA[]ratio for each combination.

| Configuration<br>Scheme | Decompression | Design Security | DCLK-to-DATA[]<br>Ratio |
|-------------------------|---------------|-----------------|-------------------------|
|                         | Disabled      | Disabled        | 1                       |
|                         | Disabled      | Enabled         | 1                       |
| 111 ×0                  | Enabled       | Disabled        | 2                       |
|                         | Enabled       | Enabled         | 2                       |
|                         | Disabled      | Disabled        | 1                       |
|                         | Disabled      | Enabled         | 2                       |
|                         | Enabled       | Disabled        | 4                       |
|                         | Enabled       | Enabled         | 4                       |

 Table 49. DCLK-to-DATA[] Ratio <sup>(1)</sup> (Part 1 of 2)

# **Remote System Upgrades**

Table 56 lists the timing parameter specifications for the remote system upgrade circuitry.

| Table 56. Remote System Upgrade Circuitry Timing Specificatio |
|---------------------------------------------------------------|
|---------------------------------------------------------------|

| Parameter                               | Minimum | Maximum | Unit |
|-----------------------------------------|---------|---------|------|
| t <sub>RU_nCONFIG</sub> <sup>(1)</sup>  | 250     | —       | ns   |
| t <sub>RU_nRSTIMER</sub> <sup>(2)</sup> | 250     | _       | ns   |

#### Notes to Table 56:

- (1) This is equivalent to strobing the reconfiguration input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the Remote System Upgrade State Machine section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.
- (2) This is equivalent to strobing the reset\_timer input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the User Watchdog Timer section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.

# **User Watchdog Internal Circuitry Timing Specification**

Table 57 lists the operating range of the 12.5-MHz internal oscillator.

#### Table 57. 12.5-MHz Internal Oscillator Specifications

| Minimum | Typical | Maximum | Units |
|---------|---------|---------|-------|
| 5.3     | 7.9     | 12.5    | MHz   |

# I/O Timing

Altera offers two ways to determine I/O timing—the Excel-based I/O Timing and the Quartus II Timing Analyzer.

Excel-based I/O timing provides pin timing performance for each device density and speed grade. The data is typically used prior to designing the FPGA to get an estimate of the timing budget as part of the link timing analysis. The Quartus II Timing Analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after you complete place-and-route.

 You can download the Excel-based I/O Timing spreadsheet from the Stratix V Devices Documentation web page.

# **Programmable IOE Delay**

Table 58 lists the Stratix V IOE programmable delay settings.

Table 58. IOE Programmable Delay for Stratix V Devices (Part 1 of 2)

| Devementer Austichte Min |          |                      | Fast Model |            | Slow Model |       |       |       |       |             |       |      |
|--------------------------|----------|----------------------|------------|------------|------------|-------|-------|-------|-------|-------------|-------|------|
| (1)                      | Settings | <b>Offset</b><br>(2) | Industrial | Commercial | C1         | C2    | C3    | C4    | 12    | 13,<br>13YY | 14    | Unit |
| D1                       | 64       | 0                    | 0.464      | 0.493      | 0.838      | 0.838 | 0.924 | 1.011 | 0.844 | 0.921       | 1.006 | ns   |
| D2                       | 32       | 0                    | 0.230      | 0.244      | 0.415      | 0.415 | 0.459 | 0.503 | 0.417 | 0.456       | 0.500 | ns   |

| Perometer Available Min |          | Fast Model    |            | Slow Model |       |       |       |       |       |             |       |      |
|-------------------------|----------|---------------|------------|------------|-------|-------|-------|-------|-------|-------------|-------|------|
| (1)                     | Settings | Offset<br>(2) | Industrial | Commercial | C1    | C2    | C3    | C4    | 12    | 13,<br>13YY | 14    | Unit |
| D3                      | 8        | 0             | 1.587      | 1.699      | 2.793 | 2.793 | 2.992 | 3.192 | 2.811 | 3.047       | 3.257 | ns   |
| D4                      | 64       | 0             | 0.464      | 0.492      | 0.838 | 0.838 | 0.924 | 1.011 | 0.843 | 0.920       | 1.006 | ns   |
| D5                      | 64       | 0             | 0.464      | 0.493      | 0.838 | 0.838 | 0.924 | 1.011 | 0.844 | 0.921       | 1.006 | ns   |
| D6                      | 32       | 0             | 0.229      | 0.244      | 0.415 | 0.415 | 0.458 | 0.503 | 0.418 | 0.456       | 0.499 | ns   |

| Table 58. | IOE Pro | grammable De | ay for | Stratix V | V Devices | (Part 2 of 2 | ) |
|-----------|---------|--------------|--------|-----------|-----------|--------------|---|
|-----------|---------|--------------|--------|-----------|-----------|--------------|---|

#### Notes to Table 58:

(1) You can set this value in the Quartus II software by selecting D1, D2, D3, D5, and D6 in the Assignment Name column of Assignment Editor.

(2) Minimum offset does not include the intrinsic delay.

# **Programmable Output Buffer Delay**

Table 59 lists the delay chain settings that control the rising and falling edge delays of the output buffer. The default delay is 0 ps.

| Symbol Parameter |                            | Typical     | Unit |
|------------------|----------------------------|-------------|------|
|                  |                            | 0 (default) | ps   |
| Dauman           | Rising and/or falling edge | 25          | ps   |
| DOUTBUF          | delay                      | 50          | ps   |
|                  |                            | 75          | ps   |

Note to Table 59:

(1) You can set the programmable output buffer delay in the Quartus II software by setting the Output Buffer Delay Control assignment to either positive, negative, or both edges, with the specific values stated here (in ps) for the Output Buffer Delay assignment.

# Glossary

Table 60 lists the glossary for this chapter.

Table 60. Glossary (Part 1 of 4)

| Letter | Subject              | Definitions                                                                                                   |
|--------|----------------------|---------------------------------------------------------------------------------------------------------------|
| Α      |                      |                                                                                                               |
| В      | —                    | —                                                                                                             |
| С      |                      |                                                                                                               |
| D      | —                    | _                                                                                                             |
| E      | —                    | _                                                                                                             |
|        | f <sub>HSCLK</sub>   | Left and right PLL input clock frequency.                                                                     |
| F      | f <sub>HSDR</sub>    | High-speed I/O block—Maximum and minimum <b>LVDS</b> data transfer rate (f <sub>HSDR</sub> = 1/TUI), non-DPA. |
|        | f <sub>hsdrdpa</sub> | High-speed I/O block—Maximum and minimum <b>LVDS</b> data transfer rate (f <sub>HSDRDPA</sub> = 1/TUI), DPA.  |