# E·XFL

#### Intel - 5SGXEB5R1F43C1N Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 185000                                                     |
| Number of Logic Elements/Cells | 490000                                                     |
| Total RAM Bits                 | 41984000                                                   |
| Number of I/O                  | 600                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 0.87V ~ 0.93V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                            |
| Package / Case                 | 1760-BBGA, FCBGA                                           |
| Supplier Device Package        | 1760-FCBGA (42.5x42.5)                                     |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5sgxeb5r1f43c1n |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Symbol                | Description                    | Minimum | Maximum | Unit |
|-----------------------|--------------------------------|---------|---------|------|
| V <sub>CCD_FPLL</sub> | PLL digital power supply       | -0.5    | 1.8     | V    |
| V <sub>CCA_FPLL</sub> | PLL analog power supply        | -0.5    | 3.4     | V    |
| VI                    | DC input voltage               | -0.5    | 3.8     | V    |
| TJ                    | Operating junction temperature | -55     | 125     | °C   |
| T <sub>STG</sub>      | Storage temperature (No bias)  | -65     | 150     | °C   |
| I <sub>OUT</sub>      | DC output current per pin      | -25     | 40      | mA   |

Table 3. Absolute Maximum Ratings for Stratix V Devices (Part 2 of 2)

Table 4 lists the absolute conditions for the transceiver power supply for Stratix V GX, GS, and GT devices.

Table 4. Transceiver Power Supply Absolute Conditions for Stratix V GX, GS, and GT Devices

| Symbol                | Description                                                  | Devices    | Minimum | Maximum | Unit |
|-----------------------|--------------------------------------------------------------|------------|---------|---------|------|
| V <sub>CCA_GXBL</sub> | Transceiver channel PLL power supply (left side)             | GX, GS, GT | -0.5    | 3.75    | V    |
| V <sub>CCA_GXBR</sub> | Transceiver channel PLL power supply (right side)            | GX, GS     | -0.5    | 3.75    | V    |
| V <sub>CCA_GTBR</sub> | Transceiver channel PLL power supply (right side)            | GT         | -0.5    | 3.75    | V    |
| V <sub>CCHIP_L</sub>  | Transceiver hard IP power supply (left side)                 | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCHIP_R</sub>  | Transceiver hard IP power supply (right side)                | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCHSSI_L</sub> | Transceiver PCS power supply (left side)                     | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCHSSI_R</sub> | Transceiver PCS power supply (right side)                    | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCR_GXBL</sub> | Receiver analog power supply (left side)                     | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCR_GXBR</sub> | Receiver analog power supply (right side)                    | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCR_GTBR</sub> | Receiver analog power supply for GT channels (right side)    | GT         | -0.5    | 1.35    | V    |
| V <sub>CCT_GXBL</sub> | Transmitter analog power supply (left side)                  | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCT_GXBR</sub> | Transmitter analog power supply (right side)                 | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCT_GTBR</sub> | Transmitter analog power supply for GT channels (right side) | GT         | -0.5    | 1.35    | V    |
| V <sub>CCL_GTBR</sub> | Transmitter clock network power supply (right side)          | GT         | -0.5    | 1.35    | V    |
| V <sub>CCH_GXBL</sub> | Transmitter output buffer power supply (left side)           | GX, GS, GT | -0.5    | 1.8     | V    |
| V <sub>CCH_GXBR</sub> | Transmitter output buffer power supply (right side)          | GX, GS, GT | -0.5    | 1.8     | V    |

#### **Maximum Allowed Overshoot and Undershoot Voltage**

During transitions, input signals may overshoot to the voltage shown in Table 5 and undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns.

Table 5 lists the maximum allowed input overshoot voltage and the duration of the overshoot voltage as a percentage of device lifetime. The maximum allowed overshoot duration is specified as a percentage of high time over the lifetime of the device. A DC signal is equivalent to 100% of the duty cycle. For example, a signal that overshoots to 3.95 V can be at 3.95 V for only ~21% over the lifetime of the device; for a device lifetime of 10 years, the overshoot duration amounts to ~2 years.

| abie J. Maximum Anowed Overshoot builing Italistitions |                  |               |                                                     |      |  |  |  |  |  |
|--------------------------------------------------------|------------------|---------------|-----------------------------------------------------|------|--|--|--|--|--|
| Symbol                                                 | Description      | Condition (V) | Overshoot Duration as %<br>@ T <sub>J</sub> = 100°C | Unit |  |  |  |  |  |
|                                                        |                  | 3.8           | 100                                                 | %    |  |  |  |  |  |
|                                                        |                  | 3.85          | 64                                                  | %    |  |  |  |  |  |
|                                                        |                  | 3.9           | 36                                                  | %    |  |  |  |  |  |
|                                                        |                  | 3.95          | 21                                                  | %    |  |  |  |  |  |
| Vi (AC)                                                | AC input voltage | 4             | 12                                                  | %    |  |  |  |  |  |
|                                                        |                  | 4.05          | 7                                                   | %    |  |  |  |  |  |
|                                                        |                  | 4.1           | 4                                                   | %    |  |  |  |  |  |
|                                                        |                  | 4.15          | 2                                                   | %    |  |  |  |  |  |
|                                                        |                  | 4.2           | 1                                                   | %    |  |  |  |  |  |

Table 5. Maximum Allowed Overshoot During Transitions

#### Figure 1. Stratix V Device Overshoot Duration



#### I/O Pin Leakage Current

Table 9 lists the Stratix V I/O pin leakage current specifications.

| Table 9. I/ | 0 Pin Leakage | <b>Current for Stratix </b> | / Devices <sup>(1)</sup> |
|-------------|---------------|-----------------------------|--------------------------|
|-------------|---------------|-----------------------------|--------------------------|

| Symbol          | Description        | Conditions                                 | Min | Тур | Max | Unit |
|-----------------|--------------------|--------------------------------------------|-----|-----|-----|------|
| I <sub>I</sub>  | Input pin          | $V_I = 0 V \text{ to } V_{CCIOMAX}$        | -30 | —   | 30  | μA   |
| I <sub>0Z</sub> | Tri-stated I/O pin | $V_0 = 0 V \text{ to } V_{\text{CCIOMAX}}$ | -30 |     | 30  | μA   |

#### Note to Table 9:

(1) If  $V_0 = V_{CCIO}$  to  $V_{CCIOMax}$ , 100  $\mu$ A of leakage current per I/O is expected.

#### **Bus Hold Specifications**

Table 10 lists the Stratix V device family bus hold specifications.

Table 10. Bus Hold Parameters for Stratix V Devices

|                               |                   |                                                | V <sub>CCIO</sub> |      |       |      |       |      |       |      |       |      |      |
|-------------------------------|-------------------|------------------------------------------------|-------------------|------|-------|------|-------|------|-------|------|-------|------|------|
| Parameter                     | Symbol            | Conditions                                     | 1.2               | 2 V  | 1.    | 5 V  | 1.8   | B V  | 2.    | 5 V  | 3.0   | V    | Unit |
|                               |                   |                                                | Min               | Max  | Min   | Max  | Min   | Max  | Min   | Max  | Min   | Max  |      |
| Low<br>sustaining<br>current  | I <sub>SUSL</sub> | V <sub>IN</sub> > V <sub>IL</sub><br>(maximum) | 22.5              | _    | 25.0  | _    | 30.0  | _    | 50.0  | _    | 70.0  | _    | μA   |
| High<br>sustaining<br>current | I <sub>SUSH</sub> | V <sub>IN</sub> < V <sub>IH</sub><br>(minimum) | -22.5             | _    | -25.0 | _    | -30.0 | _    | -50.0 | _    | -70.0 | _    | μA   |
| Low<br>overdrive<br>current   | I <sub>odl</sub>  | $0V < V_{IN} < V_{CCIO}$                       | _                 | 120  | _     | 160  | _     | 200  | _     | 300  | _     | 500  | μA   |
| High<br>overdrive<br>current  | I <sub>odh</sub>  | 0V < V <sub>IN</sub> <<br>V <sub>CCI0</sub>    |                   | -120 |       | -160 | _     | -200 |       | -300 | _     | -500 | μA   |
| Bus-hold<br>trip point        | V <sub>trip</sub> | _                                              | 0.45              | 0.95 | 0.50  | 1.00 | 0.68  | 1.07 | 0.70  | 1.70 | 0.80  | 2.00 | V    |

#### **On-Chip Termination (OCT) Specifications**

If you enable OCT calibration, calibration is automatically performed at power-up for I/Os connected to the calibration block. Table 11 lists the Stratix V OCT termination calibration accuracy specifications.

Table 11. OCT Calibration Accuracy Specifications for Stratix V Devices <sup>(1)</sup> (Part 1 of 2)

|                     |                                                                     |                                                  | Calibration Accuracy |       |                |       |      |
|---------------------|---------------------------------------------------------------------|--------------------------------------------------|----------------------|-------|----------------|-------|------|
| Symbol              | Description                                                         | Conditions                                       | C1                   | C2,12 | C3,I3,<br>I3YY | C4,14 | Unit |
| 25-Ω R <sub>S</sub> | Internal series termination with calibration (25- $\Omega$ setting) | V <sub>CCI0</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15                  | ±15   | ±15            | ±15   | %    |

|                                                                                 |                                                                                                                                                                  |                                                  | Calibration Accuracy |            |                |            |      |
|---------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|----------------------|------------|----------------|------------|------|
| Symbol                                                                          | Description                                                                                                                                                      | Conditions                                       | C1                   | C2,12      | C3,I3,<br>I3YY | C4,14      | Unit |
| 50-Ω R <sub>S</sub>                                                             | Internal series termination with calibration (50- $\Omega$ setting)                                                                                              | V <sub>CCI0</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15                  | ±15        | ±15            | ±15        | %    |
| 34-Ω and<br>40-Ω R <sub>S</sub>                                                 | Internal series termination with calibration (34- $\Omega$ and 40- $\Omega$ setting)                                                                             | V <sub>CCI0</sub> = 1.5, 1.35,<br>1.25, 1.2 V    | ±15                  | ±15        | ±15            | ±15        | %    |
| 48-Ω, 60-Ω,<br>80-Ω, and<br>240-Ω R <sub>S</sub>                                | Internal series termination with calibration (48- $\Omega$ , 60- $\Omega$ , 80- $\Omega$ , and 240- $\Omega$ setting)                                            | V <sub>CCI0</sub> = 1.2 V                        | ±15                  | ±15        | ±15            | ±15        | %    |
| 50-Ω R <sub>T</sub>                                                             | Internal parallel<br>termination with<br>calibration (50-Ω setting)                                                                                              | V <sub>CCIO</sub> = 2.5, 1.8,<br>1.5, 1.2 V      | -10 to +40           | -10 to +40 | -10 to +40     | -10 to +40 | %    |
| 20- $Ω$ , 30- $Ω$ ,<br>40- $Ω$ ,60- $Ω$ ,<br>and<br>120- $Ω$ R <sub>T</sub>     | Internal parallel termination with calibration ( $20 \cdot \Omega$ , $30 \cdot \Omega$ , $40 \cdot \Omega$ , $60 \cdot \Omega$ , and $120 \cdot \Omega$ setting) | V <sub>CCI0</sub> = 1.5, 1.35,<br>1.25 V         | -10 to +40           | -10 to +40 | -10 to +40     | -10 to +40 | %    |
| 60-Ω and 120-Ω $R_T$                                                            | Internal parallel termination with calibration (60- $\Omega$ and 120- $\Omega$ setting)                                                                          | V <sub>CCI0</sub> = 1.2                          | -10 to +40           | -10 to +40 | -10 to +40     | -10 to +40 | %    |
| $\begin{array}{l} \textbf{25-}\Omega\\ \textbf{R}_{S\_left\_shift} \end{array}$ | Internal left shift series termination with calibration (25- $\Omega$ R <sub>S_left_shift</sub> setting)                                                         | V <sub>CCI0</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15                  | ±15        | ±15            | ±15        | %    |

| Table 11. OCT Calibration Accurat | y Specifications for Stratix V Devices <sup>(1)</sup> ( | (Part 2 of 2) |
|-----------------------------------|---------------------------------------------------------|---------------|
|-----------------------------------|---------------------------------------------------------|---------------|

#### Note to Table 11:

(1) OCT calibration accuracy is valid at the time of calibration only.

Table 12 lists the Stratix V OCT without calibration resistance to PVT changes.

|                             |                                                                        |                            | <b>Resistance Tolerance</b> |       |                 |        |      |
|-----------------------------|------------------------------------------------------------------------|----------------------------|-----------------------------|-------|-----------------|--------|------|
| Symbol                      | Description                                                            | Conditions                 | C1                          | C2,I2 | C3, I3,<br>I3YY | C4, I4 | Unit |
| 25-Ω R, 50-Ω R <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | $V_{CCIO} = 3.0$ and 2.5 V | ±30                         | ±30   | ±40             | ±40    | %    |
| 25-Ω R <sub>S</sub>         | Internal series termination<br>without calibration (25-Ω<br>setting)   | $V_{CCI0} = 1.8$ and 1.5 V | ±30                         | ±30   | ±40             | ±40    | %    |
| 25-Ω R <sub>S</sub>         | Internal series termination<br>without calibration (25-Ω<br>setting)   | V <sub>CCI0</sub> = 1.2 V  | ±35                         | ±35   | ±50             | ±50    | %    |

|                      |                                                                        |                            | Re  | esistance | Tolerance       |        |      |
|----------------------|------------------------------------------------------------------------|----------------------------|-----|-----------|-----------------|--------|------|
| Symbol               | Description                                                            | Conditions                 | C1  | C2,I2     | C3, I3,<br>I3YY | C4, I4 | Unit |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | $V_{CCIO} = 1.8$ and 1.5 V | ±30 | ±30       | ±40             | ±40    | %    |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCI0</sub> = 1.2 V  | ±35 | ±35       | ±50             | ±50    | %    |
| 100-Ω R <sub>D</sub> | Internal differential termination (100- $\Omega$ setting)              | V <sub>CCPD</sub> = 2.5 V  | ±25 | ±25       | ±25             | ±25    | %    |

Table 12. OCT Without Calibration Resistance Tolerance Specifications for Stratix V Devices (Part 2 of 2)

Calibration accuracy for the calibrated series and parallel OCTs are applicable at the moment of calibration. When voltage and temperature conditions change after calibration, the tolerance may change.

OCT calibration is automatically performed at power-up for OCT-enabled I/Os. Table 13 lists the OCT variation with temperature and voltage after power-up calibration. Use Table 13 to determine the OCT variation after power-up calibration and Equation 1 to determine the OCT variation without recalibration.

#### Equation 1. OCT Variation Without Recalibration for Stratix V Devices (1), (2), (3), (4), (5), (6)

$$R_{OCT} \,=\, R_{SCAL} \Big( 1 + \langle \frac{dR}{dT} \times \Delta T \rangle \pm \langle \frac{dR}{dV} \times \Delta V \rangle \Big)$$

#### Notes to Equation 1:

- (1) The  $R_{OCT}$  value shows the range of OCT resistance with the variation of temperature and  $V_{CCIO}$ .
- (2) R<sub>SCAL</sub> is the OCT resistance value at power-up.
- (3)  $\Delta T$  is the variation of temperature with respect to the temperature at power-up.
- (4)  $\Delta V$  is the variation of voltage with respect to the V<sub>CCIO</sub> at power-up.
- (5) dR/dT is the percentage change of  $R_{\text{SCAL}}$  with temperature.
- (6) dR/dV is the percentage change of  $\mathsf{R}_{\mathsf{SCAL}}$  with voltage.

Table 13 lists the on-chip termination variation after power-up calibration.

| Table 13. | OCT Variation after Power-U | Calibration for Stratix V Devices | (Part 1 of 2) <sup>(1)</sup> |
|-----------|-----------------------------|-----------------------------------|------------------------------|
|-----------|-----------------------------|-----------------------------------|------------------------------|

| Symbol | Description                                      | V <sub>CCIO</sub> (V) | Typical | Unit |
|--------|--------------------------------------------------|-----------------------|---------|------|
|        |                                                  | 3.0                   | 0.0297  |      |
|        |                                                  | 2.5                   | 0.0344  |      |
| dR/dV  | OCT variation with voltage without recalibration | 1.8                   | 0.0499  | %/mV |
|        |                                                  | 1.5                   | 0.0744  |      |
|        |                                                  | 1.2                   | 0.1241  |      |

# **Switching Characteristics**

This section provides performance characteristics of the Stratix V core and periphery blocks.

These characteristics can be designated as Preliminary or Final.

- Preliminary characteristics are created using simulation results, process data, and other known parameters. The title of these tables show the designation as "Preliminary."
- Final numbers are based on actual silicon characterization and testing. The numbers reflect the actual performance of the device under worst-case silicon process, voltage, and junction temperature conditions. There are no designations on finalized tables.

# **Transceiver Performance Specifications**

This section describes transceiver performance specifications.

Table 23 lists the Stratix V GX and GS transceiver specifications.

| Table 23. | <b>Transceiver S</b> | necifications ( | for Stratix | V GX and GS | Devices (1) | (Part 1 of 7)   |
|-----------|----------------------|-----------------|-------------|-------------|-------------|-----------------|
|           | 114113001101 0       | poolitioutions  | IOI OUIUUA  | • un unu uu |             | (1 41 ( 1 01 1) |

| Symbol/<br>Description                                         | Conditions                                                        | Trai  | isceive<br>Grade                                     | r Speed<br>1 | Trar     | isceive<br>Grade | r Speed<br>2        | Trar      | isceive<br>Grade | r Speed<br>3 | Unit     |
|----------------------------------------------------------------|-------------------------------------------------------------------|-------|------------------------------------------------------|--------------|----------|------------------|---------------------|-----------|------------------|--------------|----------|
| Description                                                    |                                                                   | Min   | Тур                                                  | Max          | Min      | Тур              | Max                 | Min       | Тур              | Max          |          |
| <b>Reference Clock</b>                                         |                                                                   |       |                                                      |              |          |                  |                     |           |                  |              |          |
| Supported I/O<br>Standards                                     | Dedicated<br>reference<br>clock pin                               | 1.2-V | PCML,                                                | 1.4-V PCM    | L, 1.5-V |                  | , 2.5-V PCN<br>HCSL | 1L, Diffe | rential          | LVPECL, L\   | /DS, and |
| Standards                                                      | RX reference<br>clock pin                                         |       | 1.4-V PCML, 1.5-V PCML, 2.5-V PCML, LVPECL, and LVDS |              |          |                  |                     |           |                  |              |          |
| Input Reference<br>Clock Frequency<br>(CMU PLL) <sup>(8)</sup> | _                                                                 | 40    | _                                                    | 710          | 40       | _                | 710                 | 40        | _                | 710          | MHz      |
| Input Reference<br>Clock Frequency<br>(ATX PLL) <sup>(8)</sup> | _                                                                 | 100   |                                                      | 710          | 100      |                  | 710                 | 100       | _                | 710          | MHz      |
| Rise time                                                      | Measure at<br>±60 mV of<br>differential<br>signal <sup>(26)</sup> | _     | _                                                    | 400          | _        | _                | 400                 | _         | _                | 400          | ps       |
| Fall time                                                      | Measure at<br>±60 mV of<br>differential<br>signal <sup>(26)</sup> | _     | _                                                    | 400          |          |                  | 400                 | _         |                  | 400          | μο       |
| Duty cycle                                                     | —                                                                 | 45    |                                                      | 55           | 45       |                  | 55                  | 45        | —                | 55           | %        |
| Spread-spectrum<br>modulating clock<br>frequency               | PCI Express®<br>(PCIe <sup>®</sup> )                              | 30    |                                                      | 33           | 30       |                  | 33                  | 30        |                  | 33           | kHz      |

| Symbol/                                                            | Conditions                                             | Trai  | nsceive<br>Grade | r Speed<br>1          | Trai  | nsceive<br>Grade | r Speed<br>2          | Trai  | nsceive<br>Grade | r Speed<br>3          | Unit        |
|--------------------------------------------------------------------|--------------------------------------------------------|-------|------------------|-----------------------|-------|------------------|-----------------------|-------|------------------|-----------------------|-------------|
| Description                                                        |                                                        | Min   | Тур              | Max                   | Min   | Тур              | Max                   | Min   | Тур              | Max                   |             |
| Spread-spectrum<br>downspread                                      | PCle                                                   | _     | 0 to<br>0.5      | _                     | _     | 0 to<br>0.5      |                       | _     | 0 to<br>0.5      | _                     | %           |
| On-chip<br>termination<br>resistors <sup>(21)</sup>                | _                                                      | _     | 100              |                       | _     | 100              |                       | _     | 100              |                       | Ω           |
| Absolute V <sub>MAX</sub> <sup>(5)</sup>                           | Dedicated<br>reference<br>clock pin                    | _     | _                | 1.6                   | _     | _                | 1.6                   | _     | _                | 1.6                   | V           |
|                                                                    | RX reference clock pin                                 | _     | _                | 1.2                   | _     |                  | 1.2                   |       | _                | 1.2                   |             |
| Absolute $V_{\text{MIN}}$                                          | —                                                      | -0.4  | —                |                       | -0.4  | —                | —                     | -0.4  | —                | —                     | V           |
| Peak-to-peak<br>differential input<br>voltage                      | _                                                      | 200   | _                | 1600                  | 200   | _                | 1600                  | 200   | _                | 1600                  | mV          |
| V <sub>ICM</sub> (AC                                               | Dedicated<br>reference<br>clock pin                    | 1050/ | 1000/90          | 00/850 <sup>(2)</sup> | 1050/ | 1000/90          | 00/850 <sup>(2)</sup> | 1050/ | 1000/90          | 00/850 <sup>(2)</sup> | mV          |
| coupled) <sup>(3)</sup>                                            | RX reference<br>clock pin                              | 1.    | .0/0.9/0         | .85 <sup>(4)</sup>    | 1.    | 0/0.9/0          | .85 <sup>(4)</sup>    | 1.    | 0/0.9/0          | .85 <sup>(4)</sup>    | V           |
| V <sub>ICM</sub> (DC coupled)                                      | HCSL I/O<br>standard for<br>PCIe<br>reference<br>clock | 250   |                  | 550                   | 250   |                  | 550                   | 250   |                  | 550                   | mV          |
|                                                                    | 100 Hz                                                 | —     | —                | -70                   | —     | —                | -70                   | —     | —                | -70                   | dBc/Hz      |
| Transmitter                                                        | 1 kHz                                                  |       |                  | -90                   |       |                  | -90                   |       | —                | -90                   | dBc/Hz      |
| REFCLK Phase<br>Noise                                              | 10 kHz                                                 | —     | —                | -100                  | —     | —                | -100                  | —     | —                | -100                  | dBc/Hz      |
| (622 MHz) <sup>(20)</sup>                                          | 100 kHz                                                |       |                  | -110                  |       | —                | -110                  | —     | —                | -110                  | dBc/Hz      |
|                                                                    | ≥1 MHz                                                 | —     | —                | -120                  | —     | —                | -120                  | —     | —                | -120                  | dBc/Hz      |
| Transmitter<br>REFCLK Phase<br>Jitter<br>(100 MHz) <sup>(17)</sup> | 10 kHz to<br>1.5 MHz<br>(PCle)                         | _     | _                | 3                     | _     | _                | 3                     | _     | _                | 3                     | ps<br>(rms) |
| R <sub>REF</sub> (19)                                              | _                                                      |       | 1800<br>±1%      |                       | _     | 1800<br>±1%      | _                     |       | 180<br>0<br>±1%  |                       | Ω           |
| Transceiver Clocks                                                 | S                                                      |       |                  |                       |       |                  |                       |       |                  |                       |             |
| fixedclk clock<br>frequency                                        | PCIe<br>Receiver<br>Detect                             |       | 100<br>or<br>125 | _                     | _     | 100<br>or<br>125 | _                     | _     | 100<br>or<br>125 | _                     | MHz         |

### Table 23. Transceiver Specifications for Stratix V GX and GS Devices <sup>(1)</sup> (Part 2 of 7)

| Symbol/                                                               | Conditions                                                 | Tra | nsceive<br>Grade | r Speed<br>1 | Trai | nsceive<br>Grade | r Speed<br>2 | Trar | isceive<br>Grade | r Speed<br>3             | Unit |
|-----------------------------------------------------------------------|------------------------------------------------------------|-----|------------------|--------------|------|------------------|--------------|------|------------------|--------------------------|------|
| Description                                                           |                                                            | Min | Тур              | Max          | Min  | Тур              | Max          | Min  | Тур              | Max                      |      |
|                                                                       | DC Gain<br>Setting = 0                                     |     | 0                | _            | _    | 0                |              | _    | 0                | —                        | dB   |
|                                                                       | DC Gain<br>Setting = 1                                     | _   | 2                | _            | _    | 2                | _            | _    | 2                | _                        | dB   |
| Programmable<br>DC gain                                               | DC Gain<br>Setting = 2                                     | _   | 4                | _            | _    | 4                | _            | _    | 4                | _                        | dB   |
|                                                                       | DC Gain<br>Setting = 3                                     | _   | 6                | _            | _    | 6                | _            | _    | 6                | _                        | dB   |
|                                                                       | DC Gain<br>Setting = 4                                     | _   | 8                | _            | _    | 8                | _            | _    | 8                | —                        | dB   |
| Transmitter                                                           |                                                            |     |                  |              |      |                  |              |      |                  |                          |      |
| Supported I/O<br>Standards                                            | _                                                          |     |                  |              | -    | I.4-V ar         | nd 1.5-V PC  | ML   |                  |                          |      |
| Data rate<br>(Standard PCS)                                           | _                                                          | 600 | _                | 12200        | 600  | _                | 12200        | 600  | _                | 8500/<br>10312.5<br>(24) | Mbps |
| Data rate<br>(10G PCS)                                                | _                                                          | 600 | _                | 14100        | 600  |                  | 12500        | 600  |                  | 8500/<br>10312.5<br>(24) | Mbps |
|                                                                       | 85-Ω<br>setting                                            |     | 85 ±<br>20%      | _            | _    | 85 ±<br>20%      |              | _    | 85 ±<br>20%      | _                        | Ω    |
| Differential on-                                                      | 100-Ω<br>setting                                           | _   | 100<br>±<br>20%  | _            | _    | 100<br>±<br>20%  | _            | _    | 100<br>±<br>20%  | _                        | Ω    |
| chip termination<br>resistors                                         | 120-Ω<br>setting                                           | _   | 120<br>±<br>20%  |              | _    | 120<br>±<br>20%  |              | _    | 120<br>±<br>20%  |                          | Ω    |
|                                                                       | 150-Ω<br>setting                                           |     | 150<br>±<br>20%  |              |      | 150<br>±<br>20%  |              |      | 150<br>±<br>20%  |                          | Ω    |
| V <sub>OCM</sub> (AC<br>coupled)                                      | 0.65-V<br>setting                                          |     | 650              |              | _    | 650              |              | _    | 650              | _                        | mV   |
| V <sub>OCM</sub> (DC<br>coupled)                                      | _                                                          |     | 650              |              | _    | 650              |              | _    | 650              | _                        | mV   |
| Rise time (7)                                                         | 20% to 80%                                                 | 30  |                  | 160          | 30   |                  | 160          | 30   |                  | 160                      | ps   |
| Fall time <sup>(7)</sup>                                              | 80% to 20%                                                 | 30  |                  | 160          | 30   |                  | 160          | 30   |                  | 160                      | ps   |
| Intra-differential<br>pair skew                                       | Tx V <sub>CM</sub> =<br>0.5 V and<br>slew rate of<br>15 ps |     |                  | 15           |      |                  | 15           |      |                  | 15                       | ps   |
| Intra-transceiver<br>block transmitter<br>channel-to-<br>channel skew | x6 PMA<br>bonded mode                                      |     |                  | 120          |      |                  | 120          |      |                  | 120                      | ps   |

#### Table 23. Transceiver Specifications for Stratix V GX and GS Devices <sup>(1)</sup> (Part 5 of 7)

Table 24 shows the maximum transmitter data rate for the clock network.

Table 24. Clock Network Maximum Data Rate Transmitter Specifications (1)

|                                   |                                  | ATX PLL                  |                                                      |                                  | CMU PLL <sup>(2)</sup>   | )                             |                                  | fPLL                     |                               |  |
|-----------------------------------|----------------------------------|--------------------------|------------------------------------------------------|----------------------------------|--------------------------|-------------------------------|----------------------------------|--------------------------|-------------------------------|--|
| Clock Network                     | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span                                      | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span               | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span               |  |
| x1 <sup>(3)</sup>                 | 14.1                             | —                        | 6                                                    | 12.5                             | _                        | 6                             | 3.125                            | _                        | 3                             |  |
| x6 <sup>(3)</sup>                 | _                                | 14.1                     | 6                                                    | _                                | 12.5                     | 6                             | _                                | 3.125                    | 6                             |  |
| x6 PLL<br>Feedback <sup>(4)</sup> | _                                | 14.1                     | Side-<br>wide                                        | _                                | 12.5                     | Side-<br>wide                 |                                  | _                        | _                             |  |
| xN (PCIe)                         | _                                | 8.0                      | 8                                                    | _                                | 5.0                      | 8                             | _                                | _                        | _                             |  |
| x6 PLL<br>Feedback <sup>(4)</sup> | 8.0                              | 8.0                      | Up to 13<br>channels<br>above<br>and<br>below<br>PLL | 7.99                             | 7.99                     | Up to 13<br>channels<br>above | 3 1 2 5                          | 3 125                    | Up to 13<br>channels<br>above |  |
| xN (Native PHY IP) -              | _                                | 8.01 to<br>9.8304        | Up to 7<br>channels<br>above<br>and<br>below<br>PLL  | 7.55                             | 7.55                     | and<br>below<br>PLL           | 3.125 3.125                      |                          | and<br>below<br>PLL           |  |

Notes to Table 24:

(1) Valid data rates below the maximum specified in this table depend on the reference clock frequency and the PLL counter settings. Check the MegaWizard message during the PHY IP instantiation.

(2) ATX PLL is recommended at 8 Gbps and above data rates for improved jitter performance.

(3) Channel span is within a transceiver bank.

(4) Side-wide channel bonding is allowed up to the maximum supported by the PHY IP.

| Symbol/                                                        | Conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | :           | Transceive<br>Speed Grade |              |                          | Transceive<br>peed Grade |              | Unit      |  |
|----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------------------------|--------------|--------------------------|--------------------------|--------------|-----------|--|
| Description                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Min         | Тур                       | Max          | Min                      | Тур                      | Max          |           |  |
| Reference Clock                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |             |                           |              |                          |                          |              |           |  |
| Supported I/O<br>Standards                                     | Dedicated<br>reference<br>clock pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1.2-V PCN   | /IL, 1.4-V PC             | ML, 1.5-V P  | CML, 2.5-V<br>and HCSL   | PCML, Diffe              | rential LVPE | ECL, LVDS |  |
|                                                                | RX reference<br>clock pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |             | 1.4-V PCML                | ., 1.5-V PCN | IL, 2.5-V PC             | ML, LVPEC                | L, and LVDS  | 6         |  |
| Input Reference Clock<br>Frequency (CMU<br>PLL) <sup>(6)</sup> | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 40          | _                         | 710          | 40                       | _                        | 710          | MHz       |  |
| Input Reference Clock<br>Frequency (ATX PLL) <sup>(6)</sup>    | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 100         | -                         | 710          | 100                      | _                        | 710          | MHz       |  |
| Rise time                                                      | 20% to 80%                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |             | _                         | 400          |                          | —                        | 400          |           |  |
| Fall time                                                      | 80% to 20%                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |             |                           | 400          | —                        |                          | 400          | ps        |  |
| Duty cycle                                                     | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 45          |                           | 55           | 45                       |                          | 55           | %         |  |
| Spread-spectrum<br>modulating clock<br>frequency               | PCI Express<br>(PCIe)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 30          | _                         | 33           | 30                       | _                        | 33           | kHz       |  |
| Spread-spectrum<br>downspread                                  | PCle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | _           | 0 to -0.5                 |              | _                        | 0 to -0.5                | _            | %         |  |
| On-chip termination resistors <sup>(19)</sup>                  | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | _           | 100                       | _            | _                        | 100                      | _            | Ω         |  |
| Absolute V <sub>MAX</sub> <sup>(3)</sup>                       | Dedicated<br>reference<br>clock pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |             | _                         | 1.6          | _                        | _                        | 1.6          | V         |  |
|                                                                | RX reference<br>clock pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | _           | _                         | 1.2          | _                        | _                        | 1.2          |           |  |
| Absolute V <sub>MIN</sub>                                      | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | -0.4        | —                         | —            | -0.4                     | —                        | —            | V         |  |
| Peak-to-peak<br>differential input<br>voltage                  | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 200         | _                         | 1600         | 200                      | _                        | 1600         | mV        |  |
| V <sub>ICM</sub> (AC coupled)                                  | MinDedicated<br>reference<br>clock pin1.2-V PCRX reference<br>clock pin1.2-V PCRX reference<br>clock pin404040020% to 80%80% to 20%80% to 20%PCI Express<br>(PCIe)30PCI Express<br>(PCIe)30PCI Express<br>(PCIe)30RX reference<br>clock pinRX reference<br>clock pinMX reference<br>clock pinDedicated<br>reference<br>clock pinDedicated<br>reference<br>clock pinPCI200                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1050/1000 ( | 2)                        |              | 1050/1000 <sup>(2)</sup> |                          |              |           |  |
|                                                                | Dedicated<br>reference<br>clock pin         1.2-V PCML, 1.4-V PCML           RX reference<br>clock pin         1.2-V PCML, 1.4-V PCML, 1.           Dck            RX reference<br>clock pin         1.4-V PCML, 1.           Dck            20% to 80%            20% to 80%            80% to 20%            PCI Express<br>(PCIe)         30           PCI Express<br>(PCle)         30           PCI express<br>(PCle)            PCI express<br>(PCle)            PCI express<br>(PCle)         30           PCle            PCle            PCle            Dedicated<br>reference<br>clock pin            RX reference<br>clock pin             200            Dedicated<br>reference<br>clock pin         1.050/1000 (2)           RX reference<br>clock pin         1.0/0.9/0.85 (22)           RX reference<br>clock pin         1.0/0.9/0.85 (22)           HCSL I/0<br>standard for<br>PCle<br>reference         250          55 | 22)         | 1.0/0.9/0.85 (22)         |              |                          |                          |              |           |  |
| V <sub>ICM</sub> (DC coupled)                                  | standard for<br>PCIe<br>reference                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 250         | _                         | 550          | 250                      | _                        | 550          | mV        |  |

#### Table 28. Transceiver Specifications for Stratix V GT Devices (Part 1 of 5) <sup>(1)</sup>

| Table 28. Transceiver Specifications for Stratix V GT Devices (Part 4 of 5) <sup>(1)</sup> |
|--------------------------------------------------------------------------------------------|
|--------------------------------------------------------------------------------------------|

| Symbol/                                                            | Conditions                                   |        | Transceive<br>peed Grade |                                |        | Fransceive<br>Deed Grade |                                | Unit |
|--------------------------------------------------------------------|----------------------------------------------|--------|--------------------------|--------------------------------|--------|--------------------------|--------------------------------|------|
| Description                                                        |                                              | Min    | Тур                      | Max                            | Min    | Тур                      | Max                            |      |
| Data rate                                                          | GT channels                                  | 19,600 |                          | 28,050                         | 19,600 |                          | 25,780                         | Mbps |
| Differential on-chip                                               | GT channels                                  |        | 100                      | _                              |        | 100                      |                                | Ω    |
| termination resistors                                              | GX channels                                  |        | 1                        | 1                              | (8)    |                          | 11                             |      |
|                                                                    | GT channels                                  |        | 500                      | _                              |        | 500                      | —                              | mV   |
| $V_{OCM}$ (AC coupled)                                             | GX channels                                  |        | 1                        | 1                              | (8)    |                          | 11                             |      |
| Dies/Fall times                                                    | GT channels                                  | _      | 15                       | _                              |        | 15                       | —                              | ps   |
| Rise/Fall time                                                     | GX channels                                  |        |                          |                                | (8)    |                          | 1                              |      |
| Intra-differential pair<br>skew                                    | GX channels                                  |        |                          |                                | (8)    |                          |                                |      |
| Intra-transceiver block<br>transmitter channel-to-<br>channel skew | GX channels                                  |        |                          |                                | (8)    |                          |                                |      |
| Inter-transceiver block<br>transmitter channel-to-<br>channel skew | GX channels                                  |        |                          |                                | (8)    |                          |                                |      |
| CMU PLL                                                            | · · · · · ·                                  |        |                          |                                |        |                          |                                |      |
| Supported Data Range                                               | —                                            | 600    | —                        | 12500                          | 600    | —                        | 8500                           | Mbps |
| t <sub>pll_powerdown</sub> (13)                                    | —                                            | 1      | —                        | —                              | 1      | _                        | —                              | μs   |
| t <sub>pll_lock</sub> <sup>(14)</sup>                              | —                                            | _      | —                        | 10                             | _      | _                        | 10                             | μs   |
| ATX PLL                                                            |                                              |        |                          |                                |        |                          |                                |      |
|                                                                    | VCO post-<br>divider L=2                     | 8000   | _                        | 12500                          | 8000   | _                        | 8500                           | Mbps |
|                                                                    | L=4                                          | 4000   |                          | 6600                           | 4000   | _                        | 6600                           | Mbps |
| Supported Data Rate                                                | L=8                                          | 2000   | —                        | 3300                           | 2000   | -                        | 3300                           | Mbps |
| Range for GX Channels                                              | L=8,<br>Local/Central<br>Clock Divider<br>=2 | 1000   | _                        | 1762.5                         | 1000   | _                        | 1762.5                         | Mbps |
| Supported Data Rate<br>Range for GT Channels                       | VCO post-<br>divider L=2                     | 9800   | _                        | 14025                          | 9800   | _                        | 12890                          | Mbps |
| t <sub>pll_powerdown</sub> <sup>(13)</sup>                         | —                                            | 1      | —                        | —                              | 1      | —                        | —                              | μs   |
| t <sub>pll_lock</sub> <sup>(14)</sup>                              | —                                            |        | —                        | 10                             | —      | —                        | 10                             | μs   |
| fPLL                                                               |                                              |        |                          |                                |        | -                        | · ·                            |      |
| Supported Data Range                                               | _                                            | 600    |                          | 3250/<br>3.125 <sup>(23)</sup> | 600    | _                        | 3250/<br>3.125 <sup>(23)</sup> | Mbps |
| t <sub>pll_powerdown</sub> (13)                                    |                                              | 1      | _                        |                                | 1      |                          |                                | μs   |

| i ani o o o i i i i gii               | -Speed I/U Specifica                                                                                        |     | C1  |      |     |     | 2, I2L |     | -   | ., I3YY |     | C4,I | A    |      |
|---------------------------------------|-------------------------------------------------------------------------------------------------------------|-----|-----|------|-----|-----|--------|-----|-----|---------|-----|------|------|------|
| Symbol                                | Conditions                                                                                                  |     |     |      | -   | -   | -      |     | -   | -       |     | -    |      | Unit |
|                                       |                                                                                                             | Min | Тур | Max  | Min | Тур | Max    | Min | Тур | Max     | Min | Тур  | Max  |      |
| t <sub>duty</sub>                     | Transmitter<br>output clock duty<br>cycle for both<br>True and<br>Emulated<br>Differential I/O<br>Standards | 45  | 50  | 55   | 45  | 50  | 55     | 45  | 50  | 55      | 45  | 50   | 55   | %    |
|                                       | True Differential<br>I/O Standards                                                                          | _   | _   | 160  | _   | _   | 160    | _   | _   | 200     | _   | _    | 200  | ps   |
| t <sub>rise</sub> & t <sub>fall</sub> | Emulated<br>Differential I/O<br>Standards with<br>three external<br>output resistor<br>networks             |     |     | 250  |     |     | 250    |     |     | 250     |     |      | 300  | ps   |
|                                       | True Differential<br>I/O Standards                                                                          | _   | _   | 150  | _   | _   | 150    | _   | _   | 150     | _   | _    | 150  | ps   |
| TCCS                                  | Emulated<br>Differential I/O<br>Standards                                                                   | _   |     | 300  | _   | _   | 300    | _   | _   | 300     | _   | _    | 300  | ps   |
| Receiver                              |                                                                                                             |     |     |      |     |     |        |     |     |         |     |      |      |      |
|                                       | SERDES factor J<br>= 3 to 10 (11), (12),<br>(13), (14), (15), (16)                                          | 150 |     | 1434 | 150 | _   | 1434   | 150 | _   | 1250    | 150 | _    | 1050 | Mbps |
| True<br>Differential<br>I/O Standards | SERDES factor J<br>≥ 4<br>LVDS RX with<br>DPA (12), (14), (15),<br>(16)                                     | 150 |     | 1600 | 150 |     | 1600   | 150 |     | 1600    | 150 |      | 1250 | Mbps |
| - f <sub>HSDRDPA</sub><br>(data rate) | SERDES factor J<br>= 2,<br>uses DDR<br>Registers                                                            | (6) |     | (7)  | (6) | _   | (7)    | (6) | _   | (7)     | (6) | _    | (7)  | Mbps |
|                                       | SERDES factor J<br>= 1,<br>uses SDR<br>Register                                                             | (6) |     | (7)  | (6) |     | (7)    | (6) |     | (7)     | (6) |      | (7)  | Mbps |

### Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 3 of 4)

Figure 7 shows the dynamic phase alignment (DPA) lock time specifications with the DPA PLL calibration option enabled.

Figure 7. DPA Lock Time Specification with DPA PLL Calibration Enabled

| rx_reset      | i |  |  |
|---------------|---|--|--|
| rx_dpa_locked |   |  |  |
|               |   |  |  |

Table 37 lists the DPA lock time specifications for Stratix V devices.

Table 37. DPA Lock Time Specifications for Stratix V GX Devices Only (1), (2), (3)

| Standard           | Training Pattern    | Number of Data<br>Transitions in One<br>Repetition of the<br>Training Pattern | Number of<br>Repetitions per 256<br>Data Transitions <sup>(4)</sup> | Maximum              |
|--------------------|---------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------|
| SPI-4              | 0000000001111111111 | 2                                                                             | 128                                                                 | 640 data transitions |
| Parallel Rapid I/O | 00001111            | 2                                                                             | 128                                                                 | 640 data transitions |
|                    | 10010000            | 4                                                                             | 64                                                                  | 640 data transitions |
| Miscellaneous      | 10101010            | 8                                                                             | 32                                                                  | 640 data transitions |
| Wiscenardous       | 01010101            | 8                                                                             | 32                                                                  | 640 data transitions |

#### Notes to Table 37:

(1) The DPA lock time is for one channel.

(2) One data transition is defined as a 0-to-1 or 1-to-0 transition.

(3) The DPA lock time stated in this table applies to both commercial and industrial grade.

(4) This is the number of repetitions for the stated training pattern to achieve the 256 data transitions.

Figure 8 shows the **LVDS** soft-clock data recovery (CDR)/DPA sinusoidal jitter tolerance specification for a data rate  $\geq$  1.25 Gbps. Table 38 lists the **LVDS** soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate  $\geq$  1.25 Gbps.





| Jitter Fre | Sinusoidal Jitter (UI) |        |
|------------|------------------------|--------|
| F1         | 10,000                 | 25.000 |
| F2         | 17,565                 | 25.000 |
| F3         | 1,493,000              | 0.350  |
| F4         | 50,000,000             | 0.350  |

| Table 38. | LVDS Soft-CDR/D | PA Sinusoidal | <b>Jitter Mask Valu</b> | es for a Data Ra | te > 1.25 Gbps |
|-----------|-----------------|---------------|-------------------------|------------------|----------------|
|-----------|-----------------|---------------|-------------------------|------------------|----------------|

Figure 9 shows the **LVDS** soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate < 1.25 Gbps.





#### **DLL Range, DQS Logic Block, and Memory Output Clock Jitter Specifications**

Table 39 lists the DLL range specification for Stratix V devices. The DLL is always in 8-tap mode in Stratix V devices.

Table 39. DLL Range Specifications for Stratix V Devices (1)

| C1      | C2, C2L, I2, I2L | C3, I3, I3L, I3YY | C4,I4   | Unit |
|---------|------------------|-------------------|---------|------|
| 300-933 | 300-933          | 300-890           | 300-890 | MHz  |

#### Note to Table 39:

(1) Stratix V devices support memory interface frequencies lower than 300 MHz, although the reference clock that feeds the DLL must be at least 300 MHz. To support interfaces below 300 MHz, multiply the reference clock feeding the DLL to ensure the frequency is within the supported range of the DLL.

Table 40 lists the DQS phase offset delay per stage for Stratix V devices.

Table 40. DQS Phase Offset Delay Per Setting for Stratix V Devices <sup>(1), (2)</sup> (Part 1 of 2)

| Speed Grade      | Min | Max | Unit |
|------------------|-----|-----|------|
| C1               | 8   | 14  | ps   |
| C2, C2L, I2, I2L | 8   | 14  | ps   |
| C3,I3, I3L, I3YY | 8   | 15  | ps   |

# **Active Serial Configuration Timing**

Table 52 lists the DCLK frequency specification in the AS configuration scheme.

| Table 52. | DCLK Frequency | Specification in the <i>l</i> | AS Configuration Scheme | (1), (2) |
|-----------|----------------|-------------------------------|-------------------------|----------|
|-----------|----------------|-------------------------------|-------------------------|----------|

| Minimum | Typical | Maximum | Unit |
|---------|---------|---------|------|
| 5.3     | 7.9     | 12.5    | MHz  |
| 10.6    | 15.7    | 25.0    | MHz  |
| 21.3    | 31.4    | 50.0    | MHz  |
| 42.6    | 62.9    | 100.0   | MHz  |

#### Notes to Table 52:

(1) This applies to the DCLK frequency specification when using the internal oscillator as the configuration clock source.

(2) The AS multi-device configuration scheme does not support DCLK frequency of 100 MHz.

Figure 14 shows the single-device configuration setup for an AS ×1 mode.





#### Notes to Figure 14:

- (1) If you are using AS  $\times 4$  mode, this signal represents the AS\_DATA[3..0] and EPCQ sends in 4-bits of data for each DCLK cycle.
- (2) The initialization clock can be from internal oscillator or CLKUSR pin.
- (3) After the option bit to enable the INIT\_DONE pin is configured into the device, the INIT\_DONE goes low.

Table 53 lists the timing parameters for AS  $\times 1$  and AS  $\times 4$  configurations in Stratix V devices.

| Symbol          | Parameter                                   | Minimum | Maximum | Units |
|-----------------|---------------------------------------------|---------|---------|-------|
| t <sub>CO</sub> | DCLK falling edge to AS_DATA0/ASDO output   | —       | 2       | ns    |
| t <sub>SU</sub> | Data setup time before falling edge on DCLK | 1.5     | —       | ns    |
| t <sub>H</sub>  | Data hold time after falling edge on DCLK   | 0       | —       | ns    |

| Symbol              | Parameter                                         | Minimum                                        | Maximum | Units |
|---------------------|---------------------------------------------------|------------------------------------------------|---------|-------|
| t <sub>CD2UM</sub>  | CONF_DONE high to user mode $(3)$                 | 175                                            | 437     | μS    |
| t <sub>CD2CU</sub>  | CONF_DONE high to CLKUSR enabled                  | 4 × maximum DCLK period                        | _       | —     |
| t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | t <sub>cd2cu</sub> + (8576 ×<br>clkusr period) | _       | —     |

Table 53. AS Timing Parameters for AS  $\times$ 1 and AS  $\times$ 4 Configurations in Stratix V Devices <sup>(1), (2)</sup> (Part 2 of 2)

#### Notes to Table 53:

(1) The minimum and maximum numbers apply only if you choose the internal oscillator as the clock source for initializing the device.

(2) t<sub>CF2CD</sub>, t<sub>CF2ST0</sub>, t<sub>CF2ST0</sub>, t<sub>CF6</sub>, t<sub>STATUS</sub>, and t<sub>CF2ST1</sub> timing parameters are identical to the timing parameters for PS mode listed in Table 54 on page 63.

(3) To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on this pin, refer to the Initialization section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.

# **Passive Serial Configuration Timing**

Figure 15 shows the timing waveform for a passive serial (PS) configuration when using a MAX II device, MAX V device, or microprocessor as an external host.

Figure 15. PS Configuration Timing Waveform <sup>(1)</sup>



#### Notes to Figure 15:

- (1) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic high levels. When nCONFIG is pulled low, a reconfiguration cycle begins.
- (2) After power-up, the Stratix V device holds <code>nSTATUS</code> low for the time of the POR delay.
- (3) After power-up, before and during configuration, CONF DONE is low.
- (4) Do not leave DCLK floating after configuration. You can drive it high or low, whichever is more convenient.
- (5) DATAO is available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings in the **Device and Pins Option**.
- (6) To ensure a successful configuration, send the entire configuration data to the Stratix V device. CONF\_DONE is released high after the Stratix V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- (7) After the option bit to enable the INIT DONE pin is configured into the device, the INIT DONE goes low.

# **Remote System Upgrades**

Table 56 lists the timing parameter specifications for the remote system upgrade circuitry.

| Table 56. Remote System Upgrade Circuitry Timing Specifications | Table 56. | <b>Remote System</b> | Upgrade Circuitry | y Timing S | <b>Specifications</b> |
|-----------------------------------------------------------------|-----------|----------------------|-------------------|------------|-----------------------|
|-----------------------------------------------------------------|-----------|----------------------|-------------------|------------|-----------------------|

| Parameter                               | Minimum | Maximum | Unit |  |
|-----------------------------------------|---------|---------|------|--|
| t <sub>RU_nCONFIG</sub> <sup>(1)</sup>  | 250     | —       | ns   |  |
| t <sub>RU_nRSTIMER</sub> <sup>(2)</sup> | 250     | —       | ns   |  |

#### Notes to Table 56:

- (1) This is equivalent to strobing the reconfiguration input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the Remote System Upgrade State Machine section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.
- (2) This is equivalent to strobing the reset\_timer input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the User Watchdog Timer section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.

# **User Watchdog Internal Circuitry Timing Specification**

Table 57 lists the operating range of the 12.5-MHz internal oscillator.

#### Table 57. 12.5-MHz Internal Oscillator Specifications

| Minimum Typical |     | Maximum | Units |  |
|-----------------|-----|---------|-------|--|
| 5.3             | 7.9 | 12.5    | MHz   |  |

# I/O Timing

Altera offers two ways to determine I/O timing—the Excel-based I/O Timing and the Quartus II Timing Analyzer.

Excel-based I/O timing provides pin timing performance for each device density and speed grade. The data is typically used prior to designing the FPGA to get an estimate of the timing budget as part of the link timing analysis. The Quartus II Timing Analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after you complete place-and-route.

 You can download the Excel-based I/O Timing spreadsheet from the Stratix V Devices Documentation web page.

## **Programmable IOE Delay**

Table 58 lists the Stratix V IOE programmable delay settings.

Table 58. IOE Programmable Delay for Stratix V Devices (Part 1 of 2)

| Decemptor Augilable Min             |                      | Min        | Fast       | Slow Model |       |       |       |       |             |       |       |    |
|-------------------------------------|----------------------|------------|------------|------------|-------|-------|-------|-------|-------------|-------|-------|----|
| Parameter Available<br>(1) Settings | <b>Offset</b><br>(2) | Industrial | Commercial | C1         | C2    | C3    | C4    | 12    | 13,<br>13YY | 14    | Unit  |    |
| D1                                  | 64                   | 0          | 0.464      | 0.493      | 0.838 | 0.838 | 0.924 | 1.011 | 0.844       | 0.921 | 1.006 | ns |
| D2                                  | 32                   | 0          | 0.230      | 0.244      | 0.415 | 0.415 | 0.459 | 0.503 | 0.417       | 0.456 | 0.500 | ns |

### Table 60. Glossary (Part 2 of 4)

| Letter                | Subject                            | Definitions                                                                                                                                                                                                                                |
|-----------------------|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| G                     |                                    |                                                                                                                                                                                                                                            |
| Н                     | _                                  | _                                                                                                                                                                                                                                          |
| Ι                     |                                    |                                                                                                                                                                                                                                            |
| J                     | J<br>JTAG Timing<br>Specifications | High-speed I/O block—Deserialization factor (width of parallel data bus).<br>JTAG Timing Specifications:<br>TMS<br>TDI<br>$t_{JCP}$<br>$t_{JCH}$<br>$t_{JCH}$<br>$t_{JPCO}$<br>$t_{JPCO}$<br>$t_{JPXZ}$<br>TDO<br>$t_{JPXZ}$<br>$t_{JPXZ}$ |
| K<br>L<br>M<br>N<br>O | _                                  | _                                                                                                                                                                                                                                          |
| Ρ                     | PLL<br>Specifications              | Diagram of PLL Specifications (1)                                                                                                                                                                                                          |
| Q                     |                                    | _                                                                                                                                                                                                                                          |
|                       | 1                                  |                                                                                                                                                                                                                                            |

# **Document Revision History**

Table 61 lists the revision history for this chapter.

 Table 61. Document Revision History (Part 1 of 3)

| Date          | Version | Changes                                                                                                                                                                                               |  |  |  |
|---------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| June 2018     | 3.9     | <ul> <li>Added the "Stratix V Device Overshoot Duration" figure.</li> </ul>                                                                                                                           |  |  |  |
|               | 3.8     | <ul> <li>Added a footnote to the "High-Speed I/O Specifications for Stratix V Devices" table.</li> </ul>                                                                                              |  |  |  |
|               |         | <ul> <li>Changed the minimum value for t<sub>CD2UMC</sub> in the "PS Timing Parameters for Stratix V<br/>Devices" table.</li> </ul>                                                                   |  |  |  |
|               |         | <ul> <li>Changed the condition for 100-Ω R<sub>D</sub> in the "OCT Without Calibration Resistance<br/>Tolerance Specifications for Stratix V Devices" table.</li> </ul>                               |  |  |  |
| April 2017    |         | <ul> <li>Changed the minimum value for t<sub>CD2UMC</sub> in the "AS Timing Parameters for AS '1 and AS '4<br/>Configurations in Stratix V Devices" table</li> </ul>                                  |  |  |  |
|               |         | Changed the minimum value for $t_{CD2UMC}$ in the "FPP Timing Parameters for Stratix V Devices When the DCLK-to-DATA[] Ratio is >1" table.                                                            |  |  |  |
|               |         | Changed the minimum value for $t_{CD2UMC}$ in the "FPP Timing Parameters for Stratix V Devices When the DCLK-to-DATA[] Ratio is >1" table.                                                            |  |  |  |
|               |         | <ul> <li>Changed the minimum number of clock cycles value in the "Initialization Clock Source<br/>Option and the Maximum Frequency" table.</li> </ul>                                                 |  |  |  |
| June 2016     | 3.7     | <ul> <li>Added the V<sub>ID</sub> minimum specification for LVPECL in the "Differential I/O Standard<br/>Specifications for Stratix V Devices" table</li> </ul>                                       |  |  |  |
| Julie 2010    |         | <ul> <li>Added the I<sub>OUT</sub> specification to the "Absolute Maximum Ratings for Stratix V Devices"<br/>table.</li> </ul>                                                                        |  |  |  |
| December 2015 | 3.6     | Added a footnote to the "High-Speed I/O Specifications for Stratix V Devices" table.                                                                                                                  |  |  |  |
| December 2015 | 3.5     | <ul> <li>Changed the transmitter, receiver, and ATX PLL data rate specifications in the<br/>"Transceiver Specifications for Stratix V GX and GS Devices" table.</li> </ul>                            |  |  |  |
| December 2015 |         | <ul> <li>Changed the configuration .rbf sizes in the "Uncompressed .rbf Sizes for Stratix V<br/>Devices" table.</li> </ul>                                                                            |  |  |  |
|               | 3.4     | • Changed the data rate specification for transceiver speed grade 3 in the following tables:                                                                                                          |  |  |  |
|               |         | <ul> <li>"Transceiver Specifications for Stratix V GX and GS Devices"</li> </ul>                                                                                                                      |  |  |  |
|               |         | <ul> <li>"Stratix V Standard PCS Approximate Maximum Date Rate"</li> </ul>                                                                                                                            |  |  |  |
|               |         | <ul> <li>"Stratix V 10G PCS Approximate Maximum Data Rate"</li> </ul>                                                                                                                                 |  |  |  |
| July 2015     |         | <ul> <li>Changed the conditions for reference clock rise and fall time, and added a note to the<br/>"Transceiver Specifications for Stratix V GX and GS Devices" table.</li> </ul>                    |  |  |  |
|               |         | <ul> <li>Added a note to the "Minimum differential eye opening at receiver serial input pins"<br/>specification in the "Transceiver Specifications for Stratix V GX and GS Devices" table.</li> </ul> |  |  |  |
|               |         | <ul> <li>Changed the t<sub>co</sub> maximum value in the "AS Timing Parameters for AS '1 and AS '4<br/>Configurations in Stratix V Devices" table.</li> </ul>                                         |  |  |  |
|               |         | <ul> <li>Removed the CDR ppm tolerance specification from the "Transceiver Specifications for<br/>Stratix V GX and GS Devices" table.</li> </ul>                                                      |  |  |  |