# E·XFL

#### Intel - 5SGXEB5R2F43I3L Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Obsolete                                                   |
|--------------------------------|------------------------------------------------------------|
| Number of LABs/CLBs            | 185000                                                     |
| Number of Logic Elements/Cells | 490000                                                     |
| Total RAM Bits                 | 41984000                                                   |
| Number of I/O                  | 600                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 0.82V ~ 0.88V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                         |
| Package / Case                 | 1760-BBGA, FCBGA                                           |
| Supplier Device Package        | 1760-FCBGA (42.5x42.5)                                     |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5sgxeb5r2f43i3l |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Symbol                | Description                    | Minimum | Maximum | Unit |
|-----------------------|--------------------------------|---------|---------|------|
| V <sub>CCD_FPLL</sub> | PLL digital power supply       | -0.5    | 1.8     | V    |
| V <sub>CCA_FPLL</sub> | PLL analog power supply        | -0.5    | 3.4     | V    |
| VI                    | DC input voltage               | -0.5    | 3.8     | V    |
| TJ                    | Operating junction temperature | -55     | 125     | °C   |
| T <sub>STG</sub>      | Storage temperature (No bias)  | -65     | 150     | °C   |
| I <sub>OUT</sub>      | DC output current per pin      | -25     | 40      | mA   |

Table 3. Absolute Maximum Ratings for Stratix V Devices (Part 2 of 2)

Table 4 lists the absolute conditions for the transceiver power supply for Stratix V GX, GS, and GT devices.

Table 4. Transceiver Power Supply Absolute Conditions for Stratix V GX, GS, and GT Devices

| Symbol                | Description                                                  | Devices    | Minimum | Maximum | Unit |
|-----------------------|--------------------------------------------------------------|------------|---------|---------|------|
| V <sub>CCA_GXBL</sub> | Transceiver channel PLL power supply (left side)             | GX, GS, GT | -0.5    | 3.75    | V    |
| V <sub>CCA_GXBR</sub> | Transceiver channel PLL power supply (right side)            | GX, GS     | -0.5    | 3.75    | V    |
| V <sub>CCA_GTBR</sub> | Transceiver channel PLL power supply (right side)            | GT         | -0.5    | 3.75    | V    |
| V <sub>CCHIP_L</sub>  | Transceiver hard IP power supply (left side)                 | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCHIP_R</sub>  | Transceiver hard IP power supply (right side)                | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCHSSI_L</sub> | Transceiver PCS power supply (left side)                     | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCHSSI_R</sub> | Transceiver PCS power supply (right side)                    | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCR_GXBL</sub> | Receiver analog power supply (left side)                     | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCR_GXBR</sub> | Receiver analog power supply (right side)                    | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCR_GTBR</sub> | Receiver analog power supply for GT channels (right side)    | GT         | -0.5    | 1.35    | V    |
| V <sub>CCT_GXBL</sub> | Transmitter analog power supply (left side)                  | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCT_GXBR</sub> | Transmitter analog power supply (right side)                 | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCT_GTBR</sub> | Transmitter analog power supply for GT channels (right side) | GT         | -0.5    | 1.35    | V    |
| V <sub>CCL_GTBR</sub> | Transmitter clock network power supply (right side)          | GT         | -0.5    | 1.35    | V    |
| V <sub>CCH_GXBL</sub> | Transmitter output buffer power supply (left side)           | GX, GS, GT | -0.5    | 1.8     | V    |
| V <sub>CCH_GXBR</sub> | Transmitter output buffer power supply (right side)          | GX, GS, GT | -0.5    | 1.8     | V    |

#### **Maximum Allowed Overshoot and Undershoot Voltage**

During transitions, input signals may overshoot to the voltage shown in Table 5 and undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns.

| Symbol                | Description                                                  | Devices    | Minimum <sup>(4)</sup> | Typical | Maximum <sup>(4)</sup> | Unit |
|-----------------------|--------------------------------------------------------------|------------|------------------------|---------|------------------------|------|
|                       |                                                              |            | 0.82                   | 0.85    | 0.88                   |      |
| V <sub>CCR_GXBR</sub> | Receiver analog power supply (right side)                    | GX, GS, GT | 0.87                   | 0.90    | 0.93                   | v    |
| (2)                   | Receiver analog power supply (right side)                    | un, us, ui | 0.97                   | 1.0     | 1.03                   | v    |
|                       |                                                              |            | 1.03                   | 1.05    | 1.07                   |      |
| V <sub>CCR_GTBR</sub> | Receiver analog power supply for GT channels (right side)    | GT         | 1.02                   | 1.05    | 1.08                   | V    |
|                       |                                                              |            | 0.82                   | 0.85    | 0.88                   |      |
| V <sub>CCT_GXBL</sub> | Transmitter analog newer supply (left side)                  |            | 0.87                   | 0.90    | 0.93                   | V    |
| (2)                   | Transmitter analog power supply (left side)                  | GX, GS, GT | 0.97                   | 1.0     | 1.03                   |      |
|                       |                                                              |            | 1.03                   | 1.05    | 1.07                   |      |
|                       |                                                              | GX, GS, GT | 0.82                   | 0.85    | 0.88                   | V    |
| V <sub>CCT_GXBR</sub> | Transmitter analog nower supply (right side)                 |            | 0.87                   | 0.90    | 0.93                   |      |
| (2)                   | Transmitter analog power supply (right side)                 |            | 0.97                   | 1.0     | 1.03                   |      |
|                       |                                                              |            | 1.03                   | 1.05    | 1.07                   |      |
| V <sub>CCT_GTBR</sub> | Transmitter analog power supply for GT channels (right side) | GT         | 1.02                   | 1.05    | 1.08                   | V    |
| $V_{CCL\_GTBR}$       | Transmitter clock network power supply                       | GT         | 1.02                   | 1.05    | 1.08                   | V    |
| V <sub>CCH_GXBL</sub> | Transmitter output buffer power supply (left side)           | GX, GS, GT | 1.425                  | 1.5     | 1.575                  | V    |
| V <sub>CCH_GXBR</sub> | Transmitter output buffer power supply (right side)          | GX, GS, GT | 1.425                  | 1.5     | 1.575                  | V    |

| Table 7. | Recommended Transceiver Power Supply Operating Conditions for Stratix V GX, | GS, and GT Devices |
|----------|-----------------------------------------------------------------------------|--------------------|
| (Part 2  | of 2)                                                                       |                    |

#### Notes to Table 7:

(1) This supply must be connected to 3.0 V if the CMU PLL, receiver CDR, or both, are configured at a base data rate > 6.5 Gbps. Up to 6.5 Gbps, you can connect this supply to either 3.0 V or 2.5 V.

(2) Refer to Table 8 to select the correct power supply level for your design.

(3) When using ATX PLLs, the supply must be 3.0 V.

(4) This value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

#### I/O Pin Leakage Current

Table 9 lists the Stratix V I/O pin leakage current specifications.

| Table 9. I/ | 0 Pin Leakage | <b>Current for Stratix </b> | / Devices <sup>(1)</sup> |
|-------------|---------------|-----------------------------|--------------------------|
|-------------|---------------|-----------------------------|--------------------------|

| Symbol          | Description        | Conditions                          | Min | Тур | Max | Unit |
|-----------------|--------------------|-------------------------------------|-----|-----|-----|------|
| I <sub>I</sub>  | Input pin          | $V_I = 0 V \text{ to } V_{CCIOMAX}$ | -30 | —   | 30  | μA   |
| I <sub>0Z</sub> | Tri-stated I/O pin | $V_0 = 0 V$ to $V_{CCIOMAX}$        | -30 |     | 30  | μA   |

#### Note to Table 9:

(1) If  $V_0 = V_{CCIO}$  to  $V_{CCIOMax}$ , 100  $\mu$ A of leakage current per I/O is expected.

#### **Bus Hold Specifications**

Table 10 lists the Stratix V device family bus hold specifications.

Table 10. Bus Hold Parameters for Stratix V Devices

|                               |                   | Conditions                                     |       |      |       |      | Va    | CI0  | -     |      | -     |      |      |
|-------------------------------|-------------------|------------------------------------------------|-------|------|-------|------|-------|------|-------|------|-------|------|------|
| Parameter                     | Symbol            |                                                | 1.2 V |      | 1.5 V |      | 1.8 V |      | 2.5 V |      | 3.0 V |      | Unit |
|                               |                   |                                                | Min   | Max  |      |
| Low<br>sustaining<br>current  | I <sub>SUSL</sub> | V <sub>IN</sub> > V <sub>IL</sub><br>(maximum) | 22.5  | _    | 25.0  | _    | 30.0  | _    | 50.0  | _    | 70.0  | _    | μA   |
| High<br>sustaining<br>current | I <sub>SUSH</sub> | V <sub>IN</sub> < V <sub>IH</sub><br>(minimum) | -22.5 | _    | -25.0 | _    | -30.0 | _    | -50.0 | _    | -70.0 | _    | μA   |
| Low<br>overdrive<br>current   | I <sub>odl</sub>  | $0V < V_{IN} < V_{CCIO}$                       | _     | 120  | _     | 160  | _     | 200  | _     | 300  | _     | 500  | μA   |
| High<br>overdrive<br>current  | I <sub>odh</sub>  | $0V < V_{IN} < V_{CCIO}$                       |       | -120 |       | -160 | _     | -200 |       | -300 | _     | -500 | μA   |
| Bus-hold<br>trip point        | V <sub>trip</sub> | _                                              | 0.45  | 0.95 | 0.50  | 1.00 | 0.68  | 1.07 | 0.70  | 1.70 | 0.80  | 2.00 | V    |

#### **On-Chip Termination (OCT) Specifications**

If you enable OCT calibration, calibration is automatically performed at power-up for I/Os connected to the calibration block. Table 11 lists the Stratix V OCT termination calibration accuracy specifications.

Table 11. OCT Calibration Accuracy Specifications for Stratix V Devices <sup>(1)</sup> (Part 1 of 2)

|                     |                                                                     |                                                  | Calibration Accuracy |       |                |       |      |  |  |
|---------------------|---------------------------------------------------------------------|--------------------------------------------------|----------------------|-------|----------------|-------|------|--|--|
| Symbol              | Description                                                         | Conditions                                       | C1                   | C2,12 | C3,I3,<br>I3YY | C4,14 | Unit |  |  |
| 25-Ω R <sub>S</sub> | Internal series termination with calibration (25- $\Omega$ setting) | V <sub>CCI0</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15                  | ±15   | ±15            | ±15   | %    |  |  |

| I/O                    |      | V <sub>ccio</sub> (V) |      | V <sub>DIF(</sub> | <sub>DC)</sub> (V)         | V <sub>X(AC)</sub> (V)          |                           |                                 |                           | V <sub>CM(DC)</sub> (V    | V <sub>DIF(AC)</sub> (V)  |      |                             |
|------------------------|------|-----------------------|------|-------------------|----------------------------|---------------------------------|---------------------------|---------------------------------|---------------------------|---------------------------|---------------------------|------|-----------------------------|
| Standard               | Min  | Тур                   | Max  | Min               | Max                        | Min                             | Тур                       | Max                             | Min                       | Тур                       | Max                       | Min  | Max                         |
| HSTL-12<br>Class I, II | 1.14 | 1.2                   | 1.26 | 0.16              | V <sub>CCI0</sub><br>+ 0.3 | _                               | 0.5*<br>V <sub>CCI0</sub> | _                               | 0.4*<br>V <sub>CCI0</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCIO</sub> | 0.3  | V <sub>CCI0</sub><br>+ 0.48 |
| HSUL-12                | 1.14 | 1.2                   | 1.3  | 0.26              | 0.26                       | 0.5*V <sub>CCI0</sub><br>- 0.12 | 0.5*<br>V <sub>CCIO</sub> | 0.5*V <sub>CCI0</sub><br>+ 0.12 | 0.4*<br>V <sub>CCIO</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCIO</sub> | 0.44 | 0.44                        |

#### Table 21. Differential HSTL and HSUL I/O Standards for Stratix V Devices (Part 2 of 2)

#### Table 22. Differential I/O Standard Specifications for Stratix V Devices (7)

| I/O                                   | Vc    | <sub>cio</sub> (V) | (10)  | V <sub>ID</sub> (mV) <sup>(8)</sup> |                             |                   | V <sub>ICM(DC)</sub> (V) |                                |                                | V <sub>od</sub> (V) <sup>(6)</sup> |       |     | V <sub>OCM</sub> (V) <sup>(6)</sup> |       |       |       |
|---------------------------------------|-------|--------------------|-------|-------------------------------------|-----------------------------|-------------------|--------------------------|--------------------------------|--------------------------------|------------------------------------|-------|-----|-------------------------------------|-------|-------|-------|
| Standard                              | Min   | Тур                | Max   | Min                                 | Condition                   | Max               | Min                      | Condition                      | Max                            | Min                                | Тур   | Max | Min                                 | Тур   | Max   |       |
| PCML                                  | Tran  | ismitte            |       |                                     |                             |                   | •                        | of the high-s<br>I/O pin speci | •                              |                                    |       |     |                                     |       | For   |       |
| 2.5 V                                 | 0.075 | 2.375              | 2.5   | 2.625                               | 100                         | V <sub>CM</sub> = | _                        | 0.05                           | D <sub>MAX</sub> ≤<br>700 Mbps | 1.8                                | 0.247 | _   | 0.6                                 | 1.125 | 1.25  | 1.375 |
| LVDS <sup>(1)</sup>                   | 2.375 | 2.0                | 2.025 | 100                                 | 1.25 V                      | _                 | 1.05                     | D <sub>MAX</sub> ><br>700 Mbps | 1.55                           | 0.247                              | _     | 0.6 | 1.125                               | 1.25  | 1.375 |       |
| BLVDS (5)                             | 2.375 | 2.5                | 2.625 | 100                                 | _                           | _                 |                          | —                              | _                              | _                                  | _     |     | _                                   |       |       |       |
| RSDS<br>(HIO) <sup>(2)</sup>          | 2.375 | 2.5                | 2.625 | 100                                 | V <sub>CM</sub> =<br>1.25 V | _                 | 0.3                      | —                              | 1.4                            | 0.1                                | 0.2   | 0.6 | 0.5                                 | 1.2   | 1.4   |       |
| Mini-<br>LVDS<br>(HIO) <sup>(3)</sup> | 2.375 | 2.5                | 2.625 | 200                                 |                             | 600               | 0.4                      | _                              | 1.325                          | 0.25                               | _     | 0.6 | 1                                   | 1.2   | 1.4   |       |
| LVPECL (4                             |       |                    | _     | 300                                 |                             | _                 | 0.6                      | D <sub>MAX</sub> ≤<br>700 Mbps | 1.8                            |                                    | _     | _   |                                     |       |       |       |
| ), (9)                                |       | _                  |       | 300                                 | _                           | _                 | 1                        | D <sub>MAX</sub> ><br>700 Mbps | 1.6                            |                                    | _     | _   |                                     |       | —     |       |

Notes to Table 22:

(1) For optimized LVDS receiver performance, the receiver voltage input range must be between 1.0 V to 1.6 V for data rates above 700 Mbps, and 0 V to 1.85 V for data rates below 700 Mbps.

(2) For optimized RSDS receiver performance, the receiver voltage input range must be between 0.25 V to 1.45 V.

(3) For optimized Mini-LVDS receiver performance, the receiver voltage input range must be between 0.3 V to 1.425 V.

- (4) For optimized LVPECL receiver performance, the receiver voltage input range must be between 0.85 V to 1.75 V for data rate above 700 Mbps and 0.45 V to 1.95 V for data rate below 700 Mbps.
- (5) There are no fixed  $V_{ICM}$ ,  $V_{OD}$ , and  $V_{OCM}$  specifications for BLVDS. They depend on the system topology.
- (6) RL range:  $90 \le RL \le 110 \Omega$ .
- (7) The 1.4-V and 1.5-V PCML transceiver I/O standard specifications are described in "Transceiver Performance Specifications" on page 18.
- (8) The minimum VID value is applicable over the entire common mode range, VCM.
- (9) LVPECL is only supported on dedicated clock input pins.
- (10) Differential inputs are powered by VCCPD which requires 2.5 V.

### **Power Consumption**

Altera offers two ways to estimate power consumption for a design—the Excel-based Early Power Estimator and the Quartus<sup>®</sup> II PowerPlay Power Analyzer feature.

# **Switching Characteristics**

This section provides performance characteristics of the Stratix V core and periphery blocks.

These characteristics can be designated as Preliminary or Final.

- Preliminary characteristics are created using simulation results, process data, and other known parameters. The title of these tables show the designation as "Preliminary."
- Final numbers are based on actual silicon characterization and testing. The numbers reflect the actual performance of the device under worst-case silicon process, voltage, and junction temperature conditions. There are no designations on finalized tables.

### **Transceiver Performance Specifications**

This section describes transceiver performance specifications.

Table 23 lists the Stratix V GX and GS transceiver specifications.

| Table 23. | <b>Transceiver S</b> | necifications ( | for Stratix | V GX and GS | Devices (1) | (Part 1 of 7)   |
|-----------|----------------------|-----------------|-------------|-------------|-------------|-----------------|
|           | 114113001101 0       | poontoutions    | IOI OUIUUA  |             |             | (1 41 ( 1 01 1) |

| Symbol/<br>Description                                         | Conditions                                                        | Trai                                                                                       | isceive<br>Grade                                     | r Speed<br>1 | Trar | isceive<br>Grade | r Speed<br>2 | Trar | isceive<br>Grade | r Speed<br>3 | Unit |
|----------------------------------------------------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------------------|------------------------------------------------------|--------------|------|------------------|--------------|------|------------------|--------------|------|
| Description                                                    |                                                                   | Min                                                                                        | Тур                                                  | Max          | Min  | Тур              | Max          | Min  | Тур              | Max          |      |
| <b>Reference Clock</b>                                         |                                                                   |                                                                                            |                                                      |              |      |                  |              |      |                  |              |      |
| Supported I/O<br>Standards                                     | Dedicated<br>reference<br>clock pin                               | Prence 1.2-V PCML, 1.4-V PCML, 1.5-V PCML, 2.5-V PCML, Differential LVPEGL, LVDS, and HCSL |                                                      |              |      |                  |              |      |                  |              |      |
| Standards                                                      | RX reference<br>clock pin                                         |                                                                                            | 1.4-V PCML, 1.5-V PCML, 2.5-V PCML, LVPECL, and LVDS |              |      |                  |              |      |                  |              |      |
| Input Reference<br>Clock Frequency<br>(CMU PLL) <sup>(8)</sup> | _                                                                 | 40                                                                                         | _                                                    | 710          | 40   | _                | 710          | 40   | _                | 710          | MHz  |
| Input Reference<br>Clock Frequency<br>(ATX PLL) <sup>(8)</sup> | _                                                                 | 100                                                                                        |                                                      | 710          | 100  |                  | 710          | 100  | _                | 710          | MHz  |
| Rise time                                                      | Measure at<br>±60 mV of<br>differential<br>signal <sup>(26)</sup> | _                                                                                          | _                                                    | 400          | _    | _                | 400          | _    | _                | 400          | ps   |
| Fall time                                                      | Measure at<br>±60 mV of<br>differential<br>signal <sup>(26)</sup> | _                                                                                          | _                                                    | 400          |      |                  | 400          | _    |                  | 400          | μο   |
| Duty cycle                                                     | —                                                                 | 45                                                                                         |                                                      | 55           | 45   |                  | 55           | 45   | —                | 55           | %    |
| Spread-spectrum<br>modulating clock<br>frequency               | PCI Express®<br>(PCIe <sup>®</sup> )                              | 30                                                                                         |                                                      | 33           | 30   |                  | 33           | 30   |                  | 33           | kHz  |

| Symbol/                                                                                                                                 | Conditions                                                               | Trai | nsceive<br>Grade                                     | r Speed<br>1 | Trai | nsceive<br>Grade | r Speed<br>2 | Trai | isceive<br>Grade | er Speed<br>e 3          | Unit |  |
|-----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|------|------------------------------------------------------|--------------|------|------------------|--------------|------|------------------|--------------------------|------|--|
| Description                                                                                                                             |                                                                          | Min  | Тур                                                  | Max          | Min  | Тур              | Max          | Min  | Тур              | Max                      |      |  |
| Reconfiguration<br>clock<br>(mgmt_clk_clk)<br>frequency                                                                                 | _                                                                        | 100  | _                                                    | 125          | 100  |                  | 125          | 100  |                  | 125                      | MHz  |  |
| Receiver                                                                                                                                |                                                                          |      |                                                      |              |      |                  |              |      |                  |                          |      |  |
| Supported I/O<br>Standards                                                                                                              | _                                                                        |      | 1.4-V PCML, 1.5-V PCML, 2.5-V PCML, LVPECL, and LVDS |              |      |                  |              |      |                  |                          |      |  |
| Data rate<br>(Standard PCS)<br>(9), (23)                                                                                                | _                                                                        | 600  | _                                                    | 12200        | 600  | _                | 12200        | 600  | _                | 8500/<br>10312.5<br>(24) | Mbps |  |
| Data rate<br>(10G PCS) <sup>(9),</sup> <sup>(23)</sup>                                                                                  |                                                                          | 600  | _                                                    | 14100        | 600  | _                | 12500        | 600  | _                | 8500/<br>10312.5<br>(24) | Mbps |  |
| Absolute $V_{MAX}$ for a receiver pin $(5)$                                                                                             |                                                                          | _    | _                                                    | 1.2          | —    | _                | 1.2          | —    | _                | 1.2                      | V    |  |
| Absolute V <sub>MIN</sub> for a receiver pin                                                                                            | _                                                                        | -0.4 | _                                                    |              | -0.4 | _                | _            | -0.4 | _                | _                        | V    |  |
| Maximum peak-<br>to-peak<br>differential input<br>voltage V <sub>ID</sub> (diff p-<br>p) before device<br>configuration <sup>(22)</sup> | _                                                                        | _    | _                                                    | 1.6          | _    | _                | 1.6          | _    | _                | 1.6                      | V    |  |
| Maximum peak-<br>to-peak                                                                                                                | V <sub>CCR_GXB</sub> =<br>1.0 V/1.05 V<br>(V <sub>ICM</sub> =<br>0.70 V) | _    | _                                                    | 2.0          | _    | _                | 2.0          | _    | _                | 2.0                      | V    |  |
| differential input<br>voltage $V_{ID}$ (diff p-<br>p) after device<br>configuration (18)                                                | $V_{CCR_GXB} = 0.90 V$<br>(V <sub>ICM</sub> = 0.6 V)                     | _    | _                                                    | 2.4          | _    | _                | 2.4          | _    | _                | 2.4                      | V    |  |
| , configuration <sup>(18)</sup> , (22)                                                                                                  | $V_{CCR\_GXB} = 0.85 V$<br>(V <sub>ICM</sub> = 0.6 V)                    |      |                                                      | 2.4          |      |                  | 2.4          |      |                  | 2.4                      | V    |  |
| Minimum<br>differential eye<br>opening at<br>receiver serial<br>input pins <sup>(6), (22),</sup><br>(27)                                | _                                                                        | 85   |                                                      | _            | 85   |                  | _            | 85   | _                | _                        | mV   |  |

### Table 23. Transceiver Specifications for Stratix V GX and GS Devices <sup>(1)</sup> (Part 3 of 7)

| Symbol/<br>Description                                    | Conditions                                                          | Tra | nsceive<br>Grade | r Speed<br>1 | Tra | nsceive<br>Grade | r Speed<br>2 | Trai | nsceive<br>Grade | r Speed<br>3 | Unit |
|-----------------------------------------------------------|---------------------------------------------------------------------|-----|------------------|--------------|-----|------------------|--------------|------|------------------|--------------|------|
| Description                                               |                                                                     | Min | Тур              | Max          | Min | Тур              | Max          | Min  | Тур              | Max          |      |
|                                                           | 85– $\Omega$ setting                                                |     | 85 ±<br>30%      |              | —   | 85 ±<br>30%      |              |      | 85 ±<br>30%      |              | Ω    |
| Differential on-                                          | 100–Ω<br>setting                                                    | _   | 100<br>±<br>30%  |              | _   | 100<br>±<br>30%  |              | _    | 100<br>±<br>30%  |              | Ω    |
| chip termination<br>resistors <sup>(21)</sup>             | 120–Ω<br>setting                                                    | _   | 120<br>±<br>30%  |              | _   | 120<br>±<br>30%  |              | _    | 120<br>±<br>30%  |              | Ω    |
|                                                           | 150-Ω<br>setting                                                    | _   | 150<br>±<br>30%  | _            | _   | 150<br>±<br>30%  |              | _    | 150<br>±<br>30%  |              | Ω    |
|                                                           | V <sub>CCR_GXB</sub> =<br>0.85 V or 0.9<br>V<br>full<br>bandwidth   |     | 600              |              | _   | 600              | _            |      | 600              |              | mV   |
| V <sub>ICM</sub><br>(AC and DC                            | V <sub>CCR_GXB</sub> =<br>0.85 V or 0.9<br>V<br>half<br>bandwidth   | _   | 600              | _            | _   | 600              | _            | _    | 600              | _            | mV   |
| coupled)                                                  | V <sub>CCR_GXB</sub> =<br>1.0 V/1.05 V<br>full<br>bandwidth         | _   | 700              |              | _   | 700              |              |      | 700              |              | mV   |
|                                                           | V <sub>CCR_GXB</sub> =<br>1.0 V<br>half<br>bandwidth                |     | 750              | _            | _   | 750              | _            | _    | 750              | _            | mV   |
| t <sub>LTR</sub> <sup>(11)</sup>                          | _                                                                   | _   | —                | 10           | _   | —                | 10           | —    | —                | 10           | μs   |
| t <sub>LTD</sub> (12)                                     | _                                                                   | 4   |                  |              | 4   |                  |              | 4    |                  |              | μs   |
| t <sub>LTD_manual</sub> <sup>(13)</sup>                   |                                                                     | 4   |                  |              | 4   |                  |              | 4    | _                |              | μs   |
| t <sub>LTR_LTD_manual</sub> <sup>(14)</sup>               |                                                                     | 15  |                  |              | 15  | —                |              | 15   | —                |              | μs   |
| Run Length                                                | _                                                                   | _   |                  | 200          |     | —                | 200          |      | —                | 200          | UI   |
| Programmable<br>equalization<br>(AC Gain) <sup>(10)</sup> | Full<br>bandwidth<br>(6.25 GHz)<br>Half<br>bandwidth<br>(3.125 GHz) |     |                  | 16           | _   |                  | 16           | _    |                  | 16           | dB   |

 Table 23. Transceiver Specifications for Stratix V GX and GS Devices <sup>(1)</sup> (Part 4 of 7)

| Symbol/                                                               | Conditions                                                 | Tra | nsceive<br>Grade | r Speed<br>1 | Trai | nsceive<br>Grade | r Speed<br>2 | Trar | isceive<br>Grade | r Speed<br>3             | Unit |
|-----------------------------------------------------------------------|------------------------------------------------------------|-----|------------------|--------------|------|------------------|--------------|------|------------------|--------------------------|------|
| Description                                                           |                                                            | Min | Тур              | Max          | Min  | Тур              | Max          | Min  | Тур              | Max                      |      |
|                                                                       | DC Gain<br>Setting = 0                                     |     | 0                | _            | _    | 0                |              | _    | 0                | —                        | dB   |
|                                                                       | DC Gain<br>Setting = 1                                     | _   | 2                | _            | _    | 2                | _            | _    | 2                | _                        | dB   |
| Programmable<br>DC gain                                               | DC Gain<br>Setting = 2                                     | _   | 4                | _            | _    | 4                | _            | _    | 4                | _                        | dB   |
|                                                                       | DC Gain<br>Setting = 3                                     | _   | 6                | _            | _    | 6                | _            | _    | 6                | _                        | dB   |
|                                                                       | DC Gain<br>Setting = 4                                     | _   | 8                | _            | _    | 8                | _            | _    | 8                | —                        | dB   |
| Transmitter                                                           |                                                            |     |                  |              |      |                  |              |      |                  |                          |      |
| Supported I/O<br>Standards                                            | _                                                          |     |                  |              | -    | I.4-V ar         | nd 1.5-V PC  | ML   |                  |                          |      |
| Data rate<br>(Standard PCS)                                           | _                                                          | 600 | _                | 12200        | 600  | _                | 12200        | 600  | _                | 8500/<br>10312.5<br>(24) | Mbps |
| Data rate<br>(10G PCS)                                                | _                                                          | 600 | _                | 14100        | 600  |                  | 12500        | 600  |                  | 8500/<br>10312.5<br>(24) | Mbps |
|                                                                       | 85-Ω<br>setting                                            |     | 85 ±<br>20%      | _            | _    | 85 ±<br>20%      |              | _    | 85 ±<br>20%      | _                        | Ω    |
| Differential on-                                                      | 100-Ω<br>setting                                           | _   | 100<br>±<br>20%  | _            | _    | 100<br>±<br>20%  | _            | _    | 100<br>±<br>20%  | _                        | Ω    |
| chip termination<br>resistors                                         | 120-Ω<br>setting                                           | _   | 120<br>±<br>20%  |              | _    | 120<br>±<br>20%  |              | _    | 120<br>±<br>20%  |                          | Ω    |
|                                                                       | 150-Ω<br>setting                                           |     | 150<br>±<br>20%  |              |      | 150<br>±<br>20%  |              |      | 150<br>±<br>20%  |                          | Ω    |
| V <sub>OCM</sub> (AC<br>coupled)                                      | 0.65-V<br>setting                                          |     | 650              |              | _    | 650              |              | _    | 650              | _                        | mV   |
| V <sub>OCM</sub> (DC<br>coupled)                                      | _                                                          |     | 650              |              | _    | 650              |              | _    | 650              | _                        | mV   |
| Rise time (7)                                                         | 20% to 80%                                                 | 30  |                  | 160          | 30   |                  | 160          | 30   |                  | 160                      | ps   |
| Fall time <sup>(7)</sup>                                              | 80% to 20%                                                 | 30  |                  | 160          | 30   |                  | 160          | 30   |                  | 160                      | ps   |
| Intra-differential<br>pair skew                                       | Tx V <sub>CM</sub> =<br>0.5 V and<br>slew rate of<br>15 ps |     |                  | 15           |      |                  | 15           |      |                  | 15                       | ps   |
| Intra-transceiver<br>block transmitter<br>channel-to-<br>channel skew | x6 PMA<br>bonded mode                                      |     |                  | 120          |      |                  | 120          |      |                  | 120                      | ps   |

#### Table 23. Transceiver Specifications for Stratix V GX and GS Devices <sup>(1)</sup> (Part 5 of 7)

| Symbol/<br>Description Conditions |             | Trai | Transceiver Speed<br>Grade 1 |     | Transceiver Speed<br>Grade 2 |     |     | Transceiver Speed<br>Grade 3 |     |     | Unit |
|-----------------------------------|-------------|------|------------------------------|-----|------------------------------|-----|-----|------------------------------|-----|-----|------|
| Description                       | Description |      | Тур                          | Max | Min                          | Тур | Max | Min                          | Тур | Max |      |
| t <sub>pll_lock</sub> (16)        | _           |      |                              | 10  |                              | —   | 10  | —                            |     | 10  | μs   |

#### Table 23. Transceiver Specifications for Stratix V GX and GS Devices <sup>(1)</sup> (Part 7 of 7)

#### Notes to Table 23:

(2) The reference clock common mode voltage is equal to the V<sub>CCR\_GXB</sub> power supply level.

(3) This supply must be connected to 1.0 V if the transceiver is configured at a data rate > 6.5 Gbps, and to 1.05 V if configured at a data rate > 10.3 Gbps when DFE is used. For data rates up to 6.5 Gbps, you can connect this supply to 0.85 V.

- (4) This supply follows VCCR\_GXB.
- (5) The device cannot tolerate prolonged operation at this absolute maximum.
- (6) The differential eye opening specification at the receiver input pins assumes that **Receiver Equalization** is disabled. If you enable **Receiver Equalization**, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level.
- (7) The Quartus II software automatically selects the appropriate slew rate depending on the configured data rate or functional mode.
- (8) The input reference clock frequency options depend on the data rate and the device speed grade.
- (9) The line data rate may be limited by PCS-FPGA interface speed grade.
- (10) Refer to Figure 1 for the GX channel AC gain curves. The total effective AC gain is the AC gain minus the DC gain.
- (11) t<sub>LTR</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset.
- (12) t<sub>LTD</sub> is time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high.
- (13) t<sub>LTD\_manual</sub> is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode.
- (14)  $t_{LTR\_LTD\_manual}$  is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode.
- (15)  $t_{pll_powerdown}$  is the PLL powerdown minimum pulse width.
- (16) t<sub>pll lock</sub> is the time required for the transmitter CMU/ATX PLL to lock to the input reference clock frequency after coming out of reset.
- (17) To calculate the REFCLK rms phase jitter requirement for PCIe at reference clock frequencies other than 100 MHz, use the following formula: REFCLK rms phase jitter at f(MHz) = REFCLK rms phase jitter at 100 MHz × 100/f.
- (18) The maximum peak to peak differential input voltage  $V_{ID}$  after device configuration is equal to 4 × (absolute  $V_{MAX}$  for receiver pin  $V_{ICM}$ ).
- (19) For ES devices,  $R_{BEF}$  is 2000  $\Omega \pm 1\%$ .
- (20) To calculate the REFCLK phase noise requirement at frequencies other than 622 MHz, use the following formula: REFCLK phase noise at f(MHz) = REFCLK phase noise at 622 MHz + 20\*log(f/622).
- (21) SFP/+ optical modules require the host interface to have RD+/- differentially terminated with 100 Ω. The internal OCT feature is available after the Stratix V FPGA configuration is completed. Altera recommends that FPGA configuration is completed before inserting the optical module. Otherwise, minimize unnecessary removal and insertion with unconfigured devices.
- (22) Refer to Figure 2.
- (23) For oversampling designs to support data rates less than the minimum specification, the CDR needs to be in LTR mode only.
- (24) I3YY devices can achieve data rates up to 10.3125 Gbps.
- (25) When you use fPLL as a TXPLL of the transceiver.
- (26) REFCLK performance requires to meet transmitter REFCLK phase noise specification.
- (27) Minimum eye opening of 85 mV is only for the unstressed input eye condition.

<sup>(1)</sup> Speed grades shown in Table 23 refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the Stratix V Device Overview.





Figure 3 shows the Stratix V AC gain curves for GX channels.

Figure 3. AC Gain Curves for GX Channels (full bandwidth)

Stratix V GT devices contain both GX and GT channels. All transceiver specifications for the GX channels not listed in Table 28 are the same as those listed in Table 23.

Table 28 lists the Stratix V GT transceiver specifications.

#### Table 31. PLL Specifications for Stratix V Devices (Part 3 of 3)

| Symbol           | Parameter                                                     | Min    | Тур  | Max   | Unit |
|------------------|---------------------------------------------------------------|--------|------|-------|------|
| f <sub>RES</sub> | Resolution of VCO frequency ( $f_{INPFD} = 100 \text{ MHz}$ ) | 390625 | 5.96 | 0.023 | Hz   |

#### Notes to Table 31:

(1) This specification is limited in the Quartus II software by the I/O maximum frequency. The maximum I/O frequency is different for each I/O standard.

(2) This specification is limited by the lower of the two: I/O  $f_{MAX}$  or  $f_{OUT}$  of the PLL.

- (3) A high input jitter directly affects the PLL output jitter. To have low PLL output clock jitter, you must provide a clean clock source < 120 ps.
- (4)  $f_{REF}$  is fIN/N when N = 1.
- (5) Peak-to-peak jitter with a probability level of 10<sup>-12</sup> (14 sigma, 99.9999999974404% confidence level). The output jitter specification applies to the intrinsic jitter of the PLL, when an input jitter of 30 ps is applied. The external memory interface clock output jitter specifications use a different measurement method and are available in Table 44 on page 52.
- (6) The cascaded PLL specification is only applicable with the following condition: a. Upstream PLL: 0.59Mhz ≤ Upstream PLL BW < 1 MHz b. Downstream PLL: Downstream PLL BW > 2 MHz
- (7) High bandwidth PLL settings are not supported in external feedback mode.
- (8) The external memory interface clock output jitter specifications use a different measurement method, which is available in Table 42 on page 50.
- (9) The VCO frequency reported by the Quartus II software in the PLL Usage Summary section of the compilation report takes into consideration the VCO post-scale counter K value. Therefore, if the counter K has a value of 2, the frequency reported can be lower than the f<sub>VCO</sub> specification.
- (10) This specification only covers fractional PLL for low bandwidth. The  $f_{VCO}$  for fractional value range 0.05 0.95 must be  $\geq$  1000 MHz, while  $f_{VCO}$  for fractional value range 0.20 0.80 must be  $\geq$  1200 MHz.
- (11) This specification only covered fractional PLL for low bandwidth. The  $f_{VC0}$  for fractional value range 0.05-0.95 must be  $\geq$  1000 MHz.
- (12) This specification only covered fractional PLL for low bandwidth. The  $f_{VC0}$  for fractional value range 0.20-0.80 must be  $\geq$  1200 MHz.

#### **DSP Block Specifications**

Table 32 lists the Stratix V DSP block performance specifications.

|                                              |     |         | I          | Peforman | ce               |     |     |      |  |  |
|----------------------------------------------|-----|---------|------------|----------|------------------|-----|-----|------|--|--|
| Mode                                         | C1  | C2, C2L | 12, 12L    | C3       | 13, 13L,<br>13YY | C4  | 14  | Unit |  |  |
| Modes using one DSP                          |     |         |            |          |                  |     |     |      |  |  |
| Three 9 x 9                                  | 600 | 600     | 600        | 480      | 480              | 420 | 420 | MHz  |  |  |
| One 18 x 18                                  | 600 | 600     | 600        | 480      | 480              | 420 | 400 | MHz  |  |  |
| Two partial 18 x 18 (or 16 x 16)             | 600 | 600     | 600        | 480      | 480              | 420 | 400 | MHz  |  |  |
| One 27 x 27                                  | 500 | 500     | 500        | 400      | 400              | 350 | 350 | MHz  |  |  |
| One 36 x 18                                  | 500 | 500     | 500        | 400      | 400              | 350 | 350 | MHz  |  |  |
| One sum of two 18 x 18(One sum of 2 16 x 16) | 500 | 500     | 500        | 400      | 400              | 350 | 350 | MHz  |  |  |
| One sum of square                            | 500 | 500     | 500        | 400      | 400              | 350 | 350 | MHz  |  |  |
| One 18 x 18 plus 36 (a x b) + c              | 500 | 500     | 500        | 400      | 400              | 350 | 350 | MHz  |  |  |
|                                              |     | Modes u | sing two l | DSPs     | 1                |     | •   | 1    |  |  |
| Three 18 x 18                                | 500 | 500     | 500        | 400      | 400              | 350 | 350 | MHz  |  |  |
| One sum of four 18 x 18                      | 475 | 475     | 475        | 380      | 380              | 300 | 300 | MHz  |  |  |
| One sum of two 27 x 27                       | 465 | 465     | 450        | 380      | 380              | 300 | 290 | MHz  |  |  |
| One sum of two 36 x 18                       | 475 | 475     | 475        | 380      | 380              | 300 | 300 | MHz  |  |  |
| One complex 18 x 18                          | 500 | 500     | 500        | 400      | 400              | 350 | 350 | MHz  |  |  |
| One 36 x 36                                  | 475 | 475     | 475        | 380      | 380              | 300 | 300 | MHz  |  |  |

#### Table 32. Block Performance Specifications for Stratix V DSP Devices (Part 1 of 2)

| 0h.a.l                                                                                                                                                      | Oanditiana                                                                                   |     | C1  |      | C2, | C2L, I | 2, I2L | C3, | 13, 131 | ., <b>I</b> 3YY |     | C4,I | 4    | 11   |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-----|-----|------|-----|--------|--------|-----|---------|-----------------|-----|------|------|------|
| Symbol                                                                                                                                                      | Conditions                                                                                   | Min | Тур | Max  | Min | Тур    | Max    | Min | Тур     | Max             | Min | Тур  | Max  | Unit |
| Transmitter                                                                                                                                                 | •                                                                                            |     |     |      |     |        |        |     |         |                 |     |      |      | •    |
| True<br>Differential<br>I/O Standards<br>- f <sub>HSDR</sub> (data<br>rate)                                                                                 | SERDES factor J<br>= 3 to 10 (9), (11),<br>(12), (13), (14), (15),<br>(16)                   | (6) | _   | 1600 | (6) | _      | 1434   | (6) | _       | 1250            | (6) | _    | 1050 | Mbps |
|                                                                                                                                                             | $\begin{array}{c} \text{SERDES factor J} \\ \geq 4 \end{array}$                              |     |     |      |     |        |        |     |         |                 |     |      |      |      |
|                                                                                                                                                             | LVDS TX with<br>DPA <sup>(12)</sup> , <sup>(14)</sup> , <sup>(15)</sup> ,<br><sup>(16)</sup> | (6) |     | 1600 | (6) |        | 1600   | (6) | _       | 1600            | (6) | _    | 1250 | Mbps |
|                                                                                                                                                             | SERDES factor J<br>= 2,                                                                      | (6) |     | (7)  | (6) |        | (7)    | (6) |         | (7)             | (6) |      | (7)  | Mbps |
|                                                                                                                                                             | uses DDR<br>Registers                                                                        | (0) | _   | (7)  | (0) |        | (7)    | (0) | _       | (7)             | (0) | _    | (7)  | wups |
|                                                                                                                                                             | SERDES factor J<br>= 1,<br>uses SDR<br>Register                                              | (6) | _   | (7)  | (6) | _      | (7)    | (6) |         | (7)             | (6) |      | (7)  | Mbps |
| Emulated<br>Differential<br>I/O Standards<br>with Three<br>External<br>Output<br>Resistor<br>Networks -<br>f <sub>HSDR</sub> (data<br>rate) <sup>(10)</sup> | SERDES factor J<br>= 4 to 10 $(17)$                                                          | (6) |     | 1100 | (6) |        | 1100   | (6) |         | 840             | (6) |      | 840  | Mbps |
| t <sub>x Jitter</sub> - True<br>Differential                                                                                                                | Total Jitter for<br>Data Rate<br>600 Mbps -<br>1.25 Gbps                                     | _   | _   | 160  | _   | _      | 160    |     |         | 160             | _   |      | 160  | ps   |
| I/O Standards                                                                                                                                               | Total Jitter for<br>Data Rate<br>< 600 Mbps                                                  | _   | _   | 0.1  | _   | _      | 0.1    | _   | _       | 0.1             | _   | _    | 0.1  | UI   |
| t <sub>x Jitter</sub> -<br>Emulated<br>Differential<br>I/O Standards                                                                                        | Total Jitter for<br>Data Rate<br>600 Mbps - 1.25<br>Gbps                                     | _   | _   | 300  | _   | _      | 300    | _   | _       | 300             | _   | _    | 325  | ps   |
| with Three<br>External<br>Output<br>Resistor<br>Network                                                                                                     | Total Jitter for<br>Data Rate<br>< 600 Mbps                                                  | _   |     | 0.2  |     |        | 0.2    |     |         | 0.2             | _   |      | 0.25 | UI   |

### Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 2 of 4)

Figure 7 shows the dynamic phase alignment (DPA) lock time specifications with the DPA PLL calibration option enabled.

Figure 7. DPA Lock Time Specification with DPA PLL Calibration Enabled

| rx_reset      | i |  |  |
|---------------|---|--|--|
| rx_dpa_locked |   |  |  |
|               |   |  |  |

Table 37 lists the DPA lock time specifications for Stratix V devices.

Table 37. DPA Lock Time Specifications for Stratix V GX Devices Only (1), (2), (3)

| Standard           | Training Pattern    | Number of Data<br>Transitions in One<br>Repetition of the<br>Training Pattern | Number of<br>Repetitions per 256<br>Data Transitions <sup>(4)</sup> | Maximum              |
|--------------------|---------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------|
| SPI-4              | 0000000001111111111 | 2                                                                             | 128                                                                 | 640 data transitions |
| Parallel Rapid I/O | 00001111            | 2                                                                             | 128                                                                 | 640 data transitions |
|                    | 10010000            | 4                                                                             | 64                                                                  | 640 data transitions |
| Miscellaneous      | 10101010            | 8                                                                             | 32                                                                  | 640 data transitions |
| Wiscenardous       | 01010101            | 8                                                                             | 32                                                                  | 640 data transitions |

#### Notes to Table 37:

(1) The DPA lock time is for one channel.

(2) One data transition is defined as a 0-to-1 or 1-to-0 transition.

(3) The DPA lock time stated in this table applies to both commercial and industrial grade.

(4) This is the number of repetitions for the stated training pattern to achieve the 256 data transitions.

Figure 8 shows the **LVDS** soft-clock data recovery (CDR)/DPA sinusoidal jitter tolerance specification for a data rate  $\geq$  1.25 Gbps. Table 38 lists the **LVDS** soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate  $\geq$  1.25 Gbps.





| Symbol            | Description                              | Min | Max                       | Unit |
|-------------------|------------------------------------------|-----|---------------------------|------|
| t <sub>JPH</sub>  | JTAG port hold time                      | 5   | _                         | ns   |
| t <sub>JPCO</sub> | JTAG port clock to output                | —   | 11 <sup>(1)</sup>         | ns   |
| t <sub>JPZX</sub> | JTAG port high impedance to valid output | —   | 14 <sup>(1)</sup>         | ns   |
| t <sub>JPXZ</sub> | JTAG port valid output to high impedance | —   | <b>1</b> 4 <sup>(1)</sup> | ns   |

Table 46. JTAG Timing Parameters and Values for Stratix V Devices

Notes to Table 46:

(1) A 1 ns adder is required for each V<sub>CCI0</sub> voltage step down from 3.0 V. For example,  $t_{JPC0} = 12$  ns if V<sub>CCI0</sub> of the TDO I/O bank = 2.5 V, or 13 ns if it equals 1.8 V.

(2) The minimum TCK clock period is 167 ns if VCCBAT is within the range 1.2V-1.5V when you perform the volatile key programming.

## **Raw Binary File Size**

For the POR delay specification, refer to the "POR Delay Specification" section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices".

Table 47 lists the uncompressed raw binary file (.rbf) sizes for Stratix V devices.

| Family       | Device | Package                      | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) <sup>(4), (5)</sup> |
|--------------|--------|------------------------------|--------------------------------|--------------------------------------------|
|              | ECCVA0 | H35, F40, F35 <sup>(2)</sup> | 213,798,880                    | 562,392                                    |
|              | 5SGXA3 | H29, F35 <sup>(3)</sup>      | 137,598,880                    | 564,504                                    |
|              | 5SGXA4 | _                            | 213,798,880                    | 563,672                                    |
|              | 5SGXA5 | _                            | 269,979,008                    | 562,392                                    |
|              | 5SGXA7 | _                            | 269,979,008                    | 562,392                                    |
| Stratix V GX | 5SGXA9 | _                            | 342,742,976                    | 700,888                                    |
|              | 5SGXAB | _                            | 342,742,976                    | 700,888                                    |
|              | 5SGXB5 | _                            | 270,528,640                    | 584,344                                    |
|              | 5SGXB6 | _                            | 270,528,640                    | 584,344                                    |
|              | 5SGXB9 | _                            | 342,742,976                    | 700,888                                    |
|              | 5SGXBB | _                            | 342,742,976                    | 700,888                                    |
| Stratix V GT | 5SGTC5 | _                            | 269,979,008                    | 562,392                                    |
|              | 5SGTC7 | —                            | 269,979,008                    | 562,392                                    |
|              | 5SGSD3 | _                            | 137,598,880                    | 564,504                                    |
|              | 5SGSD4 | F1517                        | 213,798,880                    | 563,672                                    |
| Ctratic V CC | 556504 | _                            | 137,598,880                    | 564,504                                    |
| Stratix V GS | 5SGSD5 | _                            | 213,798,880                    | 563,672                                    |
|              | 5SGSD6 | _                            | 293,441,888                    | 565,528                                    |
|              | 5SGSD8 | —                            | 293,441,888                    | 565,528                                    |

Table 47. Uncompressed .rbf Sizes for Stratix V Devices

|         | Member | Active Serial <sup>(1)</sup> |            |                        | Fast Passive Parallel <sup>(2)</sup> |            |                        |  |
|---------|--------|------------------------------|------------|------------------------|--------------------------------------|------------|------------------------|--|
| Variant | Code   | Width                        | DCLK (MHz) | Min Config<br>Time (s) | Width                                | DCLK (MHz) | Min Config<br>Time (s) |  |
|         | D3     | 4                            | 100        | 0.344                  | 32                                   | 100        | 0.043                  |  |
|         | D4     | 4                            | 100        | 0.534                  | 32                                   | 100        | 0.067                  |  |
| GS      | D4     | 4                            | 100        | 0.344                  | 32                                   | 100        | 0.043                  |  |
| 65      | D5     | 4                            | 100        | 0.534                  | 32                                   | 100        | 0.067                  |  |
|         | D6     | 4                            | 100        | 0.741                  | 32                                   | 100        | 0.093                  |  |
|         | D8     | 4                            | 100        | 0.741                  | 32                                   | 100        | 0.093                  |  |
| Е       | E9     | 4                            | 100        | 0.857                  | 32                                   | 100        | 0.107                  |  |
|         | EB     | 4                            | 100        | 0.857                  | 32                                   | 100        | 0.107                  |  |

Table 48. Minimum Configuration Time Estimation for Stratix V Devices

#### Notes to Table 48:

(1) DCLK frequency of 100 MHz using external CLKUSR.

(2) Max FPGA FPP bandwidth may exceed bandwidth available from some external storage or control logic.

# **Fast Passive Parallel Configuration Timing**

This section describes the fast passive parallel (FPP) configuration timing parameters for Stratix V devices.

### DCLK-to-DATA[] Ratio for FPP Configuration

FPP configuration requires a different DCLK-to-DATA[]ratio when you enable the design security, decompression, or both features. Table 49 lists the DCLK-to-DATA[]ratio for each combination.

| Configuration<br>Scheme | Decompression | Design Security | DCLK-to-DATA[]<br>Ratio |
|-------------------------|---------------|-----------------|-------------------------|
|                         | Disabled      | Disabled        | 1                       |
| FPP ×8                  | Disabled      | Enabled         | 1                       |
|                         | Enabled       | Disabled        | 2                       |
|                         | Enabled       | Enabled         | 2                       |
|                         | Disabled      | Disabled        | 1                       |
| FPP ×16                 | Disabled      | Enabled         | 2                       |
|                         | Enabled       | Disabled        | 4                       |
|                         | Enabled       | Enabled         | 4                       |

 Table 49. DCLK-to-DATA[] Ratio <sup>(1)</sup> (Part 1 of 2)

| Configuration<br>Scheme | Decompression | Design Security | DCLK-to-DATA[]<br>Ratio |
|-------------------------|---------------|-----------------|-------------------------|
|                         | Disabled      | Disabled        | 1                       |
| FPP ×32                 | Disabled      | Enabled         | 4                       |
|                         | Enabled       | Disabled        | 8                       |
|                         | Enabled       | Enabled         | 8                       |

Note to Table 49:

(1) Depending on the DCLK-to-DATA [] ratio, the host must send a DCLK frequency that is r times the data rate in bytes per second (Bps), or words per second (Wps). For example, in FPP ×16 when the DCLK-to-DATA [] ratio is 2, the DCLK frequency must be 2 times the data rate in Wps. Stratix V devices use the additional clock cycles to decrypt and decompress the configuration data.

Figure 11 shows the configuration interface connections between the Stratix V device and a MAX II or MAX V device for single device configuration.

#### Figure 11. Single Device FPP Configuration Using an External Host



#### Notes to Figure 11:

- (1) Connect the resistor to a supply that provides an acceptable input signal for the Stratix V device.  $V_{CCPGM}$  must be high enough to meet the  $V_{IH}$  specification of the I/O on the device and the external host. Altera recommends powering up all configuration system I/Os with  $V_{CCPGM}$ .
- (2) You can leave the nCEO pin unconnected or use it as a user I/O pin when it does not feed another device's nCE pin.
- (3) The MSEL pin settings vary for different data width, configuration voltage standards, and POR delay. To connect MSEL, refer to the MSEL Pin Settings section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.
- (4) If you use FPP ×8, use DATA [7..0]. If you use FPP ×16, use DATA [15..0].

IF the DCLK-to-DATA[] ratio is greater than 1, at the end of configuration, you can only stop the DCLK (DCLK-to-DATA[] ratio – 1) clock cycles after the last data is latched into the Stratix V device.

Table 50 lists the timing parameters for Stratix V devices for FPP configuration when the DCLK-to-DATA[] ratio is 1.

Table 50. FPP Timing Parameters for Stratix V Devices (1)

| Symbol                            | Parameter                                         | Minimum                                                                                                    | Maximum              | Units |
|-----------------------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------|----------------------|-------|
| t <sub>CF2CD</sub>                | nCONFIG low to CONF_DONE low                      | —                                                                                                          | 600                  | ns    |
| t <sub>CF2ST0</sub>               | nCONFIG low to nSTATUS low                        | —                                                                                                          | 600                  | ns    |
| t <sub>CFG</sub>                  | nCONFIG low pulse width                           | 2                                                                                                          | —                    | μS    |
| t <sub>status</sub>               | nSTATUS low pulse width                           | 268                                                                                                        | 1,506 <sup>(2)</sup> | μS    |
| t <sub>CF2ST1</sub>               | nCONFIG high to nSTATUS high                      | —                                                                                                          | 1,506 <sup>(3)</sup> | μS    |
| t <sub>CF2CK</sub> (6)            | nCONFIG high to first rising edge on DCLK         | 1,506                                                                                                      | _                    | μS    |
| t <sub>ST2CK</sub> <sup>(6)</sup> | nSTATUS high to first rising edge of DCLK         | 2                                                                                                          | _                    | μS    |
| t <sub>DSU</sub>                  | DATA [] setup time before rising edge on DCLK     | 5.5                                                                                                        | _                    | ns    |
| t <sub>DH</sub>                   | DATA [] hold time after rising edge on DCLK       | 0                                                                                                          | _                    | ns    |
| t <sub>CH</sub>                   | DCLK high time                                    | $0.45\times1/f_{MAX}$                                                                                      | —                    | S     |
| t <sub>CL</sub>                   | DCLK low time                                     | $0.45\times1/f_{MAX}$                                                                                      | —                    | S     |
| t <sub>CLK</sub>                  | DCLK period                                       | 1/f <sub>MAX</sub>                                                                                         | _                    | S     |
| f                                 | DCLK frequency (FPP ×8/×16)                       | —                                                                                                          | 125                  | MHz   |
| f <sub>MAX</sub>                  | DCLK frequency (FPP ×32)                          | —                                                                                                          | 100                  | MHz   |
| t <sub>CD2UM</sub>                | CONF_DONE high to user mode <sup>(4)</sup>        | 175                                                                                                        | 437                  | μS    |
| +                                 | CONTRACT high to an union analysis                | 4 × maximum                                                                                                |                      |       |
| t <sub>CD2CU</sub>                | CONF_DONE high to CLKUSR enabled                  | DCLK period                                                                                                | —                    |       |
| t <sub>CD2UMC</sub>               | CONF_DONE high to user mode with CLKUSR option on | $\begin{array}{c} t_{\text{CD2CU}} + \\ (8576 \times \text{CLKUSR} \\ \text{period}) \ ^{(5)} \end{array}$ | _                    | _     |

#### Notes to Table 50:

(1) Use these timing parameters when the decompression and design security features are disabled.

(2) This value is applicable if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width.

(3) This value is applicable if you do not delay configuration by externally holding the nSTATUS low.

- (4) The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device.
- (5) To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the Initialization section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.
- (6) If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification.

### FPP Configuration Timing when DCLK-to-DATA [] > 1

Figure 13 shows the timing waveform for FPP configuration when using a MAX II device, MAX V device, or microprocessor as an external host. This waveform shows timing when the DCLK-to-DATA [] ratio is more than 1.



#### Figure 13. FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is >1 (1), (2)

#### Notes to Figure 13:

- (1) Use this timing waveform and parameters when the DCLK-to-DATA [] ratio is >1. To find out the DCLK-to-DATA [] ratio for your system, refer to Table 49 on page 55.
- (2) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic high levels. When nCONFIG is pulled low, a reconfiguration cycle begins.
- (3) After power-up, the Stratix V device holds nSTATUS low for the time as specified by the POR delay.
- (4) After power-up, before and during configuration, CONF\_DONE is low.
- (5) Do not leave DCLK floating after configuration. You can drive it high or low, whichever is more convenient.
- (6) "r" denotes the DCLK-to-DATA [] ratio. For the DCLK-to-DATA [] ratio based on the decompression and the design security feature enable settings, refer to Table 49 on page 55.
- (7) If needed, pause DCLK by holding it low. When DCLK restarts, the external host must provide data on the DATA [31..0] pins prior to sending the first DCLK rising edge.
- (8) To ensure a successful configuration, send the entire configuration data to the Stratix V device. CONF\_DONE is released high after the Stratix V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- (9) After the option bit to enable the INIT DONE pin is configured into the device, the INIT DONE goes low.

| Parameter Available |          | Min                  | Fast       | Model      | Slow Model |       |       |       |       |             |       |      |
|---------------------|----------|----------------------|------------|------------|------------|-------|-------|-------|-------|-------------|-------|------|
| (1)                 | Settings | <b>Offset</b><br>(2) | Industrial | Commercial | C1         | C2    | C3    | C4    | 12    | 13,<br>13YY | 14    | Unit |
| D3                  | 8        | 0                    | 1.587      | 1.699      | 2.793      | 2.793 | 2.992 | 3.192 | 2.811 | 3.047       | 3.257 | ns   |
| D4                  | 64       | 0                    | 0.464      | 0.492      | 0.838      | 0.838 | 0.924 | 1.011 | 0.843 | 0.920       | 1.006 | ns   |
| D5                  | 64       | 0                    | 0.464      | 0.493      | 0.838      | 0.838 | 0.924 | 1.011 | 0.844 | 0.921       | 1.006 | ns   |
| D6                  | 32       | 0                    | 0.229      | 0.244      | 0.415      | 0.415 | 0.458 | 0.503 | 0.418 | 0.456       | 0.499 | ns   |

#### Notes to Table 58:

(1) You can set this value in the Quartus II software by selecting D1, D2, D3, D5, and D6 in the Assignment Name column of Assignment Editor.

(2) Minimum offset does not include the intrinsic delay.

### **Programmable Output Buffer Delay**

Table 59 lists the delay chain settings that control the rising and falling edge delays of the output buffer. The default delay is 0 ps.

| Table 55. Flugiallillable Uulput Duffel Delay für Stratix V Devices' | Table 59. | ). Programmable Output Buffer Delay for | r Stratix V Devices († |
|----------------------------------------------------------------------|-----------|-----------------------------------------|------------------------|
|----------------------------------------------------------------------|-----------|-----------------------------------------|------------------------|

| Symbol              | Parameter                           | Typical     | Unit |
|---------------------|-------------------------------------|-------------|------|
|                     |                                     | 0 (default) | ps   |
| D <sub>OUTBUF</sub> | Rising and/or falling edge<br>delay | 25          | ps   |
| DOUTBUF             |                                     | 50          | ps   |
|                     |                                     | 75          | ps   |

Note to Table 59:

(1) You can set the programmable output buffer delay in the Quartus II software by setting the Output Buffer Delay Control assignment to either positive, negative, or both edges, with the specific values stated here (in ps) for the Output Buffer Delay assignment.

# Glossary

Table 60 lists the glossary for this chapter.

Table 60. Glossary (Part 1 of 4)

| Letter | Subject                                                                                                     | Definitions                                                                                                  |
|--------|-------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|
| Α      |                                                                                                             |                                                                                                              |
| В      | —                                                                                                           | —                                                                                                            |
| С      |                                                                                                             |                                                                                                              |
| D      |                                                                                                             |                                                                                                              |
| E      | —                                                                                                           | _                                                                                                            |
|        | f <sub>HSCLK</sub> Left and right PLL input clock frequency.                                                |                                                                                                              |
| F      | $f_{HSDR}$ High-speed I/O block—Maximum and minimum LVDS data transfer rate $(f_{HSDR} = 1/TUI)$ , non-DPA. |                                                                                                              |
|        | f <sub>hsdrdpa</sub>                                                                                        | High-speed I/O block—Maximum and minimum <b>LVDS</b> data transfer rate (f <sub>HSDRDPA</sub> = 1/TUI), DPA. |

| Table 60. | Glossary | (Part 3 of 4) |
|-----------|----------|---------------|
|-----------|----------|---------------|

| Letter | Subject                                               | Definitions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
|--------|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|        | SW (sampling<br>window)                               | Timing Diagram—the period of time during which the data must be valid in order to capture it correctly. The setup and hold times determine the ideal strobe position within the sampling window, as shown:         Bit Time         0.5 x TCCS       RSKM         Sampling Window       RSKM         0.5 x TCCS       RSKM                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| S      | Single-ended<br>voltage<br>referenced I/O<br>standard | The JEDEC standard for SSTL and HSTL I/O defines both the AC and DC input signal values.         The AC values indicate the voltage levels at which the receiver must meet its timing specifications. The DC values indicate the voltage levels at which the final logic state of the receiver is unambiguously defined. After the receiver input has crossed the AC value, the receiver changes to the new logic state.         The new logic state is then maintained as long as the input stays beyond the DC threshold. This approach is intended to provide predictable receiver timing in the presence of input waveform ringing:         Single-Ended Voltage Referenced I/O Standard |  |  |  |  |  |
|        | t <sub>C</sub>                                        | High-speed receiver and transmitter input and output clock period.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
|        | TCCS (channel-<br>to-channel-skew)                    | The timing difference between the fastest and slowest output edges, including t <sub>CO</sub> variat                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|        |                                                       | High-speed I/O block—Duty cycle on the high-speed transmitter output clock.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| т      | t <sub>DUTY</sub>                                     | <b>Timing Unit Interval (TUI)</b><br>The timing budget allowed for skew, propagation delays, and the data sampling window.<br>(TUI = $1/(\text{receiver input clock frequency multiplication factor}) = t_c/w)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
|        | t <sub>FALL</sub>                                     | Signal high-to-low transition time (80-20%)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
|        | t <sub>INCCJ</sub>                                    | Cycle-to-cycle jitter tolerance on the PLL clock input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
|        | t <sub>OUTPJ_IO</sub>                                 | Period jitter on the general purpose I/O driven by a PLL.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
|        | t <sub>outpj_dc</sub>                                 | Period jitter on the dedicated clock output driven by a PLL.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
|        | <b>t</b> <sub>RISE</sub>                              | Signal low-to-high transition time (20-80%)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| U      | _                                                     | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |