# E·XFL

## Intel - 5SGXMA3E2H29C3N Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Obsolete                                                   |
|--------------------------------|------------------------------------------------------------|
| Number of LABs/CLBs            | 128300                                                     |
| Number of Logic Elements/Cells | 340000                                                     |
| Total RAM Bits                 | 19456000                                                   |
| Number of I/O                  | 600                                                        |
| Number of Gates                |                                                            |
| Voltage - Supply               | 0.82V ~ 0.88V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                            |
| Package / Case                 | 780-BBGA, FCBGA                                            |
| Supplier Device Package        | 780-HBGA (33x33)                                           |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5sgxma3e2h29c3n |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Symbol                | Description                    | Minimum | Maximum | Unit |
|-----------------------|--------------------------------|---------|---------|------|
| V <sub>CCD_FPLL</sub> | PLL digital power supply       | -0.5    | 1.8     | V    |
| V <sub>CCA_FPLL</sub> | PLL analog power supply        | -0.5    | 3.4     | V    |
| VI                    | DC input voltage               | -0.5    | 3.8     | V    |
| TJ                    | Operating junction temperature | -55     | 125     | °C   |
| T <sub>STG</sub>      | Storage temperature (No bias)  | -65     | 150     | °C   |
| I <sub>OUT</sub>      | DC output current per pin      | -25     | 40      | mA   |

Table 3. Absolute Maximum Ratings for Stratix V Devices (Part 2 of 2)

Table 4 lists the absolute conditions for the transceiver power supply for Stratix V GX, GS, and GT devices.

Table 4. Transceiver Power Supply Absolute Conditions for Stratix V GX, GS, and GT Devices

| Symbol                | Description                                                  | Devices    | Minimum | Maximum | Unit |
|-----------------------|--------------------------------------------------------------|------------|---------|---------|------|
| V <sub>CCA_GXBL</sub> | Transceiver channel PLL power supply (left side)             | GX, GS, GT | -0.5    | 3.75    | V    |
| V <sub>CCA_GXBR</sub> | Transceiver channel PLL power supply (right side)            | GX, GS     | -0.5    | 3.75    | V    |
| V <sub>CCA_GTBR</sub> | Transceiver channel PLL power supply (right side)            | GT         | -0.5    | 3.75    | V    |
| V <sub>CCHIP_L</sub>  | Transceiver hard IP power supply (left side)                 | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCHIP_R</sub>  | Transceiver hard IP power supply (right side)                | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCHSSI_L</sub> | Transceiver PCS power supply (left side)                     | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCHSSI_R</sub> | Transceiver PCS power supply (right side)                    | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCR_GXBL</sub> | Receiver analog power supply (left side)                     | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCR_GXBR</sub> | Receiver analog power supply (right side)                    | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCR_GTBR</sub> | Receiver analog power supply for GT channels (right side)    | GT         | -0.5    | 1.35    | V    |
| V <sub>CCT_GXBL</sub> | Transmitter analog power supply (left side)                  | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCT_GXBR</sub> | Transmitter analog power supply (right side)                 | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCT_GTBR</sub> | Transmitter analog power supply for GT channels (right side) | GT         | -0.5    | 1.35    | V    |
| V <sub>CCL_GTBR</sub> | Transmitter clock network power supply (right side)          | GT         | -0.5    | 1.35    | V    |
| V <sub>CCH_GXBL</sub> | Transmitter output buffer power supply (left side)           | GX, GS, GT | -0.5    | 1.8     | V    |
| V <sub>CCH_GXBR</sub> | Transmitter output buffer power supply (right side)          | GX, GS, GT | -0.5    | 1.8     | V    |

#### **Maximum Allowed Overshoot and Undershoot Voltage**

During transitions, input signals may overshoot to the voltage shown in Table 5 and undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns.

This section lists the functional operating limits for the AC and DC parameters for Stratix V devices. Table 6 lists the steady-state voltage and current values expected from Stratix V devices. Power supply ramps must all be strictly monotonic, without plateaus.

Table 6. Recommended Operating Conditions for Stratix V Devices (Part 1 of 2)

| Symbol                 | Description                                                                                                       | Condition  | Min <sup>(4)</sup> | Тур  | Max <sup>(4)</sup> | Unit |
|------------------------|-------------------------------------------------------------------------------------------------------------------|------------|--------------------|------|--------------------|------|
|                        | Core voltage and periphery circuitry power<br>supply (C1, C2, I2, and I3YY speed grades)                          | _          | 0.87               | 0.9  | 0.93               | V    |
| V <sub>CC</sub>        | Core voltage and periphery circuitry power supply (C2L, C3, C4, I2L, I3, I3L, and I4 speed grades) <sup>(3)</sup> |            | 0.82               | 0.85 | 0.88               | V    |
| V <sub>CCPT</sub>      | Power supply for programmable power technology                                                                    | _          | 1.45               | 1.50 | 1.55               | V    |
| V <sub>CC_AUX</sub>    | Auxiliary supply for the programmable power technology                                                            |            | 2.375              | 2.5  | 2.625              | V    |
| VI (1)                 | I/O pre-driver (3.0 V) power supply                                                                               | _          | 2.85               | 3.0  | 3.15               | V    |
| VCCPD                  | I/O pre-driver (2.5 V) power supply                                                                               |            | 2.375              | 2.5  | 2.625              | V    |
|                        | I/O buffers (3.0 V) power supply                                                                                  | _          | 2.85               | 3.0  | 3.15               | V    |
|                        | I/O buffers (2.5 V) power supply                                                                                  |            | 2.375              | 2.5  | 2.625              | V    |
|                        | I/O buffers (1.8 V) power supply                                                                                  | _          | 1.71               | 1.8  | 1.89               | V    |
| V <sub>CCIO</sub>      | I/O buffers (1.5 V) power supply                                                                                  | _          | 1.425              | 1.5  | 1.575              | V    |
|                        | I/O buffers (1.35 V) power supply                                                                                 |            | 1.283              | 1.35 | 1.45               | V    |
|                        | I/O buffers (1.25 V) power supply                                                                                 | _          | 1.19               | 1.25 | 1.31               | V    |
|                        | I/O buffers (1.2 V) power supply                                                                                  | _          | 1.14               | 1.2  | 1.26               | V    |
|                        | Configuration pins (3.0 V) power supply                                                                           |            | 2.85               | 3.0  | 3.15               | V    |
| V <sub>CCPGM</sub>     | Configuration pins (2.5 V) power supply                                                                           | _          | 2.375              | 2.5  | 2.625              | V    |
|                        | Configuration pins (1.8 V) power supply                                                                           | -          | 1.71               | 1.8  | 1.89               | V    |
| V <sub>CCA_FPLL</sub>  | PLL analog voltage regulator power supply                                                                         |            | 2.375              | 2.5  | 2.625              | V    |
| V <sub>CCD_FPLL</sub>  | PLL digital voltage regulator power supply                                                                        | -          | 1.45               | 1.5  | 1.55               | V    |
| V <sub>CCBAT</sub> (2) | Battery back-up power supply (For design security volatile key register)                                          | _          | 1.2                | _    | 3.0                | V    |
| VI                     | DC input voltage                                                                                                  | _          | -0.5               | —    | 3.6                | V    |
| V <sub>0</sub>         | Output voltage                                                                                                    |            | 0                  | _    | V <sub>CCIO</sub>  | V    |
| т                      | Operating junction temperature                                                                                    | Commercial | 0                  | —    | 85                 | °C   |
| IJ                     |                                                                                                                   | Industrial | -40                | _    | 100                | °C   |

| Symbol                       | Description                                                  | Devices    | Minimum <sup>(4)</sup> | Typical | Maximum <sup>(4)</sup> | Unit |
|------------------------------|--------------------------------------------------------------|------------|------------------------|---------|------------------------|------|
|                              |                                                              |            | 0.82                   | 0.85    | 0.88                   |      |
| V <sub>CCR_GXBR</sub><br>(2) | Dessiver engles never eventy (right side)                    |            | 0.87                   | 0.90    | 0.93                   | v    |
|                              | neceiver analog power supply (right side)                    | ux, us, ui | 0.97                   | 1.0     | 1.03                   | v    |
|                              |                                                              |            | 1.03                   | 1.05    | 1.07                   |      |
| V <sub>CCR_GTBR</sub>        | Receiver analog power supply for GT channels (right side)    | GT         | 1.02                   | 1.05    | 1.08                   | V    |
| V <sub>CCT_GXBL</sub>        |                                                              |            | 0.82                   | 0.85    | 0.88                   |      |
|                              | Transmitter analog power supply (left side)                  | GX, GS, GT | 0.87                   | 0.90    | 0.93                   | V    |
|                              |                                                              |            | 0.97                   | 1.0     | 1.03                   |      |
|                              |                                                              |            | 1.03                   | 1.05    | 1.07                   |      |
|                              |                                                              | GX, GS, GT | 0.82                   | 0.85    | 0.88                   | V    |
| V <sub>CCT GXBR</sub>        |                                                              |            | 0.87                   | 0.90    | 0.93                   |      |
| (2) _                        | Transmitter analog power supply (light side)                 |            | 0.97                   | 1.0     | 1.03                   |      |
|                              |                                                              |            | 1.03                   | 1.05    | 1.07                   |      |
| $V_{CCT_GTBR}$               | Transmitter analog power supply for GT channels (right side) | GT         | 1.02                   | 1.05    | 1.08                   | V    |
| $V_{CCL\_GTBR}$              | Transmitter clock network power supply                       | GT         | 1.02                   | 1.05    | 1.08                   | V    |
| V <sub>CCH_GXBL</sub>        | Transmitter output buffer power supply (left side)           | GX, GS, GT | 1.425                  | 1.5     | 1.575                  | V    |
| V <sub>CCH_GXBR</sub>        | Transmitter output buffer power supply (right side)          | GX, GS, GT | 1.425                  | 1.5     | 1.575                  | V    |

| Table 7. | <b>Recommended Transceiver Power Supply Operating Conditions for Stratix V GX</b> , | <b>GS</b> , and <b>GT</b> Devices |
|----------|-------------------------------------------------------------------------------------|-----------------------------------|
| (Part 2  | of 2)                                                                               |                                   |

## Notes to Table 7:

(1) This supply must be connected to 3.0 V if the CMU PLL, receiver CDR, or both, are configured at a base data rate > 6.5 Gbps. Up to 6.5 Gbps, you can connect this supply to either 3.0 V or 2.5 V.

(2) Refer to Table 8 to select the correct power supply level for your design.

(3) When using ATX PLLs, the supply must be 3.0 V.

(4) This value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

## **Internal Weak Pull-Up Resistor**

Table 16 lists the weak pull-up resistor values for Stratix V devices.

| Symbol          | Description                                                                   | V <sub>CCIO</sub> Conditions<br>(V) <sup>(3)</sup> | Value <sup>(4)</sup> | Unit |
|-----------------|-------------------------------------------------------------------------------|----------------------------------------------------|----------------------|------|
|                 |                                                                               | 3.0 ±5%                                            | 25                   | kΩ   |
|                 |                                                                               | 2.5 ±5%                                            | 25                   | kΩ   |
|                 | Value of the I/O pin pull-up resistor before                                  | 1.8 ±5%                                            | 25                   | kΩ   |
| R <sub>PU</sub> | and during configuration, as well as user mode if you enable the programmable | 1.5 ±5%                                            | 25                   | kΩ   |
|                 | pull-up resistor option.                                                      | 1.35 ±5%                                           | 25                   | kΩ   |
|                 |                                                                               | 1.25 ±5%                                           | 25                   | kΩ   |
|                 |                                                                               | 1.2 ±5%                                            | 25                   | kΩ   |

Table 16. Internal Weak Pull-Up Resistor for Stratix V Devices (1), (2)

Notes to Table 16:

(1) All I/O pins have an option to enable the weak pull-up resistor except the configuration, test, and JTAG pins.

(2) The internal weak pull-down feature is only available for the JTAG TCK pin. The typical value for this internal weak pull-down resistor is approximately 25 k $\Omega$ .

- (3) The pin pull-up resistance values may be lower if an external source drives the pin higher than V<sub>CCIO</sub>.
- (4) These specifications are valid with a  $\pm 10\%$  tolerance to cover changes over PVT.

## I/O Standard Specifications

Table 17 through Table 22 list the input voltage (V<sub>IH</sub> and V<sub>IL</sub>), output voltage (V<sub>OH</sub> and V<sub>OL</sub>), and current drive characteristics (I<sub>OH</sub> and I<sub>OL</sub>) for various I/O standards supported by Stratix V devices. These tables also show the Stratix V device family I/O standard specifications. The V<sub>OL</sub> and V<sub>OH</sub> values are valid at the corresponding I<sub>OH</sub> and I<sub>OL</sub>, respectively.

For an explanation of the terms used in Table 17 through Table 22, refer to "Glossary" on page 65. For tolerance calculations across all SSTL and HSTL I/O standards, refer to Altera knowledge base solution rd07262012\_486.

| I/O      | I/O V <sub>CCI0</sub> (V) V <sub>IL</sub> (V) V <sub>IH</sub> |     | (V)   | V <sub>OL</sub> (V) | V <sub>OH</sub> (V)         | I <sub>OL</sub>             | I <sub>oh</sub>         |                             |                             |      |      |
|----------|---------------------------------------------------------------|-----|-------|---------------------|-----------------------------|-----------------------------|-------------------------|-----------------------------|-----------------------------|------|------|
| Standard | Min                                                           | Тур | Max   | Min                 | Max                         | Min                         | Max                     | Max                         | Min                         | (mA) | (mA) |
| LVTTL    | 2.85                                                          | 3   | 3.15  | -0.3                | 0.8                         | 1.7                         | 3.6                     | 0.4                         | 2.4                         | 2    | -2   |
| LVCMOS   | 2.85                                                          | 3   | 3.15  | -0.3                | 0.8                         | 1.7                         | 3.6                     | 0.2                         | $V_{CCIO} - 0.2$            | 0.1  | -0.1 |
| 2.5 V    | 2.375                                                         | 2.5 | 2.625 | -0.3                | 0.7                         | 1.7                         | 3.6                     | 0.4                         | 2                           | 1    | -1   |
| 1.8 V    | 1.71                                                          | 1.8 | 1.89  | -0.3                | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCI0</sub> + 0.3 | 0.45                        | V <sub>CCI0</sub> –<br>0.45 | 2    | -2   |
| 1.5 V    | 1.425                                                         | 1.5 | 1.575 | -0.3                | 0.35 *<br>V <sub>CCI0</sub> | 0.65 *<br>V <sub>CCI0</sub> | V <sub>CCI0</sub> + 0.3 | 0.25 *<br>V <sub>CCIO</sub> | 0.75 *<br>V <sub>CCIO</sub> | 2    | -2   |
| 1.2 V    | 1.14                                                          | 1.2 | 1.26  | -0.3                | 0.35 *<br>V <sub>CCI0</sub> | 0.65 *<br>V <sub>CCI0</sub> | V <sub>CCI0</sub> + 0.3 | 0.25 *<br>V <sub>CCIO</sub> | 0.75 *<br>V <sub>CCIO</sub> | 2    | -2   |

Table 17. Single-Ended I/O Standards for Stratix V Devices

- You typically use the interactive Excel-based Early Power Estimator before designing the FPGA to get a magnitude estimate of the device power. The Quartus II PowerPlay Power Analyzer provides better quality estimates based on the specifics of the design after you complete place-and-route. The PowerPlay Power Analyzer can apply a combination of user-entered, simulation-derived, and estimated signal activities that, when combined with detailed circuit models, yields very accurate power estimates.
- **\*** For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*.

## Table 23. Transceiver Specifications for Stratix V GX and GS Devices <sup>(1)</sup> (Part 6 of 7)

| Symbol/                                                               | Conditions                                   | Transceiver Speed<br>Grade 1 |     |                               | Trar | isceive<br>Grade | r Speed<br>2                  | Tran | Unit |                               |      |
|-----------------------------------------------------------------------|----------------------------------------------|------------------------------|-----|-------------------------------|------|------------------|-------------------------------|------|------|-------------------------------|------|
| Description                                                           |                                              | Min                          | Тур | Max                           | Min  | Тур              | Max                           | Min  | Тур  | Max                           |      |
| Inter-transceiver<br>block transmitter<br>channel-to-<br>channel skew | xN PMA<br>bonded mode                        | _                            | _   | 500                           | _    | _                | 500                           | _    | _    | 500                           | ps   |
| CMU PLL                                                               | •                                            |                              |     |                               |      |                  |                               |      |      |                               |      |
| Supported Data<br>Range                                               | _                                            | 600                          | _   | 12500                         | 600  | _                | 12500                         | 600  | _    | 8500/<br>10312.5<br>(24)      | Mbps |
| t <sub>pll_powerdown</sub> <sup>(15)</sup>                            | —                                            | 1                            |     |                               | 1    |                  |                               | 1    |      |                               | μs   |
| t <sub>pll_lock</sub> <sup>(16)</sup>                                 |                                              | —                            |     | 10                            | —    | _                | 10                            | —    | _    | 10                            | μs   |
| ATX PLL                                                               |                                              |                              |     |                               |      |                  |                               |      |      |                               |      |
|                                                                       | VCO<br>post-divider<br>L=2                   | 8000                         | _   | 14100                         | 8000 | _                | 12500                         | 8000 | _    | 8500/<br>10312.5<br>(24)      | Mbps |
| Supported Data                                                        | L=4                                          | 4000                         | _   | 7050                          | 4000 | _                | 6600                          | 4000 | —    | 6600                          | Mbps |
| Rate Range                                                            | L=8                                          | 2000                         |     | 3525                          | 2000 |                  | 3300                          | 2000 |      | 3300                          | Mbps |
|                                                                       | L=8,<br>Local/Central<br>Clock Divider<br>=2 | 1000                         | _   | 1762.5                        | 1000 | _                | 1762.5                        | 1000 | _    | 1762.5                        | Mbps |
| t <sub>pll_powerdown</sub> (15)                                       | —                                            | 1                            | _   | —                             | 1    | _                | —                             | 1    | _    | —                             | μs   |
| t <sub>pll_lock</sub> (16)                                            | —                                            |                              | —   | 10                            |      | —                | 10                            | —    |      | 10                            | μs   |
| fPLL                                                                  | •                                            |                              |     |                               |      |                  |                               |      |      | •                             |      |
| Supported Data<br>Range                                               | _                                            | 600                          | _   | 3250/<br>3125 <sup>(25)</sup> | 600  | _                | 3250/<br>3125 <sup>(25)</sup> | 600  | _    | 3250/<br>3125 <sup>(25)</sup> | Mbps |
| t <sub>pll_powerdown</sub> <sup>(15)</sup>                            | _                                            | 1                            | —   |                               | 1    | —                |                               | 1    |      |                               | μs   |

## Table 28. Transceiver Specifications for Stratix V GT Devices (Part 2 of 5)<sup>(1)</sup>

| Symbol/                                                                                                    | Conditions                                                         | S      | Transceiver<br>Speed Grade 2 |               |              | Transceiver<br>Speed Grade 3 |             |          |  |
|------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|--------|------------------------------|---------------|--------------|------------------------------|-------------|----------|--|
| Description                                                                                                |                                                                    | Min    | Тур                          | Max           | Min          | Тур                          | Max         |          |  |
|                                                                                                            | 100 Hz                                                             | —      | —                            | -70           |              |                              | -70         |          |  |
| Transmitter REFCLK                                                                                         | 1 kHz                                                              |        | _                            | -90           | _            | _                            | -90         |          |  |
| Phase Noise (622                                                                                           | 10 kHz                                                             |        | —                            | -100          | _            |                              | -100        | dBc/Hz   |  |
| MHz) <sup>(18)</sup>                                                                                       | 100 kHz                                                            |        |                              | -110          |              |                              | -110        |          |  |
|                                                                                                            | $\geq$ 1 MHz                                                       | —      | —                            | -120          |              | _                            | -120        |          |  |
| Transmitter REFCLK<br>Phase Jitter (100<br>MHz) <sup>(15)</sup>                                            | 10 kHz to<br>1.5 MHz<br>(PCle)                                     | _      | _                            | 3             |              | _                            | 3           | ps (rms) |  |
| RREF <sup>(17)</sup>                                                                                       | _                                                                  | _      | 1800<br>± 1%                 | —             | _            | 1800<br>± 1%                 | _           | Ω        |  |
| Transceiver Clocks                                                                                         |                                                                    |        |                              |               |              |                              |             |          |  |
| fixedclk clock<br>frequency                                                                                | PCIe<br>Receiver<br>Detect                                         | _      | 100 or<br>125                | _             | _            | 100 or<br>125                | _           | MHz      |  |
| Reconfiguration clock<br>(mgmt_clk_clk)<br>frequency                                                       | _                                                                  | 100    | _                            | 125           | 100          | _                            | 125         | MHz      |  |
| Receiver                                                                                                   | •                                                                  |        |                              |               |              |                              |             |          |  |
| Supported I/O<br>Standards                                                                                 | _                                                                  |        | 1.4-V PCML                   | ., 1.5-V PCMI | L, 2.5-V PCI | VIL, LVPEC                   | L, and LVDS | 6        |  |
| Data rate<br>(Standard PCS) <sup>(21)</sup>                                                                | GX channels                                                        | 600    | _                            | 8500          | 600          | _                            | 8500        | Mbps     |  |
| Data rate<br>(10G PCS) <sup>(21)</sup>                                                                     | GX channels                                                        | 600    | _                            | 12,500        | 600          | _                            | 12,500      | Mbps     |  |
| Data rate                                                                                                  | GT channels                                                        | 19,600 | —                            | 28,050        | 19,600       |                              | 25,780      | Mbps     |  |
| Absolute V <sub>MAX</sub> for a receiver pin <sup>(3)</sup>                                                | GT channels                                                        | _      | _                            | 1.2           | _            | _                            | 1.2         | V        |  |
| Absolute V <sub>MIN</sub> for a receiver pin                                                               | GT channels                                                        | -0.4   | _                            | —             | -0.4         | _                            | _           | V        |  |
| Maximum peak-to-peak                                                                                       | GT channels                                                        | _      |                              | 1.6           | —            | _                            | 1.6         | V        |  |
| differential input<br>voltage V <sub>ID</sub> (diff p-p)<br>before device<br>configuration <sup>(20)</sup> | GX channels                                                        |        |                              |               | (8)          |                              |             |          |  |
|                                                                                                            | GT channels                                                        |        |                              |               |              |                              |             |          |  |
| Maximum peak-to-peak<br>differential input<br>voltage $V_{ID}$ (diff p-p)<br>after device                  | V <sub>CCR_GTB</sub> =<br>1.05 V<br>(V <sub>ICM</sub> =<br>0.65 V) | _      | _                            | 2.2           | _            | —                            | 2.2         | V        |  |
|                                                                                                            | GX channels                                                        |        | 1                            | 1 1           | (8)          |                              |             | 1        |  |
| Minimum differential                                                                                       | GT channels                                                        | 200    | _                            | —             | 200          |                              | _           | mV       |  |
| eye opening at receiver<br>serial input pins <sup>(4)</sup> , <sup>(20)</sup>                              | GX channels                                                        |        |                              | ·             | (8)          |                              |             |          |  |

| Symbol/                                                      | Conditions                            | S   | Transceive<br>peed Grade | 2      | S           | Transceiver<br>Speed Grade 3 |        |       |  |  |
|--------------------------------------------------------------|---------------------------------------|-----|--------------------------|--------|-------------|------------------------------|--------|-------|--|--|
| Description                                                  |                                       | Min | Тур                      | Max    | Min         | Тур                          | Max    |       |  |  |
| Differential on-chip<br>termination resistors <sup>(7)</sup> | GT channels                           |     | 100                      | _      | _           | 100                          | _      | Ω     |  |  |
|                                                              | 85- $\Omega$ setting                  | _   | 85 ± 30%                 | _      | _           | 85<br>± 30%                  | _      | Ω     |  |  |
| Differential on-chip                                         | 100-Ω<br>setting                      | _   | 100<br>± 30%             | _      | _           | 100<br>± 30%                 | _      | Ω     |  |  |
| for GX channels <sup>(19)</sup>                              | 120-Ω<br>setting                      | _   | 120<br>± 30%             | _      | —           | 120<br>± 30%                 | —      | Ω     |  |  |
|                                                              | 150-Ω<br>setting                      |     | 150<br>± 30%             | _      | _           | 150<br>± 30%                 | _      | Ω     |  |  |
| V <sub>ICM</sub> (AC coupled)                                | GT channels                           | _   | 650                      | _      | —           | 650                          | —      | mV    |  |  |
|                                                              | VCCR_GXB =<br>0.85 V or<br>0.9 V      | _   | 600                      | _      | _           | 600                          | _      | mV    |  |  |
| VICM (AC and DC<br>coupled) for GX<br>Channels               | VCCR_GXB =<br>1.0 V full<br>bandwidth | _   | 700                      |        | _           | 700                          | _      | mV    |  |  |
|                                                              | VCCR_GXB =<br>1.0 V half<br>bandwidth | _   | 750                      | _      | _           | 750                          | _      | mV    |  |  |
| t <sub>LTR</sub> <sup>(9)</sup>                              | —                                     | _   | —                        | 10     | —           | —                            | 10     | μs    |  |  |
| t <sub>LTD</sub> <sup>(10)</sup>                             |                                       | 4   |                          |        | 4           | _                            | _      | μs    |  |  |
| t <sub>LTD_manual</sub> <sup>(11)</sup>                      |                                       | 4   | _                        |        | 4           | _                            | _      | μs    |  |  |
| t <sub>LTR_LTD_manual</sub> <sup>(12)</sup>                  | —                                     | 15  | —                        | _      | 15          | —                            | —      | μs    |  |  |
| Run Lenath                                                   | GT channels                           |     | —                        | 72     | —           | —                            | 72     | CID   |  |  |
|                                                              | GX channels                           |     |                          |        | (8)         |                              |        |       |  |  |
| CDR PPM                                                      | GT channels                           | _   | —                        | 1000   | —           | —                            | 1000   | ± PPM |  |  |
|                                                              | GX channels                           |     |                          |        | (8)         |                              |        |       |  |  |
| Programmable                                                 | GT channels                           | _   |                          | 14     |             | _                            | 14     | dB    |  |  |
| (AC Gain) <sup>(5)</sup>                                     | GX channels                           |     |                          |        | (8)         |                              |        |       |  |  |
| Programmable                                                 | GT channels                           | _   |                          | 7.5    | _           |                              | 7.5    | dB    |  |  |
| DC gain <sup>(6)</sup>                                       | GX channels                           |     |                          |        | (8)         |                              |        |       |  |  |
| Differential on-chip<br>termination resistors <sup>(7)</sup> | GT channels                           | _   | 100                      | —      | _           | 100                          | _      | Ω     |  |  |
| Transmitter                                                  |                                       |     |                          |        |             |                              |        |       |  |  |
| Supported I/O<br>Standards                                   | _                                     |     |                          | 1.4-V  | and 1.5-V P | CML                          |        |       |  |  |
| Data rate<br>(Standard PCS)                                  | GX channels                           | 600 | _                        | 8500   | 600         |                              | 8500   | Mbps  |  |  |
| Data rate<br>(10G PCS)                                       | GX channels                           | 600 |                          | 12,500 | 600         |                              | 12,500 | Mbps  |  |  |

## Table 28. Transceiver Specifications for Stratix V GT Devices (Part 3 of 5)<sup>(1)</sup>

Table 29 shows the  $V_{\text{OD}}$  settings for the GT channel.

| Symbol                                      | V <sub>OD</sub> Setting | V <sub>od</sub> Value (mV) |
|---------------------------------------------|-------------------------|----------------------------|
|                                             | 0                       | 0                          |
|                                             | 1                       | 200                        |
| V., differential neak to neak typical $(1)$ | 2                       | 400                        |
| The american hear to hear thicat to         | 3                       | 600                        |
|                                             | 4                       | 800                        |
|                                             | 5                       | 1000                       |

#### Note:

(1) Refer to Figure 4.

Figure 4 shows the differential transmitter output waveform.





Figure 5 shows the Stratix V AC gain curves for GT channels.

Figure 5. AC Gain Curves for GT Channels

# **PLL Specifications**

Table 31 lists the Stratix V PLL specifications when operating in both the commercial junction temperature range (0° to  $85^{\circ}$ C) and the industrial junction temperature range (-40° to  $100^{\circ}$ C).

Table 31. PLL Specifications for Stratix V Devices (Part 1 of 3)

| Symbol                                             | Parameter                                                                                                | Min | Тур | Max                | Unit |
|----------------------------------------------------|----------------------------------------------------------------------------------------------------------|-----|-----|--------------------|------|
|                                                    | Input clock frequency (C1, C2, C2L, I2, and I2L speed grades)                                            | 5   |     | 800 (1)            | MHz  |
| f <sub>IN</sub>                                    | Input clock frequency (C3, I3, I3L, and I3YY speed grades)                                               | 5   |     | 800 (1)            | MHz  |
|                                                    | Input clock frequency (C4, I4 speed grades)                                                              | 5   | —   | 650 <sup>(1)</sup> | MHz  |
| f <sub>INPFD</sub>                                 | Input frequency to the PFD                                                                               | 5   | —   | 325                | MHz  |
| f <sub>FINPFD</sub>                                | Fractional Input clock frequency to the PFD                                                              | 50  | —   | 160                | MHz  |
|                                                    | PLL VCO operating range (C1, C2, C2L, I2, I2L speed grades)                                              | 600 | _   | 1600               | MHz  |
| f <sub>VCO</sub> (9)                               | PLL VCO operating range (C3, I3, I3L, I3YY speed grades)                                                 | 600 |     | 1600               | MHz  |
|                                                    | PLL VCO operating range (C4, I4 speed grades)                                                            | 600 | —   | 1300               | MHz  |
| t <sub>einduty</sub>                               | Input clock or external feedback clock input duty cycle                                                  | 40  | —   | 60                 | %    |
|                                                    | Output frequency for an internal global or regional clock (C1, C2, C2L, I2, I2L speed grades)            | _   | _   | 717 <sup>(2)</sup> | MHz  |
| f <sub>OUT</sub>                                   | Output frequency for an internal global or regional clock (C3, I3, I3L speed grades)                     |     |     | 650 <sup>(2)</sup> | MHz  |
|                                                    | Output frequency for an internal global or regional clock (C4, I4 speed grades)                          |     |     | 580 <sup>(2)</sup> | MHz  |
|                                                    | Output frequency for an external clock output (C1, C2, C2L, I2, I2L speed grades)                        |     |     | 800 <sup>(2)</sup> | MHz  |
| f <sub>OUT_EXT</sub>                               | Output frequency for an external clock output (C3, I3, I3L speed grades)                                 |     |     | 667 <sup>(2)</sup> | MHz  |
|                                                    | Output frequency for an external clock output (C4, I4 speed grades)                                      |     |     | 553 <sup>(2)</sup> | MHz  |
| t <sub>outduty</sub>                               | Duty cycle for a dedicated external clock output (when set to <b>50%</b> )                               | 45  | 50  | 55                 | %    |
| t <sub>FCOMP</sub>                                 | External feedback clock compensation time                                                                | _   |     | 10                 | ns   |
| f <sub>dyconfigclk</sub>                           | Dynamic Configuration Clock used for mgmt_clk and scanclk                                                |     | _   | 100                | MHz  |
| t <sub>LOCK</sub>                                  | Time required to lock from the end-of-device configuration or deassertion of areset                      |     |     | 1                  | ms   |
| t <sub>DLOCK</sub>                                 | Time required to lock dynamically (after switchover or reconfiguring any non-post-scale counters/delays) |     |     | 1                  | ms   |
|                                                    | PLL closed-loop low bandwidth                                                                            | —   | 0.3 | —                  | MHz  |
| f <sub>CLBW</sub> PLL closed-loop medium bandwidth |                                                                                                          | —   | 1.5 | —                  | MHz  |
|                                                    | PLL closed-loop high bandwidth (7)                                                                       | —   | 4   | -                  | MHz  |
| t <sub>PLL_PSERR</sub>                             | Accuracy of PLL phase shift                                                                              | —   | —   | ±50                | ps   |
| t <sub>ARESET</sub>                                | Minimum pulse width on the areset signal                                                                 | 10  | —   | _                  | ns   |

| Symbol                                 | Parameter                                                                                                  | Min  | Тур     | Max                                          | Unit      |
|----------------------------------------|------------------------------------------------------------------------------------------------------------|------|---------|----------------------------------------------|-----------|
| + (3) (4)                              | Input clock cycle-to-cycle jitter ( $f_{REF} \ge 100 \text{ MHz}$ )                                        |      |         | 0.15                                         | UI (p-p)  |
| LINCCJ (0), (1)                        | Input clock cycle-to-cycle jitter (f <sub>REF</sub> < 100 MHz)                                             | -750 |         | +750                                         | ps (p-p)  |
| + (5)                                  | Period Jitter for dedicated clock output (f_{OUT} $\geq$ 100 MHz)                                          | _    | _       | 175 <sup>(1)</sup>                           | ps (p-p)  |
| CUTPJ_DC                               | Period Jitter for dedicated clock output (f <sub>OUT</sub> < 100 MHz)                                      | _    | _       | 17.5 <sup>(1)</sup>                          | mUI (p-p) |
| + (5)                                  | Period Jitter for dedicated clock output in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )               | _    | _       | 250 <sup>(11)</sup> ,<br>175 <sup>(12)</sup> | ps (p-p)  |
| FOUTPJ_DC                              | Period Jitter for dedicated clock output in fractional PLL (f <sub>OUT</sub> < 100 MHz)                    | _    | _       | 25 <sup>(11)</sup> ,<br>17.5 <sup>(12)</sup> | mUI (p-p) |
| + (5)                                  | Cycle-to-Cycle Jitter for a dedicated clock output ( $f_{\text{OUT}} \geq 100 \text{ MHz})$                |      | _       | 175                                          | ps (p-p)  |
| COUTCCJ_DC                             | Cycle-to-Cycle Jitter for a dedicated clock output $(f_{OUT} < 100 \text{ MHz})$                           |      | _       | 17.5                                         | mUI (p-p) |
| + (5)                                  | Cycle-to-cycle Jitter for a dedicated clock output in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )     |      | _       | 250 <sup>(11)</sup> ,<br>175 <sup>(12)</sup> | ps (p-p)  |
| FOUTCCJ_DC                             | Cycle-to-cycle Jitter for a dedicated clock output in fractional PLL ( $f_{OUT} < 100 \text{ MHz}$ )+      |      | _       | 25 <sup>(11)</sup> ,<br>17.5 <sup>(12)</sup> | mUI (p-p) |
| t <sub>outpj 10</sub> (5),             | Period Jitter for a clock output on a regular I/O in integer PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )         |      | _       | 600                                          | ps (p-p)  |
| (8)                                    | Period Jitter for a clock output on a regular I/O $(f_{OUT} < 100 \text{ MHz})$                            |      | _       | 60                                           | mUI (p-p) |
| t <sub>foutpj 10</sub> <sup>(5),</sup> | Period Jitter for a clock output on a regular I/O in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )      | _    | _       | 600 <sup>(10)</sup>                          | ps (p-p)  |
| (8), (11)                              | Period Jitter for a clock output on a regular I/O in fractional PLL (f <sub>OUT</sub> < 100 MHz)           | _    | _       | 60 <sup>(10)</sup>                           | mUI (p-p) |
| t <sub>outccj_io</sub> (5),            | Cycle-to-cycle Jitter for a clock output on a regular I/O in integer PLL ( $f_{OUT} \geq 100 \mbox{ MHz})$ | _    | _       | 600                                          | ps (p-p)  |
| (8)                                    | Cycle-to-cycle Jitter for a clock output on a regular I/O in integer PLL (f <sub>OUT</sub> < 100 MHz)      | _    | _       | 60 <sup>(10)</sup>                           | mUI (p-p) |
| t <sub>FOUTCCJ 10</sub> (5),           | Cycle-to-cycle Jitter for a clock output on a regular I/O in fractional PLL ( $f_{OUT} \ge 100$ MHz)       |      | _       | 600 <sup>(10)</sup>                          | ps (p-p)  |
| (8), (11)                              | Cycle-to-cycle Jitter for a clock output on a regular I/O in fractional PLL (f <sub>OUT</sub> < 100 MHz)   | _    | _       | 60                                           | mUI (p-p) |
| t <sub>CASC OUTPJ DC</sub>             | Period Jitter for a dedicated clock output in cascaded PLLs ( $f_{OUT} \ge 100 \text{ MHz}$ )              | _    | _       | 175                                          | ps (p-p)  |
| (5), (6)                               | Period Jitter for a dedicated clock output in cascaded PLLs ( $f_{OUT}$ < 100 MHz)                         | _    | _       | 17.5                                         | mUI (p-p) |
| f <sub>DRIFT</sub>                     | Frequency drift after PFDENA is disabled for a duration of 100 $\mu s$                                     |      | _       | ±10                                          | %         |
| dK <sub>BIT</sub>                      | Bit number of Delta Sigma Modulator (DSM)                                                                  | 8    | 24      | 32                                           | Bits      |
| k <sub>VALUE</sub>                     | Numerator of Fraction                                                                                      | 128  | 8388608 | 2147483648                                   | —         |

Table 31. PLL Specifications for Stratix V Devices (Part 2 of 3)

|               |                                                                                                           | Resour | ces Used |     |            | Ρε  | erforman | ce      |                     |     |      |
|---------------|-----------------------------------------------------------------------------------------------------------|--------|----------|-----|------------|-----|----------|---------|---------------------|-----|------|
| Memory        | Mode                                                                                                      | ALUTS  | Memory   | C1  | C2,<br>C2L | C3  | C4       | 12, 12L | 13,<br>13L,<br>13YY | 14  | Unit |
|               | Single-port, all<br>supported widths                                                                      | 0      | 1        | 700 | 700        | 650 | 550      | 700     | 500                 | 450 | MHz  |
|               | Simple dual-port, all supported widths                                                                    | 0      | 1        | 700 | 700        | 650 | 550      | 700     | 500                 | 450 | MHz  |
|               | Simple dual-port with<br>the read-during-write<br>option set to <b>Old Data</b> ,<br>all supported widths | 0      | 1        | 525 | 525        | 455 | 400      | 525     | 455                 | 400 | MHz  |
| M20K<br>Block | Simple dual-port with ECC enabled, 512 × 32                                                               | 0      | 1        | 450 | 450        | 400 | 350      | 450     | 400                 | 350 | MHz  |
| BIOCK -       | Simple dual-port with<br>ECC and optional<br>pipeline registers<br>enabled, 512 × 32                      | 0      | 1        | 600 | 600        | 500 | 450      | 600     | 500                 | 450 | MHz  |
|               | True dual port, all<br>supported widths                                                                   | 0      | 1        | 700 | 700        | 650 | 550      | 700     | 500                 | 450 | MHz  |
|               | ROM, all supported widths                                                                                 | 0      | 1        | 700 | 700        | 650 | 550      | 700     | 500                 | 450 | MHz  |

## Table 33. Memory Block Performance Specifications for Stratix V Devices <sup>(1), (2)</sup> (Part 2 of 2)

#### Notes to Table 33:

(1) To achieve the maximum memory block performance, use a memory block clock that comes through global clock routing from an on-chip PLL set to **50**% output duty cycle. Use the Quartus II software to report timing for this and other memory block clocking schemes.

(2) When you use the error detection cyclical redundancy check (CRC) feature, there is no degradation in F<sub>MAX</sub>.

(3) The F<sub>MAX</sub> specification is only achievable with Fitter options, MLAB Implementation In 16-Bit Deep Mode enabled.

# **Temperature Sensing Diode Specifications**

Table 34 lists the internal TSD specification.

#### **Table 34. Internal Temperature Sensing Diode Specification**

| Temperature<br>Range | Accuracy | acy Offset<br>Calibrated<br>Option Sampling Rate<br>C No 1 MHz, 500 KHz |                | Conversion<br>Time | Resolution | Minimum<br>Resolution<br>with no<br>Missing Codes |
|----------------------|----------|-------------------------------------------------------------------------|----------------|--------------------|------------|---------------------------------------------------|
| -40°C to 100°C       | ±8°C     | No                                                                      | 1 MHz, 500 KHz | < 100 ms           | 8 bits     | 8 bits                                            |

Table 35 lists the specifications for the Stratix V external temperature sensing diode.

| Table 35. | External | Temperature | Sensing Dic | de Specifica | ations for Stratix | V Devices |
|-----------|----------|-------------|-------------|--------------|--------------------|-----------|
|-----------|----------|-------------|-------------|--------------|--------------------|-----------|

| Description                              | Min   | Тур   | Max   | Unit |
|------------------------------------------|-------|-------|-------|------|
| I <sub>bias</sub> , diode source current | 8     | —     | 200   | μA   |
| V <sub>bias,</sub> voltage across diode  | 0.3   | —     | 0.9   | V    |
| Series resistance                        | —     | _     | < 1   | Ω    |
| Diode ideality factor                    | 1.006 | 1.008 | 1.010 | _    |

# **Periphery Performance**

This section describes periphery performance, including high-speed I/O and external memory interface.

I/O performance supports several system interfaces, such as the **LVDS** high-speed I/O interface, external memory interface, and the **PCI/PCI-X** bus interface. General-purpose I/O standards such as 3.3-, 2.5-, 1.8-, and 1.5-**LVTTL/LVCMOS** are capable of a typical 167 MHz and 1.2-**LVCMOS** at 100 MHz interfacing frequency with a 10 pF load.

The actual achievable frequency depends on design- and system-specific factors. Ensure proper timing closure in your design and perform HSPICE/IBIS simulations based on your specific design and system setup to determine the maximum achievable frequency in your system.

## **High-Speed I/O Specification**

Table 36 lists high-speed I/O timing for Stratix V devices.

Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 1 of 4)

| Sumbol                                                                                                 | Conditions                                 |     | C1  |     | C2, | C2, C2L, I2, I2L |     |     | C3, I3, I3L, I3YY |            |     | C4,14 |            |      |
|--------------------------------------------------------------------------------------------------------|--------------------------------------------|-----|-----|-----|-----|------------------|-----|-----|-------------------|------------|-----|-------|------------|------|
| Symbol                                                                                                 | Conditions                                 | Min | Тур | Max | Min | Тур              | Max | Min | Тур               | Max        | Min | Тур   | Max        | UNIT |
| f <sub>HSCLK_in</sub> (input<br>clock<br>frequency)<br>True<br>Differential<br>I/O Standards           | Clock boost factor<br>W = 1 to 40 $^{(4)}$ | 5   | _   | 800 | 5   |                  | 800 | 5   |                   | 625        | 5   |       | 525        | MHz  |
| f <sub>HSCLK_in</sub> (input<br>clock<br>frequency)<br>Single Ended<br>I/O<br>Standards <sup>(3)</sup> | Clock boost factor<br>W = 1 to 40 $^{(4)}$ | 5   |     | 800 | 5   |                  | 800 | 5   |                   | 625        | 5   |       | 525        | MHz  |
| f <sub>HSCLK_in</sub> (input<br>clock<br>frequency)<br>Single Ended<br>I/O Standards                   | Clock boost factor<br>W = 1 to 40 $^{(4)}$ | 5   | _   | 520 | 5   |                  | 520 | 5   | _                 | 420        | 5   | _     | 420        | MHz  |
| f <sub>HSCLK_OUT</sub><br>(output clock<br>frequency)                                                  | _                                          | 5   | _   | 800 | 5   | _                | 800 | 5   | _                 | 625<br>(5) | 5   | _     | 525<br>(5) | MHz  |

| Symbol                                                                                                                                                      | Conditiono                                                                                                                                                    |     | C1  |      | C2, | C2L, I | 2, I2L | C3, | 13, 131 | ., I <b>3</b> YY | C4,14 |     |      | Unit  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|-----|--------|--------|-----|---------|------------------|-------|-----|------|-------|
| Symbol                                                                                                                                                      | Conditions                                                                                                                                                    | Min | Тур | Max  | Min | Тур    | Max    | Min | Тур     | Max              | Min   | Тур | Max  | UIIIL |
| Transmitter                                                                                                                                                 |                                                                                                                                                               |     |     |      |     |        |        |     |         |                  |       |     |      |       |
|                                                                                                                                                             | SERDES factor J<br>= 3 to 10 <sup>(9)</sup> , <sup>(11)</sup> ,<br><sup>(12)</sup> , <sup>(13)</sup> , <sup>(14)</sup> , <sup>(15)</sup> ,<br><sup>(16)</sup> | (6) | _   | 1600 | (6) | _      | 1434   | (6) | _       | 1250             | (6)   | _   | 1050 | Mbps  |
| True<br>Differential<br>I/O Standards                                                                                                                       | SERDES factor J<br>$\geq 4$<br>LVDS TX with<br>DPA (12), (14), (15),<br>(16)                                                                                  | (6) |     | 1600 | (6) |        | 1600   | (6) |         | 1600             | (6)   | _   | 1250 | Mbps  |
| - f <sub>HSDR</sub> (data<br>rate)                                                                                                                          | SERDES factor J<br>= 2,<br>uses DDR<br>Registers                                                                                                              | (6) | _   | (7)  | (6) | _      | (7)    | (6) | _       | (7)              | (6)   |     | (7)  | Mbps  |
|                                                                                                                                                             | SERDES factor J<br>= 1,<br>uses SDR<br>Register                                                                                                               | (6) | _   | (7)  | (6) | _      | (7)    | (6) | _       | (7)              | (6)   | _   | (7)  | Mbps  |
| Emulated<br>Differential<br>I/O Standards<br>with Three<br>External<br>Output<br>Resistor<br>Networks -<br>f <sub>HSDR</sub> (data<br>rate) <sup>(10)</sup> | SERDES factor J<br>= 4 to 10 $(^{17})$                                                                                                                        | (6) |     | 1100 | (6) |        | 1100   | (6) |         | 840              | (6)   |     | 840  | Mbps  |
| t <sub>x Jitter</sub> - True<br>Differential                                                                                                                | Total Jitter for<br>Data Rate<br>600 Mbps -<br>1.25 Gbps                                                                                                      |     | _   | 160  |     | _      | 160    |     | _       | 160              |       |     | 160  | ps    |
| I/O Standards                                                                                                                                               | Total Jitter for<br>Data Rate<br>< 600 Mbps                                                                                                                   |     | _   | 0.1  |     |        | 0.1    |     |         | 0.1              |       | _   | 0.1  | UI    |
| t <sub>x Jitter</sub> -<br>Emulated<br>Differential<br>I/O Standards                                                                                        | Total Jitter for<br>Data Rate<br>600 Mbps - 1.25<br>Gbps                                                                                                      | _   | _   | 300  | _   | _      | 300    | _   | _       | 300              | _     |     | 325  | ps    |
| with Three<br>External<br>Output<br>Resistor<br>Network                                                                                                     | Total Jitter for<br>Data Rate<br>< 600 Mbps                                                                                                                   | _   | _   | 0.2  | _   | _      | 0.2    | _   | _       | 0.2              | _     | _   | 0.25 | UI    |

# Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 2 of 4)

| Symbol                           | Conditiono                                       |     | C1  |           | C2, | C2L, I | 2, I2L    | C3, | 13, 131 | L, I3YY   | C4,14 |     |           | Unit     |
|----------------------------------|--------------------------------------------------|-----|-----|-----------|-----|--------|-----------|-----|---------|-----------|-------|-----|-----------|----------|
| əyiinuu                          | Conultions                                       | Min | Тур | Max       | Min | Тур    | Max       | Min | Тур     | Max       | Min   | Тур | Max       | Umt      |
|                                  | SERDES factor J<br>= 3 to 10                     | (6) |     | (8)       | (6) | _      | (8)       | (6) |         | (8)       | (6)   |     | (8)       | Mbps     |
| f <sub>HSDR</sub> (data<br>rate) | SERDES factor J<br>= 2,<br>uses DDR<br>Registers | (6) |     | (7)       | (6) | _      | (7)       | (6) | _       | (7)       | (6)   |     | (7)       | Mbps     |
|                                  | SERDES factor J<br>= 1,<br>uses SDR<br>Register  | (6) | _   | (7)       | (6) | _      | (7)       | (6) | _       | (7)       | (6)   | _   | (7)       | Mbps     |
| DPA Mode                         |                                                  |     |     |           |     |        |           |     |         |           |       |     |           |          |
| DPA run<br>length                | _                                                |     |     | 1000<br>0 |     | _      | 1000<br>0 | _   |         | 1000<br>0 | _     |     | 1000<br>0 | UI       |
| Soft CDR mode                    |                                                  |     |     |           |     |        |           |     |         |           |       |     |           |          |
| Soft-CDR<br>PPM<br>tolerance     | _                                                | _   | _   | 300       | _   | _      | 300       | _   | _       | 300       | _     | _   | 300       | ±<br>PPM |
| Non DPA Mode                     |                                                  |     |     |           |     |        |           |     |         |           |       |     |           |          |
| Sampling<br>Window               | _                                                |     |     | 300       |     |        | 300       |     |         | 300       |       |     | 300       | ps       |

#### Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 4 of 4)

Notes to Table 36:

(1) When J = 3 to 10, use the serializer/deserializer (SERDES) block.

(2) When J = 1 or 2, bypass the SERDES block.

(3) This only applies to DPA and soft-CDR modes.

(4) Clock Boost Factor (W) is the ratio between the input data rate to the input clock rate.

(5) This is achieved by using the **LVDS** clock network.

(6) The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate.

(7) The maximum ideal frequency is the SERDES factor (J) x the PLL maximum output frequency (fOUT) provided you can close the design timing and the signal integrity simulation is clean.

(8) You can estimate the achievable maximum data rate for non-DPA mode by performing link timing closure analysis. You must consider the board skew margin, transmitter delay margin, and receiver sampling margin to determine the maximum data rate supported.

(9) If the receiver with DPA enabled and transmitter are using shared PLLs, the minimum data rate is 150 Mbps.

(10) You must calculate the leftover timing margin in the receiver by performing link timing closure analysis. You must consider the board skew margin, transmitter channel-to-channel skew, and receiver sampling margin to determine leftover timing margin.

(11) The F<sub>MAX</sub> specification is based on the fast clock used for serial data. The interface F<sub>MAX</sub> is also dependent on the parallel clock domain which is design-dependent and requires timing analysis.

(12) Stratix V RX LVDS will need DPA. For Stratix V TX LVDS, the receiver side component must have DPA.

(13) Stratix V LVDS serialization and de-serialization factor needs to be x4 and above.

(14) Requires package skew compensation with PCB trace length.

(15) Do not mix single-ended I/O buffer within LVDS I/O bank.

(16) Chip-to-chip communication only with a maximum load of 5 pF.

(17) When using True LVDS RX channels for emulated LVDS TX channel, only serialization factors 1 and 2 are supported.

| Clock<br>Network | Parameter                       | Symbol            | C1    |      | C2, C2L | , 12, 12L | C3, I3<br>I3 | 8, <b>13L</b> ,<br>YY | C4  | Unit |    |
|------------------|---------------------------------|-------------------|-------|------|---------|-----------|--------------|-----------------------|-----|------|----|
|                  |                                 |                   | Min   | Max  | Min     | Max       | Min          | Max                   | Min | Max  |    |
|                  | Clock period jitter             | $t_{JIT(per)}$    | -25   | 25   | -25     | 25        | -30          | 30                    | -35 | 35   | ps |
| PHY<br>Clock     | Cycle-to-cycle period<br>jitter | $t_{\rm JIT(cc)}$ | -50   | 50   | -50     | 50        | -60          | 60                    | -70 | 70   | ps |
|                  | Duty cycle jitter               | $t_{JIT(duty)}$   | -37.5 | 37.5 | -37.5   | 37.5      | -45          | 45                    | -56 | 56   | ps |

#### Table 42. Memory Output Clock Jitter Specification for Stratix V Devices (1), (Part 2 of 2) (2), (3)

#### Notes to Table 42:

(1) The clock jitter specification applies to the memory output clock pins generated using differential signal-splitter and DDIO circuits clocked by a PLL output routed on a PHY, regional, or global clock network as specified. Altera recommends using PHY clock networks whenever possible.

(2) The clock jitter specification applies to the memory output clock pins clocked by an integer PLL.

(3) The memory output clock jitter is applicable when an input jitter of 30 ps peak-to-peak is applied with bit error rate (BER) -12, equivalent to 14 sigma.

# **OCT Calibration Block Specifications**

Table 43 lists the OCT calibration block specifications for Stratix V devices.

#### Table 43. OCT Calibration Block Specifications for Stratix V Devices

| Symbol                | Description                                                                                                                                                   | Min | Тур  | Max | Unit   |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|--------|
| OCTUSRCLK             | Clock required by the OCT calibration blocks                                                                                                                  | —   | —    | 20  | MHz    |
| T <sub>OCTCAL</sub>   | Number of OCTUSRCLK clock cycles required for OCT $\rm R_S/R_T$ calibration                                                                                   |     | 1000 | _   | Cycles |
| T <sub>OCTSHIFT</sub> | Number of OCTUSRCLK clock cycles required for the OCT<br>code to shift out                                                                                    | _   | 32   | _   | Cycles |
| T <sub>RS_RT</sub>    | Time required between the dyn_term_ctrl and oe signal transitions in a bidirectional I/O buffer to dynamically switch between OCT $R_S$ and $R_T$ (Figure 10) |     | 2.5  |     | ns     |

Figure 10 shows the timing diagram for the oe and dyn\_term\_ctrl signals.

#### Figure 10. Timing Diagram for oe and dyn\_term\_ctrl Signals



Table 54 lists the PS configuration timing parameters for Stratix V devices.

Table 54. PS Timing Parameters for Stratix V Devices

| Symbol                 | Parameter                                         | Minimum                                             | Maximum              | Units |
|------------------------|---------------------------------------------------|-----------------------------------------------------|----------------------|-------|
| t <sub>CF2CD</sub>     | nCONFIG low to CONF_DONE low                      | —                                                   | 600                  | ns    |
| t <sub>CF2ST0</sub>    | nCONFIG low to nSTATUS low                        | —                                                   | 600                  | ns    |
| t <sub>CFG</sub>       | nCONFIG low pulse width                           | 2                                                   | —                    | μS    |
| t <sub>status</sub>    | nSTATUS low pulse width                           | 268                                                 | 1,506 <sup>(1)</sup> | μS    |
| t <sub>CF2ST1</sub>    | nCONFIG high to nSTATUS high                      | —                                                   | 1,506 <sup>(2)</sup> | μS    |
| t <sub>CF2CK</sub> (5) | nCONFIG high to first rising edge on DCLK         | 1,506                                               | —                    | μS    |
| t <sub>ST2CK</sub> (5) | nSTATUS high to first rising edge of DCLK         | 2                                                   | —                    | μS    |
| t <sub>DSU</sub>       | DATA[] setup time before rising edge on DCLK      | 5.5                                                 | —                    | ns    |
| t <sub>DH</sub>        | DATA [] hold time after rising edge on DCLK       | 0                                                   | —                    | ns    |
| t <sub>CH</sub>        | DCLK high time                                    | $0.45\times 1/f_{MAX}$                              | —                    | S     |
| t <sub>CL</sub>        | DCLK low time                                     | $0.45\times 1/f_{MAX}$                              | —                    | S     |
| t <sub>CLK</sub>       | DCLK period                                       | 1/f <sub>MAX</sub>                                  | —                    | S     |
| f <sub>MAX</sub>       | DCLK frequency                                    | —                                                   | 125                  | MHz   |
| t <sub>CD2UM</sub>     | CONF_DONE high to user mode <sup>(3)</sup>        | 175                                                 | 437                  | μS    |
| t <sub>CD2CU</sub>     | CONF_DONE high to CLKUSR enabled                  | 4 × maximum<br>DCLK period                          | _                    | _     |
| t <sub>cd2UMC</sub>    | CONF_DONE high to user mode with CLKUSR option on | $t_{CD2CU}$ + (8576 × CLKUSR period) <sup>(4)</sup> | _                    | _     |

#### Notes to Table 54:

(1) This value is applicable if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width.

(2) This value is applicable if you do not delay configuration by externally holding the nSTATUS low.

(3) The minimum and maximum numbers apply only if you choose the internal oscillator as the clock source for initializing the device.

(4) To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the "Initialization" section.

(5) If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification.

# Initialization

Table 55 lists the initialization clock source option, the applicable configuration schemes, and the maximum frequency.

| Table 55. | Initialization | <b>Clock Source</b> | Option | and the | Maximum | Frequency |
|-----------|----------------|---------------------|--------|---------|---------|-----------|
|           |                |                     |        |         |         |           |

| Initialization Clock<br>Source | Configuration Schemes      | Maximum<br>Frequency | Minimum Number of Clock<br>Cycles <sup>(1)</sup> |
|--------------------------------|----------------------------|----------------------|--------------------------------------------------|
| Internal Oscillator            | AS, PS, FPP                | 12.5 MHz             |                                                  |
| CLKUSR                         | AS, PS, FPP <sup>(2)</sup> | 125 MHz              | 8576                                             |
| DCLK                           | PS, FPP                    | 125 MHz              |                                                  |

## Notes to Table 55:

(1) The minimum number of clock cycles required for device initialization.

(2) To enable CLKUSR as the initialization clock source, turn on the Enable user-supplied start-up clock (CLKUSR) option in the Quartus II software from the General panel of the Device and Pin Options dialog box.

## Table 61. Document Revision History (Part 2 of 3)

| Date          | Version | Changes                                                                                                                                                                                                                                                 |  |  |
|---------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|               |         | <ul> <li>Added the I3YY speed grade and changed the data rates for the GX channel in Table 1.</li> </ul>                                                                                                                                                |  |  |
|               |         | <ul> <li>Added the I3YY speed grade to the V<sub>CC</sub> description in Table 6.</li> </ul>                                                                                                                                                            |  |  |
|               |         | <ul> <li>Added the I3YY speed grade to V<sub>CCHIP_L</sub>, V<sub>CCHIP_R</sub>, V<sub>CCHSSI_L</sub>, and V<sub>CCHSSI_R</sub> descriptions in<br/>Table 7.</li> </ul>                                                                                 |  |  |
|               |         | ■ Added 240-Ω to Table 11.                                                                                                                                                                                                                              |  |  |
|               |         | Changed CDR PPM tolerance in Table 23.                                                                                                                                                                                                                  |  |  |
|               |         | <ul> <li>Added additional max data rate for fPLL in Table 23.</li> </ul>                                                                                                                                                                                |  |  |
|               |         | <ul> <li>Added the I3YY speed grade and changed the data rates for transceiver speed grade 3 in<br/>Table 25.</li> </ul>                                                                                                                                |  |  |
|               |         | <ul> <li>Added the I3YY speed grade and changed the data rates for transceiver speed grade 3 in<br/>Table 26.</li> </ul>                                                                                                                                |  |  |
|               |         | <ul> <li>Changed CDR PPM tolerance in Table 28.</li> </ul>                                                                                                                                                                                              |  |  |
|               |         | <ul> <li>Added additional max data rate for fPLL in Table 28.</li> </ul>                                                                                                                                                                                |  |  |
|               | 3.3     | <ul> <li>Changed the mode descriptions for MLAB and M20K in Table 33.</li> </ul>                                                                                                                                                                        |  |  |
|               |         | <ul> <li>Changed the Max value of f<sub>HSCLK_OUT</sub> for the C2, C2L, I2, I2L speed grades in Table 36.</li> </ul>                                                                                                                                   |  |  |
| November 2014 |         | <ul> <li>Changed the frequency ranges for C1 and C2 in Table 39.</li> </ul>                                                                                                                                                                             |  |  |
|               |         | <ul> <li>Changed the .rbf file sizes for 5SGSD6 and 5SGSD8 in Table 47.</li> </ul>                                                                                                                                                                      |  |  |
|               |         | <ul> <li>Added note about nSTATUS to Table 50, Table 51, Table 54.</li> </ul>                                                                                                                                                                           |  |  |
|               |         | <ul> <li>Changed the available settings in Table 58.</li> </ul>                                                                                                                                                                                         |  |  |
|               |         | <ul> <li>Changed the note in "Periphery Performance".</li> </ul>                                                                                                                                                                                        |  |  |
|               |         | <ul> <li>Updated the "I/O Standard Specifications" section.</li> </ul>                                                                                                                                                                                  |  |  |
|               |         | <ul> <li>Updated the "Raw Binary File Size" section.</li> </ul>                                                                                                                                                                                         |  |  |
|               |         | <ul> <li>Updated the receiver voltage input range in Table 22.</li> </ul>                                                                                                                                                                               |  |  |
|               |         | <ul> <li>Updated the max frequency for the LVDS clock network in Table 36.</li> </ul>                                                                                                                                                                   |  |  |
|               |         | ■ Updated the DCLK note to Figure 11.                                                                                                                                                                                                                   |  |  |
|               |         | <ul> <li>Updated Table 23 VO<sub>CM</sub> (DC Coupled) condition.</li> </ul>                                                                                                                                                                            |  |  |
|               |         | Updated Table 6 and Table 7.                                                                                                                                                                                                                            |  |  |
|               |         | <ul> <li>Added the DCLK specification to Table 55.</li> </ul>                                                                                                                                                                                           |  |  |
|               |         | Updated the notes for Table 47.                                                                                                                                                                                                                         |  |  |
|               |         | <ul> <li>Updated the list of parameters for Table 56.</li> </ul>                                                                                                                                                                                        |  |  |
| November 2013 | 3.2     | Updated Table 28                                                                                                                                                                                                                                        |  |  |
| November 2013 | 3.1     | Updated Table 33                                                                                                                                                                                                                                        |  |  |
| November 2013 | 3.0     | Updated Table 23 and Table 28                                                                                                                                                                                                                           |  |  |
| October 2013  | 2.9     | <ul> <li>Updated the "Transceiver Characterization" section</li> </ul>                                                                                                                                                                                  |  |  |
|               |         | <ul> <li>Updated Table 3, Table 12, Table 14, Table 19, Table 20, Table 23, Table 24, Table 28,<br/>Table 30, Table 31, Table 32, Table 33, Table 36, Table 39, Table 40, Table 41, Table 42,<br/>Table 47, Table 53, Table 58, and Table 59</li> </ul> |  |  |
| Uctober 2013  | 2.8     | <ul> <li>Added Figure 1 and Figure 3</li> </ul>                                                                                                                                                                                                         |  |  |
|               |         | <ul> <li>Added the "Transceiver Characterization" section</li> </ul>                                                                                                                                                                                    |  |  |
|               |         | <ul> <li>Removed all "Preliminary" designations.</li> </ul>                                                                                                                                                                                             |  |  |