## Intel - 5SGXMA3E3H29I4N Datasheet





Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

## **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Obsolete                                                   |
|--------------------------------|------------------------------------------------------------|
| Number of LABs/CLBs            | 128300                                                     |
| Number of Logic Elements/Cells | 340000                                                     |
| Total RAM Bits                 | 19456000                                                   |
| Number of I/O                  | 600                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 0.82V ~ 0.88V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                         |
| Package / Case                 | 780-BBGA, FCBGA                                            |
| Supplier Device Package        | 780-HBGA (33x33)                                           |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5sgxma3e3h29i4n |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

This section lists the functional operating limits for the AC and DC parameters for Stratix V devices. Table 6 lists the steady-state voltage and current values expected from Stratix V devices. Power supply ramps must all be strictly monotonic, without plateaus.

Table 6. Recommended Operating Conditions for Stratix V Devices (Part 1 of 2)

| Symbol                                                                                                                                                                                             | Description                                                                                                       | Condition  | Min <sup>(4)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Тур                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Max <sup>(4)</sup> | Unit |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------|
|                                                                                                                                                                                                    | Core voltage and periphery circuitry power<br>supply (C1, C2, I2, and I3YY speed grades)                          | _          | 0.87                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0.9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0.93               | V    |
| V <sub>CC</sub>                                                                                                                                                                                    | Core voltage and periphery circuitry power supply (C2L, C3, C4, I2L, I3, I3L, and I4 speed grades) <sup>(3)</sup> |            | 0.82                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0.85                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0.88               | V    |
| V <sub>CCPT</sub>                                                                                                                                                                                  | Power supply for programmable power technology                                                                    | _          | 1.45                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1.50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1.55               | V    |
| V <sub>CC_AUX</sub>                                                                                                                                                                                | Auxiliary supply for the programmable power technology                                                            |            | 2.375                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 2.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 2.625              | V    |
| VI (1)                                                                                                                                                                                             | I/O pre-driver (3.0 V) power supply                                                                               | _          | 2.85                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 3.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 3.15               | V    |
| VCCPD                                                                                                                                                                                              | I/O pre-driver (2.5 V) power supply                                                                               |            | 2.375                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 2.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 2.625              | V    |
|                                                                                                                                                                                                    | I/O buffers (3.0 V) power supply                                                                                  | _          | 2.85                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 3.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 3.15               | V    |
|                                                                                                                                                                                                    | I/O buffers (2.5 V) power supply                                                                                  |            | 2.375                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 2.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 2.625              | V    |
| VccCore voltage and periphery cir<br>supply (C1, C2, I2, and I3YY s<br>Core voltage and periphery cir<br>supply (C2L, C3, C4, I2L, I3, I<br>speed grades) (3)V_{CCPTPower supply for programma<br> | I/O buffers (1.8 V) power supply                                                                                  | _          | 1.71                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1.8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1.89               | V    |
|                                                                                                                                                                                                    | I/O buffers (1.5 V) power supply                                                                                  | _          | 1.425                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1.575              | V    |
|                                                                                                                                                                                                    | I/O buffers (1.35 V) power supply                                                                                 |            | 1.283                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1.35                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1.45               | V    |
|                                                                                                                                                                                                    | I/O buffers (1.25 V) power supply                                                                                 | _          | Min (4)TypMax (4)Uni $0.87$ $0.9$ $0.93$ V $0.82$ $0.85$ $0.88$ V $1.45$ $1.50$ $1.55$ V $2.375$ $2.5$ $2.625$ V $2.85$ $3.0$ $3.15$ V $2.375$ $2.5$ $2.625$ V $2.375$ $2.5$ $2.625$ V $2.375$ $2.5$ $2.625$ V $2.375$ $2.5$ $2.625$ V $1.71$ $1.8$ $1.89$ V $1.425$ $1.5$ $1.575$ V $1.283$ $1.35$ $1.45$ V $1.19$ $1.25$ $1.31$ V $1.14$ $1.2$ $1.26$ V $2.375$ $2.5$ $2.625$ V $1.71$ $1.8$ $1.89$ V $2.375$ $2.5$ $2.625$ V $1.71$ $1.8$ $1.89$ V $2.375$ $2.5$ $2.625$ V $1.71$ $1.8$ $1.89$ V $2.375$ $2.5$ $2.625$ V $1.45$ $1.5$ $1.55$ V $1.45$ $1.5$ $1.55$ V $1.45$ $1.5$ $1.55$ V $0$ $$ $3.6$ V $0$ $$ $85$ $^{\circ}$ $-40$ $$ $100$ $^{\circ}$ | V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                    |      |
|                                                                                                                                                                                                    | I/O buffers (1.2 V) power supply                                                                                  | _          | 1.14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1.2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1.26               | V    |
|                                                                                                                                                                                                    | Configuration pins (3.0 V) power supply                                                                           |            | 2.85                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 3.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 3.15               | V    |
| V <sub>CCPGM</sub>                                                                                                                                                                                 | Configuration pins (2.5 V) power supply                                                                           | _          | 2.375                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 2.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 2.625              | V    |
|                                                                                                                                                                                                    | Configuration pins (1.8 V) power supply                                                                           | -          | 1.71                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1.8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1.89               | V    |
| V <sub>CCA_FPLL</sub>                                                                                                                                                                              | PLL analog voltage regulator power supply                                                                         |            | 2.375                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 2.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 2.625              | V    |
| V <sub>CCD_FPLL</sub>                                                                                                                                                                              | PLL digital voltage regulator power supply                                                                        | -          | 1.45                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1.55               | V    |
| V <sub>CCBAT</sub> (2)                                                                                                                                                                             | Battery back-up power supply (For design security volatile key register)                                          | _          | 1.2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 3.0                | V    |
| VI                                                                                                                                                                                                 | DC input voltage                                                                                                  | _          | -0.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 3.6                | V    |
| V <sub>0</sub>                                                                                                                                                                                     | Output voltage                                                                                                    |            | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | V <sub>CCIO</sub>  | V    |
| т                                                                                                                                                                                                  | Operating junction temperature                                                                                    | Commercial | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 85                 | °C   |
| IJ                                                                                                                                                                                                 |                                                                                                                   | Industrial | -40                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0.85         0.88           1.50         1.55           2.5         2.625           3.0         3.15           2.5         2.625           3.0         3.15           2.5         2.625           3.0         3.15           2.5         2.625           1.8         1.89           1.5         1.575           1.35         1.45           1.25         1.31           1.2         1.26           3.0         3.15           2.5         2.625           1.31         1.2           1.25         1.31           1.2         1.26           3.0         3.15           2.5         2.625           1.8         1.89           2.5         2.625           1.5         1.55            3.0            3.0            3.6            85            100 | °C                 |      |

| Symbol            | Description            | Condition    | Min <sup>(4)</sup> | Тур | Max <sup>(4)</sup> | Unit |
|-------------------|------------------------|--------------|--------------------|-----|--------------------|------|
| t <sub>RAMP</sub> | Power supply ramp time | Standard POR | 200 µs             | _   | 100 ms             | —    |
|                   |                        | Fast POR     | 200 µs             |     | 4 ms               |      |

## Table 6. Recommended Operating Conditions for Stratix V Devices (Part 2 of 2)

### Notes to Table 6:

(1)  $V_{CCPD}$  must be 2.5 V when  $V_{CCI0}$  is 2.5, 1.8, 1.5, 1.35, 1.25 or 1.2 V.  $V_{CCPD}$  must be 3.0 V when  $V_{CCI0}$  is 3.0 V.

(2) If you do not use the design security feature in Stratix V devices, connect V<sub>CCBAT</sub> to a 1.2- to 3.0-V power supply. Stratix V power-on-reset (POR) circuitry monitors V<sub>CCBAT</sub>. Stratix V devices will not exit POR if V<sub>CCBAT</sub> stays at logic low.

(3) C2L and I2L can also be run at 0.90 V for legacy boards that were designed for the C2 and I2 speed grades.

(4) The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

Table 7 lists the transceiver power supply recommended operating conditions for Stratix V GX, GS, and GT devices.

# Table 7. Recommended Transceiver Power Supply Operating Conditions for Stratix V GX, GS, and GT Devices (Part 1 of 2)

| Symbol                | Description                                                                                         | Devices    | Minimum <sup>(4)</sup> | Typical | Maximum <sup>(4)</sup>                                                                                                                                                                                   | Unit |
|-----------------------|-----------------------------------------------------------------------------------------------------|------------|------------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| V <sub>CCA GXBL</sub> | Transceiver channel PLL power supply (left                                                          |            | 2.85                   | 3.0     | 3.15                                                                                                                                                                                                     | V    |
| (1), (3)              | side)                                                                                               | un, us, ui | 2.375                  | 2.5     | 2.625                                                                                                                                                                                                    | v    |
| V <sub>CCA_GXBR</sub> | Transceiver channel PLL power supply (right                                                         | CV CS      | 2.85                   | 3.0     | 3.15                                                                                                                                                                                                     | V    |
| (1), (3)              | side)                                                                                               | ux, us     | 2.375                  | 2.5     | 2.625                                                                                                                                                                                                    | v    |
| V <sub>CCA_GTBR</sub> | Transceiver channel PLL power supply (right side)                                                   | GT         | 2.85                   | 3.0     | 3.15                                                                                                                                                                                                     | V    |
|                       | Transceiver hard IP power supply (left side;<br>C1, C2, I2, and I3YY speed grades)                  | GX, GS, GT | 0.87                   | 0.9     | 3.15         2.625         3.15         0.93         0.88         0.93         0.88         0.93         0.88         0.93         0.88         0.93         0.88         0.93         0.88         0.93 | V    |
| V <sub>CCHIP_L</sub>  | Transceiver hard IP power supply (left side;<br>C2L, C3, C4, I2L, I3, I3L, and I4 speed<br>grades)  | GX, GS, GT | 0.82                   | 0.85    | 0.88                                                                                                                                                                                                     | V    |
|                       | Transceiver hard IP power supply (right side;<br>C1, C2, I2, and I3YY speed grades)                 | GX, GS, GT | 0.87                   | 0.9     | 0.93                                                                                                                                                                                                     | V    |
| V <sub>CCHIP_R</sub>  | Transceiver hard IP power supply (right side;<br>C2L, C3, C4, I2L, I3, I3L, and I4 speed<br>grades) | GX, GS, GT | 0.82                   | 0.85    | 0.88                                                                                                                                                                                                     | V    |
|                       | Transceiver PCS power supply (left side;<br>C1, C2, I2, and I3YY speed grades)                      | GX, GS, GT | 0.87                   | 0.9     | 3.15<br>2.625<br>3.15<br>2.625<br>3.15<br>0.93<br>0.88<br>0.93<br>0.88<br>0.93<br>0.88<br>0.93<br>0.88<br>0.93<br>0.88<br>0.93<br>0.88<br>0.93<br>0.88<br>0.93<br>0.88<br>0.93<br>1.03<br>1.03           | V    |
| V <sub>CCHSSI_L</sub> | Transceiver PCS power supply (left side;<br>C2L, C3, C4, I2L, I3, I3L, and I4 speed<br>grades)      | GX, GS, GT | 0.82                   | 0.85    | 0.88                                                                                                                                                                                                     | V    |
|                       | Transceiver PCS power supply (right side;<br>C1, C2, I2, and I3YY speed grades)                     | GX, GS, GT | 0.87                   | 0.9     | 0.93                                                                                                                                                                                                     | V    |
| V <sub>CCHSSI_R</sub> | Transceiver PCS power supply (right side;<br>C2L, C3, C4, I2L, I3, I3L, and I4 speed<br>grades)     | GX, GS, GT | 0.82                   | 0.85    | 0.88                                                                                                                                                                                                     | V    |
|                       |                                                                                                     |            | 0.82                   | 0.85    | 0.88                                                                                                                                                                                                     |      |
| V <sub>CCR_GXBL</sub> | Receiver analog nower supply (left side)                                                            |            | 0.87                   | 0.90    | 0.93                                                                                                                                                                                                     | - V  |
| (2) _                 | Therefore analog power supply (left Slue)                                                           | un, uo, ui | 0.97                   | 1.0     | 1.03                                                                                                                                                                                                     |      |
|                       |                                                                                                     |            | 1.03                   | 1.05    | 1.07                                                                                                                                                                                                     |      |

## I/O Pin Leakage Current

Table 9 lists the Stratix V I/O pin leakage current specifications.

| Table 9. | I/O Pin | Leakage | <b>Current for</b> | Stratix V | Devices (1) |
|----------|---------|---------|--------------------|-----------|-------------|
|----------|---------|---------|--------------------|-----------|-------------|

| Symbol          | Description        | Conditions                                 | Min | Тур | Max | Unit |
|-----------------|--------------------|--------------------------------------------|-----|-----|-----|------|
| I <sub>I</sub>  | Input pin          | $V_I = 0 V \text{ to } V_{CCIOMAX}$        | -30 | _   | 30  | μA   |
| I <sub>OZ</sub> | Tri-stated I/O pin | $V_0 = 0 V \text{ to } V_{\text{CCIOMAX}}$ | -30 |     | 30  | μA   |

## Note to Table 9:

(1) If  $V_0 = V_{CCI0}$  to  $V_{CCI0Max}$ , 100  $\mu$ A of leakage current per I/O is expected.

## **Bus Hold Specifications**

Table 10 lists the Stratix V device family bus hold specifications.

Table 10. Bus Hold Parameters for Stratix V Devices

|                               |                   |                                                | V <sub>CCIO</sub> |      |       |      |       |      |       |      |       |      |      |
|-------------------------------|-------------------|------------------------------------------------|-------------------|------|-------|------|-------|------|-------|------|-------|------|------|
| Parameter                     | Symbol            | Conditions                                     | 1.2               | 2 V  | 1.    | 5 V  | 1.8   | B V  | 2.5   | 5 V  | 3.0   | V    | Unit |
|                               |                   |                                                | Min               | Max  | Min   | Max  | Min   | Max  | Min   | Max  | Min   | Max  |      |
| Low<br>sustaining<br>current  | I <sub>SUSL</sub> | V <sub>IN</sub> > V <sub>IL</sub><br>(maximum) | 22.5              | _    | 25.0  | _    | 30.0  | _    | 50.0  | _    | 70.0  | _    | μA   |
| High<br>sustaining<br>current | I <sub>SUSH</sub> | V <sub>IN</sub> < V <sub>IH</sub><br>(minimum) | -22.5             |      | -25.0 | _    | -30.0 | _    | -50.0 | _    | -70.0 |      | μA   |
| Low<br>overdrive<br>current   | I <sub>odl</sub>  | $0V < V_{IN} < V_{CCIO}$                       |                   | 120  |       | 160  |       | 200  | _     | 300  |       | 500  | μA   |
| High<br>overdrive<br>current  | I <sub>odh</sub>  | $0V < V_{IN} < V_{CCIO}$                       |                   | -120 |       | -160 |       | -200 |       | -300 |       | -500 | μΑ   |
| Bus-hold<br>trip point        | V <sub>TRIP</sub> | _                                              | 0.45              | 0.95 | 0.50  | 1.00 | 0.68  | 1.07 | 0.70  | 1.70 | 0.80  | 2.00 | ۷    |

## **On-Chip Termination (OCT) Specifications**

If you enable OCT calibration, calibration is automatically performed at power-up for I/Os connected to the calibration block. Table 11 lists the Stratix V OCT termination calibration accuracy specifications.

Table 11. OCT Calibration Accuracy Specifications for Stratix V Devices <sup>(1)</sup> (Part 1 of 2)

|                        |                                                                     |                                                  | Calibration Accuracy |       |                |       |      |  |
|------------------------|---------------------------------------------------------------------|--------------------------------------------------|----------------------|-------|----------------|-------|------|--|
| Symbol                 | Description                                                         | Conditions                                       | C1                   | C2,12 | C3,I3,<br>I3YY | C4,14 | Unit |  |
| 25- $Ω$ R <sub>S</sub> | Internal series termination with calibration (25- $\Omega$ setting) | V <sub>CCI0</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15                  | ±15   | ±15            | ±15   | %    |  |

|                                                          |                                                                                                                                              |                                                  |            | Calibratio | n Accuracy     |            |      |
|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|------------|------------|----------------|------------|------|
| Symbol                                                   | Description                                                                                                                                  | Conditions                                       | C1         | C2,I2      | C3,I3,<br>I3YY | C4,14      | Unit |
| 50-Ω R <sub>S</sub>                                      | Internal series termination with calibration (50- $\Omega$ setting)                                                                          | V <sub>CCI0</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15        | ±15        | ±15            | ±15        | %    |
| 34- $\Omega$ and<br>40- $\Omega$ R <sub>S</sub>          | Internal series termination with calibration (34- $\Omega$ and 40- $\Omega$ setting)                                                         | V <sub>CCI0</sub> = 1.5, 1.35,<br>1.25, 1.2 V    | ±15        | ±15        | ±15            | ±15        | %    |
| 48-Ω, 60-Ω,<br>80-Ω, and<br>240-Ω R <sub>S</sub>         | Internal series termination<br>with calibration (48- $\Omega$ ,<br>60- $\Omega$ , 80- $\Omega$ , and 240- $\Omega$<br>setting)               | V <sub>CCI0</sub> = 1.2 V                        | ±15        | ±15        | ±15            | ±15        | %    |
| 50-Ω R <sub>T</sub>                                      | Internal parallel<br>termination with<br>calibration (50-Ω setting)                                                                          | V <sub>CCI0</sub> = 2.5, 1.8,<br>1.5, 1.2 V      | -10 to +40 | -10 to +40 | -10 to +40     | -10 to +40 | %    |
| 20-Ω, 30-Ω,<br>40-Ω,60-Ω,<br>and<br>120-Ω R <sub>T</sub> | Internal parallel termination with calibration ( $20 - \Omega$ , $30 - \Omega$ , $40 - \Omega$ , $60 - \Omega$ , and $120 - \Omega$ setting) | V <sub>CCI0</sub> = 1.5, 1.35,<br>1.25 V         | -10 to +40 | -10 to +40 | -10 to +40     | -10 to +40 | %    |
| 60- $Ω$ and<br>120- $Ω$ R <sub>T</sub>                   | Internal parallel<br>termination with<br>calibration (60-Ω and<br>120-Ω setting)                                                             | V <sub>CCI0</sub> = 1.2                          | -10 to +40 | -10 to +40 | -10 to +40     | -10 to +40 | %    |
| $25-\Omega \\ R_{S\_left\_shift}$                        | Internal left shift series termination with calibration ( $25-\Omega$<br>R <sub>S_left_shift</sub> setting)                                  | V <sub>CCI0</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15        | ±15        | ±15            | ±15        | %    |

| Table II. OUI Valiblation Accuracy specifications for Stratix V Devices' / (Latt 2 OF | Table 11. | <b>OCT Calibration A</b> | ccuracy Specificati | ons for Stratix V D | Devices <sup>(1)</sup> ( | Part 2 of |
|---------------------------------------------------------------------------------------|-----------|--------------------------|---------------------|---------------------|--------------------------|-----------|
|---------------------------------------------------------------------------------------|-----------|--------------------------|---------------------|---------------------|--------------------------|-----------|

## Note to Table 11:

(1) OCT calibration accuracy is valid at the time of calibration only.

Table 12 lists the Stratix V OCT without calibration resistance to PVT changes.

| Table 12. | OCT Without Calibration | <b>Resistance</b> 1 | <b>Tolerance</b> | <b>Specifications</b> | for Stratix | V Devices | (Part 1 | of 2) |
|-----------|-------------------------|---------------------|------------------|-----------------------|-------------|-----------|---------|-------|
|-----------|-------------------------|---------------------|------------------|-----------------------|-------------|-----------|---------|-------|

|                             |                                                                      |                                   | <b>Resistance Tolerance</b> |       |                 |        |      |  |
|-----------------------------|----------------------------------------------------------------------|-----------------------------------|-----------------------------|-------|-----------------|--------|------|--|
| Symbol                      | Description                                                          | Conditions                        | C1                          | C2,I2 | C3, I3,<br>I3YY | C4, I4 | Unit |  |
| 25-Ω R, 50-Ω R <sub>S</sub> | Internal series termination<br>without calibration (25-Ω<br>setting) | $V_{CCIO} = 3.0$ and 2.5 V        | ±30                         | ±30   | ±40             | ±40    | %    |  |
| 25-Ω R <sub>S</sub>         | Internal series termination<br>without calibration (25-Ω<br>setting) | V <sub>CCI0</sub> = 1.8 and 1.5 V | ±30                         | ±30   | ±40             | ±40    | %    |  |
| 25-Ω R <sub>S</sub>         | Internal series termination<br>without calibration (25-Ω<br>setting) | V <sub>CCI0</sub> = 1.2 V         | ±35                         | ±35   | ±50             | ±50    | %    |  |

| 1/0 Standard            |       | V <sub>ccio</sub> (V) |       |                             | V <sub>REF</sub> (V)    |                             | V <sub>π</sub> (V)          |                            |                             |  |
|-------------------------|-------|-----------------------|-------|-----------------------------|-------------------------|-----------------------------|-----------------------------|----------------------------|-----------------------------|--|
| i/O Stanuaru            | Min   | Тур                   | Max   | Min                         | Тур                     | Max                         | Min                         | Тур                        | Max                         |  |
| SSTL-2<br>Class I, II   | 2.375 | 2.5                   | 2.625 | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | V <sub>REF</sub> –<br>0.04  | V <sub>REF</sub>           | V <sub>REF</sub> +<br>0.04  |  |
| SSTL-18<br>Class I, II  | 1.71  | 1.8                   | 1.89  | 0.833                       | 0.9                     | 0.969                       | V <sub>REF</sub> –<br>0.04  | V <sub>REF</sub>           | V <sub>REF</sub> +<br>0.04  |  |
| SSTL-15<br>Class I, II  | 1.425 | 1.5                   | 1.575 | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | 0.49 *<br>V <sub>CCI0</sub> | 0.5 *<br>VCCIO             | 0.51 *<br>V <sub>CCIO</sub> |  |
| SSTL-135<br>Class I, II | 1.283 | 1.35                  | 1.418 | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | 0.49 *<br>V <sub>CCIO</sub> | 0.5 *<br>V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> |  |
| SSTL-125<br>Class I, II | 1.19  | 1.25                  | 1.26  | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | 0.49 *<br>V <sub>CCIO</sub> | 0.5 *<br>VCCIO             | 0.51 *<br>V <sub>CCIO</sub> |  |
| SSTL-12<br>Class I, II  | 1.14  | 1.20                  | 1.26  | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | 0.49 *<br>V <sub>CCIO</sub> | 0.5 *<br>VCCIO             | 0.51 *<br>V <sub>CCIO</sub> |  |
| HSTL-18<br>Class I, II  | 1.71  | 1.8                   | 1.89  | 0.85                        | 0.9                     | 0.95                        | _                           | V <sub>CCI0</sub> /2       | _                           |  |
| HSTL-15<br>Class I, II  | 1.425 | 1.5                   | 1.575 | 0.68                        | 0.68 0.75               |                             | _                           | V <sub>CCI0</sub> /2       | _                           |  |
| HSTL-12<br>Class I, II  | 1.14  | 1.2                   | 1.26  | 0.47 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.53 *<br>V <sub>CCIO</sub> | _                           | V <sub>CCI0</sub> /2       | _                           |  |
| HSUL-12                 | 1.14  | 1.2                   | 1.3   | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | _                           | _                          |                             |  |

| Table 18. Single-Ended SSTL, HSTL, and HSUL I/O Reference Voltage Specifications for Stratix V Devi | ces |
|-----------------------------------------------------------------------------------------------------|-----|
|-----------------------------------------------------------------------------------------------------|-----|

| Table 19. | Single-Ended SSTL | , HSTL, and HSUL I/ | /O Standards Signal S | <b>Specifications for</b> | Stratix V Devices | (Part 1 of 2) |
|-----------|-------------------|---------------------|-----------------------|---------------------------|-------------------|---------------|
|-----------|-------------------|---------------------|-----------------------|---------------------------|-------------------|---------------|

| 1/0 Standard            | V <sub>IL(DC)</sub> (V) |                             | V <sub>IH(DC)</sub> (V)     |                         | V <sub>IL(AC)</sub> (V)     | V <sub>IH(AC)</sub> (V)     | V <sub>ol</sub> (V)        | V <sub>oh</sub> (V)         | I (mA)                 | I <sub>oh</sub> |
|-------------------------|-------------------------|-----------------------------|-----------------------------|-------------------------|-----------------------------|-----------------------------|----------------------------|-----------------------------|------------------------|-----------------|
| i/o Stanuaru            | Min                     | Max                         | Min                         | Max                     | Max                         | Min                         | Max                        | Min                         | I <sub>ol</sub> (IIIA) | (mÄ)            |
| SSTL-2<br>Class I       | -0.3                    | V <sub>REF</sub> –<br>0.15  | V <sub>REF</sub> +<br>0.15  | V <sub>CCI0</sub> + 0.3 | V <sub>REF</sub> –<br>0.31  | V <sub>REF</sub> + 0.31     | V <sub>TT</sub> –<br>0.608 | V <sub>TT</sub> +<br>0.608  | 8.1                    | -8.1            |
| SSTL-2<br>Class II      | -0.3                    | V <sub>REF</sub> –<br>0.15  | V <sub>REF</sub> +<br>0.15  | V <sub>CCI0</sub> + 0.3 | V <sub>REF</sub> –<br>0.31  | V <sub>REF</sub> + 0.31     | V <sub>TT</sub> –<br>0.81  | V <sub>TT</sub> +<br>0.81   | 16.2                   | -16.2           |
| SSTL-18<br>Class I      | -0.3                    | V <sub>REF</sub> –<br>0.125 | V <sub>REF</sub> +<br>0.125 | V <sub>CCI0</sub> + 0.3 | V <sub>REF</sub> –<br>0.25  | V <sub>REF</sub> + 0.25     | V <sub>TT</sub> –<br>0.603 | V <sub>TT</sub> + 0.603     | 6.7                    | -6.7            |
| SSTL-18<br>Class II     | -0.3                    | V <sub>REF</sub> –<br>0.125 | V <sub>REF</sub> +<br>0.125 | V <sub>CCI0</sub> + 0.3 | V <sub>REF</sub> –<br>0.25  | V <sub>REF</sub> + 0.25     | 0.28                       | V <sub>CCI0</sub> –<br>0.28 | 13.4                   | -13.4           |
| SSTL-15<br>Class I      | _                       | V <sub>REF</sub> –<br>0.1   | V <sub>REF</sub> + 0.1      | _                       | V <sub>REF</sub> –<br>0.175 | V <sub>REF</sub> +<br>0.175 | 0.2 *<br>V <sub>CCI0</sub> | 0.8 *<br>V <sub>CCI0</sub>  | 8                      | -8              |
| SSTL-15<br>Class II     | _                       | V <sub>REF</sub> –<br>0.1   | V <sub>REF</sub> + 0.1      | _                       | V <sub>REF</sub> –<br>0.175 | V <sub>REF</sub> +<br>0.175 | 0.2 *<br>V <sub>CCI0</sub> | 0.8 *<br>V <sub>CCI0</sub>  | 16                     | -16             |
| SSTL-135<br>Class I, II | _                       | V <sub>REF</sub> –<br>0.09  | V <sub>REF</sub> +<br>0.09  | —                       | V <sub>REF</sub> –<br>0.16  | V <sub>REF</sub> + 0.16     | 0.2 *<br>V <sub>CCI0</sub> | 0.8 *<br>V <sub>CCI0</sub>  | —                      | _               |
| SSTL-125<br>Class I, II |                         | V <sub>REF</sub> –<br>0.85  | V <sub>REF</sub> + 0.85     | _                       | V <sub>REF</sub> –<br>0.15  | V <sub>REF</sub> + 0.15     | 0.2 *<br>V <sub>CCI0</sub> | 0.8 *<br>V <sub>CCI0</sub>  |                        |                 |
| SSTL-12<br>Class I, II  | _                       | V <sub>REF</sub> –<br>0.1   | V <sub>REF</sub> + 0.1      | _                       | V <sub>REF</sub> –<br>0.15  | V <sub>REF</sub> + 0.15     | 0.2 *<br>V <sub>CCI0</sub> | 0.8 *<br>V <sub>CCI0</sub>  | _                      |                 |

| I/O                    | V <sub>CCIO</sub> (V) |     |      | V <sub>DIF(DC)</sub> (V) |                            | V <sub>X(AC)</sub> (V)          |                           |                                 |                           | V <sub>CM(DC)</sub> (V    | )                         | V <sub>DIF(AC)</sub> (V) |                             |
|------------------------|-----------------------|-----|------|--------------------------|----------------------------|---------------------------------|---------------------------|---------------------------------|---------------------------|---------------------------|---------------------------|--------------------------|-----------------------------|
| Standard               | Min                   | Тур | Max  | Min                      | Max                        | Min                             | Тур                       | Max                             | Min                       | Тур                       | Max                       | Min                      | Max                         |
| HSTL-12<br>Class I, II | 1.14                  | 1.2 | 1.26 | 0.16                     | V <sub>CCI0</sub><br>+ 0.3 | _                               | 0.5*<br>V <sub>CCI0</sub> | _                               | 0.4*<br>V <sub>CCIO</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCI0</sub> | 0.3                      | V <sub>CCI0</sub><br>+ 0.48 |
| HSUL-12                | 1.14                  | 1.2 | 1.3  | 0.26                     | 0.26                       | 0.5*V <sub>CCI0</sub><br>- 0.12 | 0.5*<br>V <sub>CCI0</sub> | 0.5*V <sub>CCI0</sub><br>+ 0.12 | 0.4*<br>V <sub>CCIO</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCIO</sub> | 0.44                     | 0.44                        |

## Table 21. Differential HSTL and HSUL I/O Standards for Stratix V Devices (Part 2 of 2)

## Table 22. Differential I/O Standard Specifications for Stratix V Devices (7)

| I/O                                   | V <sub>CCI0</sub> (V) <sup>(10)</sup> |         |                       | V <sub>ID</sub> (mV) <sup>(8)</sup> |                                 |                      | V <sub>ICM(DC)</sub> (V) |                                |                       | V <sub>OD</sub> (V) <sup>(6)</sup> |                   |                   | V <sub>OCM</sub> (V) <sup>(6)</sup> |                |       |
|---------------------------------------|---------------------------------------|---------|-----------------------|-------------------------------------|---------------------------------|----------------------|--------------------------|--------------------------------|-----------------------|------------------------------------|-------------------|-------------------|-------------------------------------|----------------|-------|
| Standard                              | Min                                   | Тур     | Max                   | Min                                 | Condition                       | Max                  | Min                      | Condition                      | Max                   | Min                                | Тур               | Max               | Min                                 | Тур            | Max   |
| PCML                                  | Trar                                  | nsmitte | er, receiv<br>transmi | ver, and<br>itter, rec              | input referer<br>ceiver, and re | nce cloo<br>eference | ck pins<br>e clock       | of the high-s<br>I/O pin speci | peed tra<br>fications | nsceiver<br>, refer to             | rs use<br>o Table | the PC<br>e 23 on | ML I/O s<br>page 18                 | standard<br>3. | . For |
| 2.5 V                                 | 2 375                                 | 25      | 2 625                 | 100                                 | V <sub>CM</sub> =               | _                    | 0.05                     | D <sub>MAX</sub> ≤<br>700 Mbps | 1.8                   | 0.247                              | _                 | 0.6               | 1.125                               | 1.25           | 1.375 |
| LVDS <sup>(1)</sup>                   | 2.070                                 | 2.0     | 2.020                 | 100                                 | 1.25 V                          | _                    | 1.05                     | D <sub>MAX</sub> ><br>700 Mbps | 1.55                  | 0.247                              | _                 | 0.6               | 1.125                               | 1.25           | 1.375 |
| BLVDS (5)                             | 2.375                                 | 2.5     | 2.625                 | 100                                 | _                               | _                    | _                        | _                              | _                     | _                                  | _                 | —                 | _                                   | —              |       |
| RSDS<br>(HIO) <sup>(2)</sup>          | 2.375                                 | 2.5     | 2.625                 | 100                                 | V <sub>CM</sub> =<br>1.25 V     | _                    | 0.3                      | _                              | 1.4                   | 0.1                                | 0.2               | 0.6               | 0.5                                 | 1.2            | 1.4   |
| Mini-<br>LVDS<br>(HIO) <sup>(3)</sup> | 2.375                                 | 2.5     | 2.625                 | 200                                 | _                               | 600                  | 0.4                      | _                              | 1.325                 | 0.25                               | _                 | 0.6               | 1                                   | 1.2            | 1.4   |
| LVPECL (4                             | _                                     | _       | _                     | 300                                 | _                               |                      | 0.6                      | D <sub>MAX</sub> ≤<br>700 Mbps | 1.8                   |                                    | _                 | _                 | _                                   | _              | _     |
| ), (9)                                |                                       |         |                       | 300                                 |                                 |                      | 1                        | D <sub>MAX</sub> ><br>700 Mbps | 1.6                   |                                    |                   |                   |                                     |                |       |

Notes to Table 22:

(1) For optimized LVDS receiver performance, the receiver voltage input range must be between 1.0 V to 1.6 V for data rates above 700 Mbps, and 0 V to 1.85 V for data rates below 700 Mbps.

(2) For optimized RSDS receiver performance, the receiver voltage input range must be between 0.25 V to 1.45 V.

(3) For optimized Mini-LVDS receiver performance, the receiver voltage input range must be between 0.3 V to 1.425 V.

- (4) For optimized LVPECL receiver performance, the receiver voltage input range must be between 0.85 V to 1.75 V for data rate above 700 Mbps and 0.45 V to 1.95 V for data rate below 700 Mbps.
- (5) There are no fixed  $V_{ICM}$ ,  $V_{OD}$ , and  $V_{OCM}$  specifications for BLVDS. They depend on the system topology.
- (6) RL range:  $90 \le RL \le 110 \Omega$ .
- (7) The 1.4-V and 1.5-V PCML transceiver I/O standard specifications are described in "Transceiver Performance Specifications" on page 18.
- (8) The minimum VID value is applicable over the entire common mode range, VCM.
- (9) LVPECL is only supported on dedicated clock input pins.
- (10) Differential inputs are powered by VCCPD which requires 2.5 V.

# **Power Consumption**

Altera offers two ways to estimate power consumption for a design—the Excel-based Early Power Estimator and the Quartus<sup>®</sup> II PowerPlay Power Analyzer feature.

- You typically use the interactive Excel-based Early Power Estimator before designing the FPGA to get a magnitude estimate of the device power. The Quartus II PowerPlay Power Analyzer provides better quality estimates based on the specifics of the design after you complete place-and-route. The PowerPlay Power Analyzer can apply a combination of user-entered, simulation-derived, and estimated signal activities that, when combined with detailed circuit models, yields very accurate power estimates.
- **\*** For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*.

| Symbol/<br>Description                                                | Conditions                                                 | Trai | nsceive<br>Grade | r Speed<br>1 | Trai | nsceive<br>Grade | r Speed<br>2 | Trai | Unit            |                          |      |
|-----------------------------------------------------------------------|------------------------------------------------------------|------|------------------|--------------|------|------------------|--------------|------|-----------------|--------------------------|------|
| Description                                                           |                                                            | Min  | Тур              | Max          | Min  | Тур              | Max          | Min  | Тур             | Max                      |      |
|                                                                       | DC Gain<br>Setting = 0                                     |      | 0                | _            | _    | 0                | _            | _    | 0               | —                        | dB   |
|                                                                       | DC Gain<br>Setting = 1                                     | _    | 2                |              | _    | 2                | _            | _    | 2               | _                        | dB   |
| Programmable<br>DC gain                                               | DC Gain<br>Setting = 2                                     | _    | 4                | _            | _    | 4                | _            | _    | 4               | _                        | dB   |
|                                                                       | DC Gain<br>Setting = 3                                     | _    | 6                | _            | _    | 6                | _            | _    | 6               | _                        | dB   |
|                                                                       | DC Gain<br>Setting = 4                                     |      | 8                |              |      | 8                | _            |      | 8               | _                        | dB   |
| Transmitter                                                           |                                                            |      |                  |              |      |                  |              |      |                 |                          |      |
| Supported I/O<br>Standards                                            | _                                                          |      |                  |              | -    | 1.4-V ar         | nd 1.5-V PC  | ML   |                 |                          |      |
| Data rate<br>(Standard PCS)                                           | _                                                          | 600  | _                | 12200        | 600  | _                | 12200        | 600  | _               | 8500/<br>10312.5<br>(24) | Mbps |
| Data rate<br>(10G PCS)                                                | _                                                          | 600  | _                | 14100        | 600  | _                | 12500        | 600  | _               | 8500/<br>10312.5<br>(24) | Mbps |
|                                                                       | 85-Ω<br>setting                                            | _    | 85 ±<br>20%      | _            | _    | 85 ±<br>20%      | _            | _    | 85 ±<br>20%     | —                        | Ω    |
| Differential on-                                                      | 100-Ω<br>setting                                           | _    | 100<br>±<br>20%  | _            | _    | 100<br>±<br>20%  | _            | _    | 100<br>±<br>20% | _                        | Ω    |
| chip termination<br>resistors                                         | 120-Ω<br>setting                                           |      | 120<br>±<br>20%  | _            |      | 120<br>±<br>20%  | _            |      | 120<br>±<br>20% | _                        | Ω    |
|                                                                       | 150-Ω<br>setting                                           | _    | 150<br>±<br>20%  |              |      | 150<br>±<br>20%  | _            |      | 150<br>±<br>20% | _                        | Ω    |
| V <sub>OCM</sub> (AC<br>coupled)                                      | 0.65-V<br>setting                                          | _    | 650              |              | _    | 650              | _            | _    | 650             | —                        | mV   |
| V <sub>OCM</sub> (DC<br>coupled)                                      | _                                                          | _    | 650              | _            | _    | 650              |              | _    | 650             | _                        | mV   |
| Rise time <sup>(7)</sup>                                              | 20% to 80%                                                 | 30   | —                | 160          | 30   | —                | 160          | 30   | —               | 160                      | ps   |
| Fall time <sup>(7)</sup>                                              | 80% to 20%                                                 | 30   |                  | 160          | 30   |                  | 160          | 30   | —               | 160                      | ps   |
| Intra-differential<br>pair skew                                       | Tx V <sub>CM</sub> =<br>0.5 V and<br>slew rate of<br>15 ps | _    | _                | 15           |      |                  | 15           |      | _               | 15                       | ps   |
| Intra-transceiver<br>block transmitter<br>channel-to-<br>channel skew | x6 PMA<br>bonded mode                                      | _    | _                | 120          | _    | _                | 120          | _    |                 | 120                      | ps   |

## Table 23. Transceiver Specifications for Stratix V GX and GS Devices <sup>(1)</sup> (Part 5 of 7)

Table 26 shows the approximate maximum data rate using the 10G PCS.

| Mada (2)            | Transceiver | PMA Width                                | 64            | 40    | 40    | 40   | 32       | 32    |  |
|---------------------|-------------|------------------------------------------|---------------|-------|-------|------|----------|-------|--|
| mode ""             | Speed Grade | PCS Width                                | 64            | 66/67 | 50    | 40   | 64/66/67 | 32    |  |
|                     | 1           | C1, C2, C2L, I2, I2L core speed grade    | 14.1          | 14.1  | 10.69 | 14.1 | 13.6     | 13.6  |  |
|                     | 0           | C1, C2, C2L, I2, I2L core speed grade    | 12.5          | 12.5  | 10.69 | 12.5 | 12.5     | 12.5  |  |
|                     | Z           | C3, I3, I3L<br>core speed grade          | 12.5          | 12.5  | 10.69 | 12.5 | 10.88    | 10.88 |  |
| FIFO or<br>Register |             | C1, C2, C2L, I2, I2L<br>core speed grade |               |       |       |      |          |       |  |
|                     | 3           | C3, I3, I3L<br>core speed grade          | -<br>8.5 Gbps |       |       |      |          |       |  |
|                     |             | C4, I4<br>core speed grade               |               |       |       |      |          |       |  |
|                     |             | I3YY<br>core speed grade                 | 10.3125 Gbps  |       |       |      |          |       |  |

Notes to Table 26:

(1) The maximum data rate is in Gbps.

(2) The Phase Compensation FIFO can be configured in FIFO mode or register mode. In the FIFO mode, the pointers are not fixed, and the latency can vary. In the register mode the pointers are fixed for low latency.

| Symbol/                                                      | Conditions                            | S   | Transceive<br>peed Grade | 2      | S           | Unit         |        |       |
|--------------------------------------------------------------|---------------------------------------|-----|--------------------------|--------|-------------|--------------|--------|-------|
| Description                                                  |                                       | Min | Тур                      | Max    | Min         | Тур          | Max    |       |
| Differential on-chip<br>termination resistors <sup>(7)</sup> | GT channels                           |     | 100                      | _      | _           | 100          | _      | Ω     |
|                                                              | 85- $\Omega$ setting                  | _   | 85 ± 30%                 | _      | _           | 85<br>± 30%  | _      | Ω     |
| Differential on-chip                                         | 100-Ω<br>setting                      | _   | 100<br>± 30%             | _      | _           | 100<br>± 30% | _      | Ω     |
| for GX channels <sup>(19)</sup>                              | 120-Ω<br>setting                      | _   | 120<br>± 30%             | _      | —           | 120<br>± 30% | —      | Ω     |
|                                                              | 150-Ω<br>setting                      | _   | 150<br>± 30%             | _      | _           | 150<br>± 30% | _      | Ω     |
| V <sub>ICM</sub> (AC coupled)                                | GT channels                           | _   | 650                      | _      | —           | 650          | —      | mV    |
|                                                              | VCCR_GXB =<br>0.85 V or<br>0.9 V      | _   | 600                      | _      | _           | 600          | _      | mV    |
| VICM (AC and DC<br>coupled) for GX<br>Channels               | VCCR_GXB =<br>1.0 V full<br>bandwidth | _   | 700                      |        | _           | 700          | _      | mV    |
|                                                              | VCCR_GXB =<br>1.0 V half<br>bandwidth | _   | 750                      | _      | _           | 750          | _      | mV    |
| t <sub>LTR</sub> <sup>(9)</sup>                              | —                                     | _   | —                        | 10     | —           | —            | 10     | μs    |
| t <sub>LTD</sub> <sup>(10)</sup>                             |                                       | 4   |                          |        | 4           | _            | _      | μs    |
| t <sub>LTD_manual</sub> <sup>(11)</sup>                      |                                       | 4   | _                        |        | 4           | _            | _      | μs    |
| t <sub>LTR_LTD_manual</sub> <sup>(12)</sup>                  | —                                     | 15  | —                        | _      | 15          | —            | —      | μs    |
| Run Lenath                                                   | GT channels                           |     | —                        | 72     | —           | —            | 72     | CID   |
|                                                              | GX channels                           |     |                          |        | (8)         |              |        |       |
| CDR PPM                                                      | GT channels                           | _   | —                        | 1000   | —           | —            | 1000   | ± PPM |
|                                                              | GX channels                           |     |                          |        | (8)         |              |        |       |
| Programmable                                                 | GT channels                           | _   |                          | 14     |             | _            | 14     | dB    |
| (AC Gain) <sup>(5)</sup>                                     | GX channels                           |     |                          |        | (8)         |              |        |       |
| Programmable                                                 | GT channels                           | _   |                          | 7.5    | _           |              | 7.5    | dB    |
| DC gain <sup>(6)</sup>                                       | GX channels                           |     |                          |        | (8)         |              |        |       |
| Differential on-chip<br>termination resistors <sup>(7)</sup> | GT channels                           | _   | 100                      | —      | _           | 100          | _      | Ω     |
| Transmitter                                                  |                                       |     |                          |        |             |              |        |       |
| Supported I/O<br>Standards                                   | _                                     |     |                          | 1.4-V  | and 1.5-V P | CML          |        |       |
| Data rate<br>(Standard PCS)                                  | GX channels                           | 600 | _                        | 8500   | 600         |              | 8500   | Mbps  |
| Data rate<br>(10G PCS)                                       | GX channels                           | 600 |                          | 12,500 | 600         |              | 12,500 | Mbps  |

## Table 28. Transceiver Specifications for Stratix V GT Devices (Part 3 of 5)<sup>(1)</sup>

| Symbol                                 | Parameter                                                                                                  | Min  | Тур     | Max                                          | Unit      |
|----------------------------------------|------------------------------------------------------------------------------------------------------------|------|---------|----------------------------------------------|-----------|
| + (3) (4)                              | Input clock cycle-to-cycle jitter ( $f_{REF} \ge 100 \text{ MHz}$ )                                        |      |         | 0.15                                         | UI (p-p)  |
| LINCCJ (0), (1)                        | Input clock cycle-to-cycle jitter (f <sub>REF</sub> < 100 MHz)                                             | -750 |         | +750                                         | ps (p-p)  |
| + (5)                                  | Period Jitter for dedicated clock output (f_{OUT} $\geq$ 100 MHz)                                          | _    | _       | 175 <sup>(1)</sup>                           | ps (p-p)  |
| CUTPJ_DC                               | Period Jitter for dedicated clock output (f <sub>OUT</sub> < 100 MHz)                                      | _    | _       | 17.5 <sup>(1)</sup>                          | mUI (p-p) |
| + (5)                                  | Period Jitter for dedicated clock output in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )               | _    | _       | 250 <sup>(11)</sup> ,<br>175 <sup>(12)</sup> | ps (p-p)  |
| <sup>L</sup> FOUTPJ_DC                 | Period Jitter for dedicated clock output in fractional PLL (f <sub>OUT</sub> < 100 MHz)                    | _    | _       | 25 <sup>(11)</sup> ,<br>17.5 <sup>(12)</sup> | mUI (p-p) |
| + (5)                                  | Cycle-to-Cycle Jitter for a dedicated clock output ( $f_{\text{OUT}} \geq 100 \text{ MHz})$                |      | _       | 175                                          | ps (p-p)  |
| COUTCCJ_DC                             | Cycle-to-Cycle Jitter for a dedicated clock output $(f_{OUT} < 100 \text{ MHz})$                           |      | _       | 17.5                                         | mUI (p-p) |
| + (5)                                  | Cycle-to-cycle Jitter for a dedicated clock output in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )     |      | _       | 250 <sup>(11)</sup> ,<br>175 <sup>(12)</sup> | ps (p-p)  |
| FOUTCCJ_DC                             | Cycle-to-cycle Jitter for a dedicated clock output in fractional PLL ( $f_{OUT} < 100 \text{ MHz}$ )+      |      | _       | 25 <sup>(11)</sup> ,<br>17.5 <sup>(12)</sup> | mUI (p-p) |
| t <sub>outpj 10</sub> (5),             | Period Jitter for a clock output on a regular I/O in integer PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )         |      | _       | 600                                          | ps (p-p)  |
| (8)                                    | Period Jitter for a clock output on a regular I/O $(f_{OUT} < 100 \text{ MHz})$                            |      | _       | 60                                           | mUI (p-p) |
| t <sub>foutpj 10</sub> <sup>(5),</sup> | Period Jitter for a clock output on a regular I/O in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )      | _    | _       | 600 <sup>(10)</sup>                          | ps (p-p)  |
| (8), (11)                              | Period Jitter for a clock output on a regular I/O in fractional PLL (f <sub>OUT</sub> < 100 MHz)           | _    | _       | 60 <sup>(10)</sup>                           | mUI (p-p) |
| t <sub>outccj_io</sub> (5),            | Cycle-to-cycle Jitter for a clock output on a regular I/O in integer PLL ( $f_{OUT} \geq 100 \mbox{ MHz})$ | _    | _       | 600                                          | ps (p-p)  |
| (8)                                    | Cycle-to-cycle Jitter for a clock output on a regular I/O in integer PLL (f <sub>OUT</sub> < 100 MHz)      | _    | _       | 60 <sup>(10)</sup>                           | mUI (p-p) |
| t <sub>FOUTCCJ 10</sub> (5),           | Cycle-to-cycle Jitter for a clock output on a regular I/O in fractional PLL ( $f_{OUT} \ge 100$ MHz)       |      | _       | 600 <sup>(10)</sup>                          | ps (p-p)  |
| (8), (11)                              | Cycle-to-cycle Jitter for a clock output on a regular I/O in fractional PLL (f <sub>OUT</sub> < 100 MHz)   | _    | _       | 60                                           | mUI (p-p) |
| t <sub>CASC OUTPJ DC</sub>             | Period Jitter for a dedicated clock output in cascaded PLLs ( $f_{OUT} \ge 100 \text{ MHz}$ )              | _    | _       | 175                                          | ps (p-p)  |
| (5), (6)                               | Period Jitter for a dedicated clock output in cascaded PLLs ( $f_{OUT}$ < 100 MHz)                         | _    | _       | 17.5                                         | mUI (p-p) |
| f <sub>DRIFT</sub>                     | Frequency drift after PFDENA is disabled for a duration of 100 $\mu s$                                     |      | _       | ±10                                          | %         |
| dK <sub>BIT</sub>                      | Bit number of Delta Sigma Modulator (DSM)                                                                  | 8    | 24      | 32                                           | Bits      |
| k <sub>VALUE</sub>                     | Numerator of Fraction                                                                                      | 128  | 8388608 | 2147483648                                   | —         |

Table 31. PLL Specifications for Stratix V Devices (Part 2 of 3)

# **Periphery Performance**

This section describes periphery performance, including high-speed I/O and external memory interface.

I/O performance supports several system interfaces, such as the **LVDS** high-speed I/O interface, external memory interface, and the **PCI/PCI-X** bus interface. General-purpose I/O standards such as 3.3-, 2.5-, 1.8-, and 1.5-**LVTTL/LVCMOS** are capable of a typical 167 MHz and 1.2-**LVCMOS** at 100 MHz interfacing frequency with a 10 pF load.

The actual achievable frequency depends on design- and system-specific factors. Ensure proper timing closure in your design and perform HSPICE/IBIS simulations based on your specific design and system setup to determine the maximum achievable frequency in your system.

## **High-Speed I/O Specification**

Table 36 lists high-speed I/O timing for Stratix V devices.

Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 1 of 4)

| Symbol                                                                                                 | Conditions                                 | C1  |     |     | C2, C2L, I2, I2L |     |     | C3, I3, I3L, I3YY |     |            | C4,14 |     |            | 11   |
|--------------------------------------------------------------------------------------------------------|--------------------------------------------|-----|-----|-----|------------------|-----|-----|-------------------|-----|------------|-------|-----|------------|------|
| Symbol                                                                                                 | Conditions                                 | Min | Тур | Max | Min              | Тур | Max | Min               | Тур | Max        | Min   | Тур | Max        | UNIT |
| f <sub>HSCLK_in</sub> (input<br>clock<br>frequency)<br>True<br>Differential<br>I/O Standards           | Clock boost factor<br>W = 1 to 40 $^{(4)}$ | 5   | _   | 800 | 5                |     | 800 | 5                 |     | 625        | 5     |     | 525        | MHz  |
| f <sub>HSCLK_in</sub> (input<br>clock<br>frequency)<br>Single Ended<br>I/O<br>Standards <sup>(3)</sup> | Clock boost factor<br>W = 1 to 40 $^{(4)}$ | 5   |     | 800 | 5                |     | 800 | 5                 |     | 625        | 5     |     | 525        | MHz  |
| f <sub>HSCLK_in</sub> (input<br>clock<br>frequency)<br>Single Ended<br>I/O Standards                   | Clock boost factor<br>W = 1 to 40 $^{(4)}$ | 5   | _   | 520 | 5                |     | 520 | 5                 | _   | 420        | 5     | _   | 420        | MHz  |
| f <sub>HSCLK_OUT</sub><br>(output clock<br>frequency)                                                  | _                                          | 5   | _   | 800 | 5                | _   | 800 | 5                 | _   | 625<br>(5) | 5     | _   | 525<br>(5) | MHz  |

|                                                                                | 0                                                                                                           | C1  |     | C2,  | C2, C2L, I2, I2L |     | C3, I3, I3L, I3YY |     |     | C4,14 |     |     |      |      |
|--------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----|-----|------|------------------|-----|-------------------|-----|-----|-------|-----|-----|------|------|
| Symbol                                                                         | Conditions                                                                                                  | Min | Тур | Max  | Min              | Тур | Max               | Min | Тур | Max   | Min | Тур | Max  | Unit |
| t <sub>duty</sub>                                                              | Transmitter<br>output clock duty<br>cycle for both<br>True and<br>Emulated<br>Differential I/O<br>Standards | 45  | 50  | 55   | 45               | 50  | 55                | 45  | 50  | 55    | 45  | 50  | 55   | %    |
|                                                                                | True Differential<br>I/O Standards                                                                          | _   | _   | 160  | _                | _   | 160               | _   | _   | 200   | _   | _   | 200  | ps   |
| t <sub>rise</sub> & t <sub>fall</sub>                                          | Emulated<br>Differential I/O<br>Standards with<br>three external<br>output resistor<br>networks             |     |     | 250  |                  |     | 250               |     |     | 250   |     |     | 300  | ps   |
| TCCS                                                                           | True Differential<br>I/O Standards                                                                          | _   | _   | 150  | _                | _   | 150               | _   | _   | 150   | _   | _   | 150  | ps   |
|                                                                                | Emulated<br>Differential I/O<br>Standards                                                                   |     |     | 300  |                  |     | 300               | _   |     | 300   |     |     | 300  | ps   |
| Receiver                                                                       |                                                                                                             |     |     |      |                  |     |                   |     |     |       |     |     |      |      |
|                                                                                | SERDES factor J<br>= 3 to 10 (11), (12),<br>(13), (14), (15), (16)                                          | 150 |     | 1434 | 150              | _   | 1434              | 150 | _   | 1250  | 150 | _   | 1050 | Mbps |
| True<br>Differential<br>I/O Standards<br>- f <sub>HSDRDPA</sub><br>(data rate) | SERDES factor J<br>≥ 4<br>LVDS RX with<br>DPA (12), (14), (15),<br>(16)                                     | 150 | _   | 1600 | 150              | _   | 1600              | 150 | _   | 1600  | 150 | _   | 1250 | Mbps |
|                                                                                | SERDES factor J<br>= 2,<br>uses DDR<br>Registers                                                            | (6) |     | (7)  | (6)              | _   | (7)               | (6) | _   | (7)   | (6) | _   | (7)  | Mbps |
|                                                                                | SERDES factor J<br>= 1,<br>uses SDR<br>Register                                                             | (6) | _   | (7)  | (6)              | _   | (7)               | (6) | _   | (7)   | (6) |     | (7)  | Mbps |

## Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 3 of 4)



#### Figure 13. FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is >1 (1), (2)

#### Notes to Figure 13:

- (1) Use this timing waveform and parameters when the DCLK-to-DATA [] ratio is >1. To find out the DCLK-to-DATA [] ratio for your system, refer to Table 49 on page 55.
- (2) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic high levels. When nCONFIG is pulled low, a reconfiguration cycle begins.
- (3) After power-up, the Stratix V device holds nSTATUS low for the time as specified by the POR delay.
- (4) After power-up, before and during configuration, CONF\_DONE is low.
- (5) Do not leave DCLK floating after configuration. You can drive it high or low, whichever is more convenient.
- (6) "r" denotes the DCLK-to-DATA [] ratio. For the DCLK-to-DATA [] ratio based on the decompression and the design security feature enable settings, refer to Table 49 on page 55.
- (7) If needed, pause DCLK by holding it low. When DCLK restarts, the external host must provide data on the DATA [31..0] pins prior to sending the first DCLK rising edge.
- (8) To ensure a successful configuration, send the entire configuration data to the Stratix V device. CONF\_DONE is released high after the Stratix V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- (9) After the option bit to enable the INIT DONE pin is configured into the device, the INIT DONE goes low.

Table 51 lists the timing parameters for Stratix V devices for FPP configuration when the DCLK-to-DATA [] ratio is more than 1.

| Table 51. | <b>FPP</b> Timing | Parameters f | or Stratix V | <b>Devices When</b> | the DCLK-te | o-DATA[] Ratio                        | is >1 ( | 1) |
|-----------|-------------------|--------------|--------------|---------------------|-------------|---------------------------------------|---------|----|
|           |                   |              | •••••••      |                     |             | • • • • • • • • • • • • • • • • • • • |         |    |

| Symbol                 | Parameter                                         | Minimum                                                          | Maximum              | Units |
|------------------------|---------------------------------------------------|------------------------------------------------------------------|----------------------|-------|
| t <sub>CF2CD</sub>     | nCONFIG low to CONF_DONE low                      | —                                                                | 600                  | ns    |
| t <sub>CF2ST0</sub>    | nCONFIG low to nSTATUS low                        | —                                                                | 600                  | ns    |
| t <sub>CFG</sub>       | nCONFIG low pulse width                           | 2                                                                |                      | μS    |
| t <sub>STATUS</sub>    | nSTATUS low pulse width                           | 268                                                              | 1,506 <sup>(2)</sup> | μS    |
| t <sub>CF2ST1</sub>    | nCONFIG high to nSTATUS high                      | —                                                                | 1,506 <sup>(2)</sup> | μS    |
| t <sub>CF2CK</sub> (5) | nCONFIG high to first rising edge on DCLK         | 1,506                                                            |                      | μS    |
| t <sub>ST2CK</sub> (5) | nSTATUS high to first rising edge of DCLK         | 2                                                                |                      | μS    |
| t <sub>DSU</sub>       | DATA [] setup time before rising edge on DCLK     | 5.5                                                              |                      | ns    |
| t <sub>DH</sub>        | DATA [] hold time after rising edge on DCLK       | N-1/f <sub>DCLK</sub> (5)                                        |                      | S     |
| t <sub>CH</sub>        | DCLK high time                                    | $0.45\times 1/f_{MAX}$                                           |                      | S     |
| t <sub>CL</sub>        | DCLK low time                                     | $0.45\times 1/f_{MAX}$                                           |                      | S     |
| t <sub>CLK</sub>       | DCLK period                                       | 1/f <sub>MAX</sub>                                               |                      | S     |
| f                      | DCLK frequency (FPP ×8/×16)                       | —                                                                | 125                  | MHz   |
| IMAX                   | DCLK frequency (FPP ×32)                          | —                                                                | 100                  | MHz   |
| t <sub>R</sub>         | Input rise time                                   | —                                                                | 40                   | ns    |
| t <sub>F</sub>         | Input fall time                                   | —                                                                | 40                   | ns    |
| t <sub>CD2UM</sub>     | CONF_DONE high to user mode <sup>(3)</sup>        | 175                                                              | 437                  | μS    |
| t <sub>CD2CU</sub>     | CONF_DONE high to CLKUSR enabled                  | 4 × maximum<br>DCLK period                                       | _                    | _     |
| t <sub>CD2UMC</sub>    | CONF_DONE high to user mode with CLKUSR option on | t <sub>CD2CU</sub> +<br>(8576 × CLKUSR<br>period) <sup>(4)</sup> | _                    | _     |

#### Notes to Table 51:

- (1) Use these timing parameters when you use the decompression and design security features.
- (2) You can obtain this value if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width.
- (3) The minimum and maximum numbers apply only if you use the internal oscillator as the clock source for initializing the device.
- (4) To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the Initialization section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.
- (5) N is the DCLK-to-DATA ratio and  $f_{\text{DCLK}}$  is the DCLK frequency the system is operating.
- (6) If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification.

# **Remote System Upgrades**

Table 56 lists the timing parameter specifications for the remote system upgrade circuitry.

| Table 56. Remote System Upgrade Circuitry Timing Specificatio |
|---------------------------------------------------------------|
|---------------------------------------------------------------|

| Parameter                               | Minimum | Maximum | Unit |
|-----------------------------------------|---------|---------|------|
| t <sub>RU_nCONFIG</sub> <sup>(1)</sup>  | 250     | —       | ns   |
| t <sub>RU_nRSTIMER</sub> <sup>(2)</sup> | 250     | _       | ns   |

#### Notes to Table 56:

- (1) This is equivalent to strobing the reconfiguration input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the Remote System Upgrade State Machine section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.
- (2) This is equivalent to strobing the reset\_timer input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the User Watchdog Timer section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.

# **User Watchdog Internal Circuitry Timing Specification**

Table 57 lists the operating range of the 12.5-MHz internal oscillator.

## Table 57. 12.5-MHz Internal Oscillator Specifications

| Minimum | Typical | Maximum | Units |
|---------|---------|---------|-------|
| 5.3     | 7.9     | 12.5    | MHz   |

# I/O Timing

Altera offers two ways to determine I/O timing—the Excel-based I/O Timing and the Quartus II Timing Analyzer.

Excel-based I/O timing provides pin timing performance for each device density and speed grade. The data is typically used prior to designing the FPGA to get an estimate of the timing budget as part of the link timing analysis. The Quartus II Timing Analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after you complete place-and-route.

 You can download the Excel-based I/O Timing spreadsheet from the Stratix V Devices Documentation web page.

# **Programmable IOE Delay**

Table 58 lists the Stratix V IOE programmable delay settings.

Table 58. IOE Programmable Delay for Stratix V Devices (Part 1 of 2)

| Deremeter | Available | Min           | Fast       | Model      |       |       |       | Slow N | lodel |             |       |      |
|-----------|-----------|---------------|------------|------------|-------|-------|-------|--------|-------|-------------|-------|------|
| (1)       | Settings  | 0ffset<br>(2) | Industrial | Commercial | C1    | C2    | C3    | C4     | 12    | 13,<br>13YY | 14    | Unit |
| D1        | 64        | 0             | 0.464      | 0.493      | 0.838 | 0.838 | 0.924 | 1.011  | 0.844 | 0.921       | 1.006 | ns   |
| D2        | 32        | 0             | 0.230      | 0.244      | 0.415 | 0.415 | 0.459 | 0.503  | 0.417 | 0.456       | 0.500 | ns   |

| Paramotor | Availabla | Min                  | Fast       | Model      |       |       |       | Slow N | lodel |             |       |      |
|-----------|-----------|----------------------|------------|------------|-------|-------|-------|--------|-------|-------------|-------|------|
| (1)       | Settings  | <b>Offset</b><br>(2) | Industrial | Commercial | C1    | C2    | C3    | C4     | 12    | 13,<br>13YY | 14    | Unit |
| D3        | 8         | 0                    | 1.587      | 1.699      | 2.793 | 2.793 | 2.992 | 3.192  | 2.811 | 3.047       | 3.257 | ns   |
| D4        | 64        | 0                    | 0.464      | 0.492      | 0.838 | 0.838 | 0.924 | 1.011  | 0.843 | 0.920       | 1.006 | ns   |
| D5        | 64        | 0                    | 0.464      | 0.493      | 0.838 | 0.838 | 0.924 | 1.011  | 0.844 | 0.921       | 1.006 | ns   |
| D6        | 32        | 0                    | 0.229      | 0.244      | 0.415 | 0.415 | 0.458 | 0.503  | 0.418 | 0.456       | 0.499 | ns   |

| Table 58. | IOE Pro | grammable De | lay for | Stratix V | V Devices | (Part 2 of 2 | ) |
|-----------|---------|--------------|---------|-----------|-----------|--------------|---|
|-----------|---------|--------------|---------|-----------|-----------|--------------|---|

#### Notes to Table 58:

(1) You can set this value in the Quartus II software by selecting D1, D2, D3, D5, and D6 in the Assignment Name column of Assignment Editor.

(2) Minimum offset does not include the intrinsic delay.

# **Programmable Output Buffer Delay**

Table 59 lists the delay chain settings that control the rising and falling edge delays of the output buffer. The default delay is 0 ps.

| Symbol  | Parameter                  | Typical     | Unit |
|---------|----------------------------|-------------|------|
|         |                            | 0 (default) | ps   |
| D       | Rising and/or falling edge | 25          | ps   |
| DOUTBUF | delay                      | 50          | ps   |
|         |                            | 75          | ps   |

Note to Table 59:

(1) You can set the programmable output buffer delay in the Quartus II software by setting the Output Buffer Delay Control assignment to either positive, negative, or both edges, with the specific values stated here (in ps) for the Output Buffer Delay assignment.

# Glossary

Table 60 lists the glossary for this chapter.

Table 60. Glossary (Part 1 of 4)

| Letter | Subject              | Definitions                                                                                                   |
|--------|----------------------|---------------------------------------------------------------------------------------------------------------|
| Α      |                      |                                                                                                               |
| В      | —                    | —                                                                                                             |
| С      |                      |                                                                                                               |
| D      | —                    | _                                                                                                             |
| E      | —                    | _                                                                                                             |
|        | f <sub>HSCLK</sub>   | Left and right PLL input clock frequency.                                                                     |
| F      | f <sub>HSDR</sub>    | High-speed I/O block—Maximum and minimum <b>LVDS</b> data transfer rate (f <sub>HSDR</sub> = 1/TUI), non-DPA. |
|        | f <sub>hsdrdpa</sub> | High-speed I/O block—Maximum and minimum <b>LVDS</b> data transfer rate (f <sub>HSDRDPA</sub> = 1/TUI), DPA.  |

| Table 60. | Glossary | (Part 3 of 4) |
|-----------|----------|---------------|
|-----------|----------|---------------|

| Letter | Subject                                               | Definitions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|--------|-------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|        | SW (sampling<br>window)                               | Timing Diagram—the period of time during which the data must be valid in order to capture it correctly. The setup and hold times determine the ideal strobe position within the sampling window, as shown:         Bit Time         0.5 x TCCS       RSKM         Sampling Window       RSKM         0.5 x TCCS       RSKM                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| S      | Single-ended<br>voltage<br>referenced I/O<br>standard | The JEDEC standard for <b>SSTL</b> and <b>HSTL</b> I/O defines both the AC and DC input signal values.<br>The AC values indicate the voltage levels at which the receiver must meet its timing<br>specifications. The DC values indicate the voltage levels at which the final logic state of the<br>receiver is unambiguously defined. After the receiver input has crossed the AC value, the<br>receiver changes to the new logic state.<br>The new logic state is then maintained as long as the input stays beyond the DC threshold.<br>This approach is intended to provide predictable receiver timing in the presence of input<br>waveform ringing:<br><i>Single-Ended Voltage Referenced I/O Standard</i><br> |  |  |
|        | t <sub>C</sub>                                        | High-speed receiver and transmitter input and output clock period.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
|        | TCCS (channel-<br>to-channel-skew)                    | The timing difference between the fastest and slowest output edges, including $t_{CO}$ variation<br>and clock skew, across channels driven by the same PLL. The clock is included in the TCCS<br>measurement (refer to the <i>Timing Diagram</i> figure under <b>SW</b> in this table).                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
|        | t <sub>duty</sub>                                     | High-speed I/O block—Duty cycle on the high-speed transmitter output clock.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| т      |                                                       | <b>Timing Unit Interval (TUI)</b><br>The timing budget allowed for skew, propagation delays, and the data sampling window.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|        |                                                       | (TUI = 1/(receiver input clock frequency multiplication factor) = $t_c/w$ )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|        | t <sub>FALL</sub>                                     | Signal high-to-low transition time (80-20%)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|        | t <sub>INCCJ</sub>                                    | Cycle-to-cycle jitter tolerance on the PLL clock input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
|        | t <sub>outpj_i0</sub>                                 | Period jitter on the general purpose I/O driven by a PLL.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
|        | t <sub>outpj_dc</sub>                                 | Period jitter on the dedicated clock output driven by a PLL.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
|        | t <sub>RISE</sub>                                     | Signal low-to-high transition time (20-80%)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| U      | —                                                     | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |

| Letter | Subject              | Definitions                                                                                                                                                      |  |
|--------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|        | V <sub>CM(DC)</sub>  | DC common mode input voltage.                                                                                                                                    |  |
|        | V <sub>ICM</sub>     | Input common mode voltage—The common mode of the differential signal at the receiver.                                                                            |  |
|        | V <sub>ID</sub>      | Input differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver.     |  |
|        | V <sub>DIF(AC)</sub> | AC differential input voltage—Minimum AC input differential voltage required for switching.                                                                      |  |
|        | V <sub>DIF(DC)</sub> | DC differential input voltage— Minimum DC input differential voltage required for switching.                                                                     |  |
|        | V <sub>IH</sub>      | Voltage input high—The minimum positive voltage applied to the input which is accepted by the device as a logic high.                                            |  |
|        | V <sub>IH(AC)</sub>  | High-level AC input voltage                                                                                                                                      |  |
|        | V <sub>IH(DC)</sub>  | High-level DC input voltage                                                                                                                                      |  |
| V      | V <sub>IL</sub>      | Voltage input low—The maximum positive voltage applied to the input which is accepted by the device as a logic low.                                              |  |
|        | V <sub>IL(AC)</sub>  | Low-level AC input voltage                                                                                                                                       |  |
|        | V <sub>IL(DC)</sub>  | Low-level DC input voltage                                                                                                                                       |  |
|        | V <sub>OCM</sub>     | Output common mode voltage—The common mode of the differential signal at the transmitter.                                                                        |  |
|        | V <sub>OD</sub>      | Output differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the transmitter. |  |
|        | V <sub>SWING</sub>   | Differential input voltage                                                                                                                                       |  |
|        | V <sub>X</sub>       | Input differential cross point voltage                                                                                                                           |  |
|        | V <sub>OX</sub>      | Output differential cross point voltage                                                                                                                          |  |
| W      | W                    | High-speed I/O block—clock boost factor                                                                                                                          |  |
| X      |                      |                                                                                                                                                                  |  |
| Y      | —                    | —                                                                                                                                                                |  |
| Z      |                      |                                                                                                                                                                  |  |

## Table 60. Glossary (Part 4 of 4)

 Table 61. Document Revision History (Part 3 of 3)

| Date          | Version | Changes                                                                                                                                                                                                                             |  |
|---------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|               |         | ■ Updated Table 2, Table 6, Table 7, Table 20, Table 23, Table 27, Table 47, Table 60                                                                                                                                               |  |
| May 2013      | 2.7     | Added Table 24, Table 48                                                                                                                                                                                                            |  |
|               |         | <ul> <li>Updated Figure 9, Figure 10, Figure 11, Figure 12</li> </ul>                                                                                                                                                               |  |
| February 2013 | 26      | <ul> <li>Updated Table 7, Table 9, Table 20, Table 23, Table 27, Table 30, Table 31, Table 35,<br/>Table 46</li> </ul>                                                                                                              |  |
|               |         | Updated "Maximum Allowed Overshoot and Undershoot Voltage"                                                                                                                                                                          |  |
|               | 2.5     | <ul> <li>Updated Table 3, Table 6, Table 7, Table 8, Table 23, Table 24, Table 25, Table 27,<br/>Table 30, Table 32, Table 35</li> </ul>                                                                                            |  |
|               |         | Added Table 33                                                                                                                                                                                                                      |  |
|               |         | <ul> <li>Added "Fast Passive Parallel Configuration Timing"</li> </ul>                                                                                                                                                              |  |
|               |         | <ul> <li>Added "Active Serial Configuration Timing"</li> </ul>                                                                                                                                                                      |  |
| December 2012 |         | <ul> <li>Added "Passive Serial Configuration Timing"</li> </ul>                                                                                                                                                                     |  |
|               |         | <ul> <li>Added "Remote System Upgrades"</li> </ul>                                                                                                                                                                                  |  |
|               |         | <ul> <li>Added "User Watchdog Internal Circuitry Timing Specification"</li> </ul>                                                                                                                                                   |  |
|               |         | Added "Initialization"                                                                                                                                                                                                              |  |
|               |         | Added "Raw Binary File Size"                                                                                                                                                                                                        |  |
|               | 2.4     | <ul> <li>Added Figure 1, Figure 2, and Figure 3.</li> </ul>                                                                                                                                                                         |  |
| June 2012     |         | <ul> <li>Updated Table 1, Table 2, Table 3, Table 6, Table 11, Table 22, Table 23, Table 27, Table 29, Table 30, Table 31, Table 32, Table 35, Table 38, Table 39, Table 40, Table 41, Table 43, Table 56, and Table 59.</li> </ul> |  |
|               |         | <ul> <li>Various edits throughout to fix bugs.</li> </ul>                                                                                                                                                                           |  |
|               |         | Changed title of document to <i>Stratix V Device Datasheet</i> .                                                                                                                                                                    |  |
|               |         | <ul> <li>Removed document from the Stratix V handbook and made it a separate document.</li> </ul>                                                                                                                                   |  |
| February 2012 | 2.3     | ■ Updated Table 1–22, Table 1–29, Table 1–31, and Table 1–31.                                                                                                                                                                       |  |
| December 2011 | 2.2     | ■ Added Table 2–31.                                                                                                                                                                                                                 |  |
|               |         | ■ Updated Table 2–28 and Table 2–34.                                                                                                                                                                                                |  |
| November 2011 | 2.1     | <ul> <li>Added Table 2–2 and Table 2–21 and updated Table 2–5 with information about<br/>Stratix V GT devices.</li> </ul>                                                                                                           |  |
|               |         | <ul> <li>Updated Table 2–11, Table 2–13, Table 2–20, and Table 2–25.</li> </ul>                                                                                                                                                     |  |
|               |         | <ul> <li>Various edits throughout to fix SPRs.</li> </ul>                                                                                                                                                                           |  |
|               | 2.0     | ■ Updated Table 2–4, Table 2–18, Table 2–19, Table 2–21, Table 2–22, Table 2–23, and Table 2–24.                                                                                                                                    |  |
| May 2011      |         | <ul> <li>Updated the "DQ Logic Block and Memory Output Clock Jitter Specifications" title.</li> </ul>                                                                                                                               |  |
|               |         | Chapter moved to Volume 1.                                                                                                                                                                                                          |  |
|               |         | <ul> <li>Minor text edits.</li> </ul>                                                                                                                                                                                               |  |
| December 2010 | 1.1     | ■ Updated Table 1–2, Table 1–4, Table 1–19, and Table 1–23.                                                                                                                                                                         |  |
|               |         | <ul> <li>Converted chapter to the new template.</li> </ul>                                                                                                                                                                          |  |
|               |         | <ul> <li>Minor text edits.</li> </ul>                                                                                                                                                                                               |  |
| July 2010     | 1.0     | Initial release.                                                                                                                                                                                                                    |  |