# E·XFL

## Intel - 5SGXMA3H1F35I2N Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Obsolete                                                   |
|--------------------------------|------------------------------------------------------------|
| Number of LABs/CLBs            | 128300                                                     |
| Number of Logic Elements/Cells | 340000                                                     |
| Total RAM Bits                 | 19456000                                                   |
| Number of I/O                  | 600                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 0.87V ~ 0.93V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                         |
| Package / Case                 | 1152-BBGA, FCBGA                                           |
| Supplier Device Package        | 1152-FBGA (35x35)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5sgxma3h1f35i2n |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

This section lists the functional operating limits for the AC and DC parameters for Stratix V devices. Table 6 lists the steady-state voltage and current values expected from Stratix V devices. Power supply ramps must all be strictly monotonic, without plateaus.

Table 6. Recommended Operating Conditions for Stratix V Devices (Part 1 of 2)

| Symbol                           | Description                                                                                                       | Condition  | Min <sup>(4)</sup> | Тур  | Max <sup>(4)</sup> | Unit |
|----------------------------------|-------------------------------------------------------------------------------------------------------------------|------------|--------------------|------|--------------------|------|
|                                  | Core voltage and periphery circuitry power supply (C1, C2, I2, and I3YY speed grades)                             | _          | 0.87               | 0.9  | 0.93               | V    |
| V <sub>CC</sub>                  | Core voltage and periphery circuitry power supply (C2L, C3, C4, I2L, I3, I3L, and I4 speed grades) <sup>(3)</sup> | _          | 0.82               | 0.85 | 0.88               | V    |
| V <sub>CCPT</sub>                | Power supply for programmable power technology                                                                    | _          | 1.45               | 1.50 | 1.55               | V    |
| V <sub>CC_AUX</sub>              | Auxiliary supply for the programmable power technology                                                            | _          | 2.375              | 2.5  | 2.625              | V    |
| VI (1)                           | I/O pre-driver (3.0 V) power supply                                                                               | _          | 2.85               | 3.0  | 3.15               | V    |
| V <sub>CCPD</sub> <sup>(1)</sup> | I/O pre-driver (2.5 V) power supply                                                                               | _          | 2.375              | 2.5  | 2.625              | V    |
|                                  | I/O buffers (3.0 V) power supply                                                                                  |            | 2.85               | 3.0  | 3.15               | V    |
|                                  | I/O buffers (2.5 V) power supply                                                                                  | _          | 2.375              | 2.5  | 2.625              | V    |
|                                  | I/O buffers (1.8 V) power supply                                                                                  |            | 1.71               | 1.8  | 1.89               | V    |
| V <sub>CCIO</sub>                | I/O buffers (1.5 V) power supply                                                                                  | _          | 1.425              | 1.5  | 1.575              | V    |
|                                  | I/O buffers (1.35 V) power supply                                                                                 | _          | 1.283              | 1.35 | 1.45               | V    |
|                                  | I/O buffers (1.25 V) power supply                                                                                 | _          | 1.19               | 1.25 | 1.31               | V    |
|                                  | I/O buffers (1.2 V) power supply                                                                                  | _          | 1.14               | 1.2  | 1.26               | V    |
|                                  | Configuration pins (3.0 V) power supply                                                                           | _          | 2.85               | 3.0  | 3.15               | V    |
| V <sub>CCPGM</sub>               | Configuration pins (2.5 V) power supply                                                                           | _          | 2.375              | 2.5  | 2.625              | V    |
|                                  | Configuration pins (1.8 V) power supply                                                                           | _          | 1.71               | 1.8  | 1.89               | V    |
| V <sub>CCA_FPLL</sub>            | PLL analog voltage regulator power supply                                                                         | _          | 2.375              | 2.5  | 2.625              | V    |
| V <sub>CCD_FPLL</sub>            | PLL digital voltage regulator power supply                                                                        | _          | 1.45               | 1.5  | 1.55               | V    |
| V <sub>CCBAT</sub> (2)           | Battery back-up power supply (For design security volatile key register)                                          | _          | 1.2                | _    | 3.0                | V    |
| VI                               | DC input voltage                                                                                                  | _          | -0.5               | _    | 3.6                | V    |
| V <sub>0</sub>                   | Output voltage                                                                                                    | —          | 0                  | —    | V <sub>CCIO</sub>  | V    |
| т                                | Operating junction temperature                                                                                    | Commercial | 0                  | —    | 85                 | °C   |
| TJ                               | Operating junction temperature                                                                                    | Industrial | -40                | _    | 100                | °C   |

Table 8 shows the transceiver power supply voltage requirements for various conditions.

**Table 8. Transceiver Power Supply Voltage Requirements** 

| Conditions                                                          | Core Speed Grade                  | VCCR_GXB &<br>VCCT_GXB <sup>(2)</sup> | VCCA_GXB | VCCH_GXB | Unit |
|---------------------------------------------------------------------|-----------------------------------|---------------------------------------|----------|----------|------|
| If BOTH of the following conditions are true:                       | All                               | 1.05                                  |          |          |      |
| <ul> <li>Data rate &gt; 10.3 Gbps.</li> <li>DFE is used.</li> </ul> | All                               | 1.05                                  |          |          |      |
| If ANY of the following conditions are true <sup>(1)</sup> :        |                                   |                                       | 3.0      |          |      |
| ATX PLL is used.                                                    |                                   |                                       |          |          |      |
| ■ Data rate > 6.5Gbps.                                              | All                               | 1.0                                   |          |          |      |
| ■ DFE (data rate ≤<br>10.3 Gbps), AEQ, or<br>EyeQ feature is used.  |                                   |                                       |          | 1.5      | V    |
| If ALL of the following                                             | C1, C2, I2, and I3YY              | 0.90                                  | 2.5      |          |      |
| <ul><li>conditions are true:</li><li>ATX PLL is not used.</li></ul> |                                   |                                       |          |          |      |
| ■ Data rate ≤ 6.5Gbps.                                              | C2L, C3, C4, I2L, I3, I3L, and I4 | 0.85                                  | 2.5      |          |      |
| <ul> <li>DFE, AEQ, and EyeQ are<br/>not used.</li> </ul>            |                                   |                                       |          |          |      |

#### Notes to Table 8:

(1) Choose this power supply voltage requirement option if you plan to upgrade your design later with any of the listed conditions.

(2) If the VCCR\_GXB and VCCT\_GXB supplies are set to 1.0 V or 1.05 V, they cannot be shared with the VCC core supply. If the VCCR\_GXB and VCCT\_GXB are set to either 0.90 V or 0.85 V, they can be shared with the VCC core supply.

## **DC Characteristics**

This section lists the supply current, I/O pin leakage current, input pin capacitance, on-chip termination tolerance, and hot socketing specifications.

#### **Supply Current**

Supply current is the current drawn from the respective power rails used for power budgeting. Use the Excel-based Early Power Estimator (EPE) to get supply current estimates for your design because these currents vary greatly with the resources you use.

For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*.

#### I/O Pin Leakage Current

Table 9 lists the Stratix V I/O pin leakage current specifications.

| Table 9. I/ | 0 Pin Leakage | <b>Current for Stratix </b> | / Devices <sup>(1)</sup> |
|-------------|---------------|-----------------------------|--------------------------|
|-------------|---------------|-----------------------------|--------------------------|

| Symbol          | Description        | Conditions                          | Min | Тур | Max | Unit |
|-----------------|--------------------|-------------------------------------|-----|-----|-----|------|
| I <sub>I</sub>  | Input pin          | $V_I = 0 V \text{ to } V_{CCIOMAX}$ | -30 | —   | 30  | μA   |
| I <sub>0Z</sub> | Tri-stated I/O pin | $V_0 = 0 V$ to $V_{CCIOMAX}$        | -30 |     | 30  | μA   |

#### Note to Table 9:

(1) If  $V_0 = V_{CCIO}$  to  $V_{CCIOMax}$ , 100  $\mu$ A of leakage current per I/O is expected.

#### **Bus Hold Specifications**

Table 10 lists the Stratix V device family bus hold specifications.

Table 10. Bus Hold Parameters for Stratix V Devices

|                               |                   |                                                |       |       |       |       | Va    | CI0   | -     |       | -     |       |    |
|-------------------------------|-------------------|------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|----|
| Parameter                     | Symbol            | Conditions                                     | 1.2   | 1.2 V |       | 1.5 V |       | 1.8 V |       | 2.5 V |       | 3.0 V |    |
|                               |                   |                                                | Min   | Max   |    |
| Low<br>sustaining<br>current  | I <sub>SUSL</sub> | V <sub>IN</sub> > V <sub>IL</sub><br>(maximum) | 22.5  | _     | 25.0  | _     | 30.0  | _     | 50.0  | _     | 70.0  | _     | μA |
| High<br>sustaining<br>current | I <sub>SUSH</sub> | V <sub>IN</sub> < V <sub>IH</sub><br>(minimum) | -22.5 | _     | -25.0 | _     | -30.0 | _     | -50.0 | _     | -70.0 | _     | μA |
| Low<br>overdrive<br>current   | I <sub>odl</sub>  | $0V < V_{IN} < V_{CCIO}$                       | _     | 120   | _     | 160   | _     | 200   | _     | 300   | _     | 500   | μA |
| High<br>overdrive<br>current  | I <sub>odh</sub>  | 0V < V <sub>IN</sub> <<br>V <sub>CCI0</sub>    |       | -120  |       | -160  | _     | -200  |       | -300  | _     | -500  | μA |
| Bus-hold<br>trip point        | V <sub>trip</sub> | _                                              | 0.45  | 0.95  | 0.50  | 1.00  | 0.68  | 1.07  | 0.70  | 1.70  | 0.80  | 2.00  | V  |

#### **On-Chip Termination (OCT) Specifications**

If you enable OCT calibration, calibration is automatically performed at power-up for I/Os connected to the calibration block. Table 11 lists the Stratix V OCT termination calibration accuracy specifications.

Table 11. OCT Calibration Accuracy Specifications for Stratix V Devices <sup>(1)</sup> (Part 1 of 2)

|                     |                                                                     |                                                  |     | Calibratio | n Accuracy     |       |      |
|---------------------|---------------------------------------------------------------------|--------------------------------------------------|-----|------------|----------------|-------|------|
| Symbol              | Description                                                         | Conditions                                       | C1  | C2,I2      | C3,I3,<br>I3YY | C4,14 | Unit |
| 25-Ω R <sub>S</sub> | Internal series termination with calibration (25- $\Omega$ setting) | V <sub>CCI0</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15 | ±15        | ±15            | ±15   | %    |

### **Internal Weak Pull-Up Resistor**

Table 16 lists the weak pull-up resistor values for Stratix V devices.

| Symbol          | Description                                                                   | V <sub>CCIO</sub> Conditions<br>(V) <sup>(3)</sup> | Value <sup>(4)</sup> | Unit |
|-----------------|-------------------------------------------------------------------------------|----------------------------------------------------|----------------------|------|
|                 |                                                                               | 3.0 ±5%                                            | 25                   | kΩ   |
|                 |                                                                               | 2.5 ±5%                                            | 25                   | kΩ   |
|                 | Value of the I/O pin pull-up resistor before                                  | 1.8 ±5%                                            | 25                   | kΩ   |
| R <sub>PU</sub> | and during configuration, as well as user mode if you enable the programmable | 1.5 ±5%                                            | 25                   | kΩ   |
|                 | pull-up resistor option.                                                      | 1.35 ±5%                                           | 25                   | kΩ   |
|                 |                                                                               | 1.25 ±5%                                           | 25                   | kΩ   |
|                 |                                                                               | 1.2 ±5%                                            | 25                   | kΩ   |

Table 16. Internal Weak Pull-Up Resistor for Stratix V Devices (1), (2)

Notes to Table 16:

(1) All I/O pins have an option to enable the weak pull-up resistor except the configuration, test, and JTAG pins.

(2) The internal weak pull-down feature is only available for the JTAG TCK pin. The typical value for this internal weak pull-down resistor is approximately 25 k $\Omega$ .

- (3) The pin pull-up resistance values may be lower if an external source drives the pin higher than V<sub>CCIO</sub>.
- (4) These specifications are valid with a  $\pm 10\%$  tolerance to cover changes over PVT.

## I/O Standard Specifications

Table 17 through Table 22 list the input voltage (V<sub>IH</sub> and V<sub>IL</sub>), output voltage (V<sub>OH</sub> and V<sub>OL</sub>), and current drive characteristics (I<sub>OH</sub> and I<sub>OL</sub>) for various I/O standards supported by Stratix V devices. These tables also show the Stratix V device family I/O standard specifications. The V<sub>OL</sub> and V<sub>OH</sub> values are valid at the corresponding I<sub>OH</sub> and I<sub>OL</sub>, respectively.

For an explanation of the terms used in Table 17 through Table 22, refer to "Glossary" on page 65. For tolerance calculations across all SSTL and HSTL I/O standards, refer to Altera knowledge base solution rd07262012\_486.

| I/O      |       | V <sub>ccio</sub> (V) |       | V    | L (V)                       | VIH                         | (V)                     | V <sub>OL</sub> (V)         | V <sub>OH</sub> (V)         | IOL  | I <sub>oh</sub> |
|----------|-------|-----------------------|-------|------|-----------------------------|-----------------------------|-------------------------|-----------------------------|-----------------------------|------|-----------------|
| Standard | Min   | Тур                   | Max   | Min  | Max                         | Min                         | Max                     | Max                         | Min                         | (mĀ) | (mÅ)            |
| LVTTL    | 2.85  | 3                     | 3.15  | -0.3 | 0.8                         | 1.7                         | 3.6                     | 0.4                         | 2.4                         | 2    | -2              |
| LVCMOS   | 2.85  | 3                     | 3.15  | -0.3 | 0.8                         | 1.7                         | 3.6                     | 0.2                         | $V_{CCI0} - 0.2$            | 0.1  | -0.1            |
| 2.5 V    | 2.375 | 2.5                   | 2.625 | -0.3 | 0.7                         | 1.7                         | 3.6                     | 0.4                         | 2                           | 1    | -1              |
| 1.8 V    | 1.71  | 1.8                   | 1.89  | -0.3 | 0.35 *<br>V <sub>CCI0</sub> | 0.65 *<br>V <sub>CCI0</sub> | V <sub>CCI0</sub> + 0.3 | 0.45                        | V <sub>CCI0</sub> –<br>0.45 | 2    | -2              |
| 1.5 V    | 1.425 | 1.5                   | 1.575 | -0.3 | 0.35 *<br>V <sub>CCI0</sub> | 0.65 *<br>V <sub>CCI0</sub> | V <sub>CCI0</sub> + 0.3 | 0.25 *<br>V <sub>CCI0</sub> | 0.75 *<br>V <sub>CCIO</sub> | 2    | -2              |
| 1.2 V    | 1.14  | 1.2                   | 1.26  | -0.3 | 0.35 *<br>V <sub>CCI0</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCI0</sub> + 0.3 | 0.25 *<br>V <sub>CCI0</sub> | 0.75 *<br>V <sub>CCI0</sub> | 2    | -2              |

Table 17. Single-Ended I/O Standards for Stratix V Devices

| Symbol/                                                            | Conditions                                             | Trai  | nsceive<br>Grade | r Speed<br>1          | Trai  | nsceive<br>Grade | r Speed<br>2          | Trai  | nsceive<br>Grade | r Speed<br>3          | Unit        |
|--------------------------------------------------------------------|--------------------------------------------------------|-------|------------------|-----------------------|-------|------------------|-----------------------|-------|------------------|-----------------------|-------------|
| Description                                                        |                                                        | Min   | Тур              | Max                   | Min   | Тур              | Max                   | Min   | Тур              | Max                   |             |
| Spread-spectrum<br>downspread                                      | PCle                                                   | _     | 0 to<br>0.5      | _                     | _     | 0 to<br>0.5      |                       | _     | 0 to<br>0.5      | _                     | %           |
| On-chip<br>termination<br>resistors <sup>(21)</sup>                | _                                                      | _     | 100              |                       | _     | 100              |                       | _     | 100              |                       | Ω           |
| Absolute V <sub>MAX</sub> <sup>(5)</sup>                           | Dedicated<br>reference<br>clock pin                    | _     | _                | 1.6                   | _     | _                | 1.6                   | _     | _                | 1.6                   | V           |
|                                                                    | RX reference clock pin                                 | _     | _                | 1.2                   | _     |                  | 1.2                   |       | _                | 1.2                   |             |
| Absolute $V_{\text{MIN}}$                                          | —                                                      | -0.4  | —                |                       | -0.4  | —                | —                     | -0.4  | —                | —                     | V           |
| Peak-to-peak<br>differential input<br>voltage                      | _                                                      | 200   | _                | 1600                  | 200   | _                | 1600                  | 200   | _                | 1600                  | mV          |
| V <sub>ICM</sub> (AC                                               | Dedicated<br>reference<br>clock pin                    | 1050/ | 1000/90          | 00/850 <sup>(2)</sup> | 1050/ | 1000/90          | 00/850 <sup>(2)</sup> | 1050/ | 1000/90          | 00/850 <sup>(2)</sup> | mV          |
| coupled) <sup>(3)</sup>                                            | RX reference<br>clock pin                              | 1.    | .0/0.9/0         | .85 <sup>(4)</sup>    | 1.    | 0/0.9/0          | .85 <sup>(4)</sup>    | 1.    | 0/0.9/0          | .85 <sup>(4)</sup>    | V           |
| V <sub>ICM</sub> (DC coupled)                                      | HCSL I/O<br>standard for<br>PCIe<br>reference<br>clock | 250   |                  | 550                   | 250   |                  | 550                   | 250   |                  | 550                   | mV          |
|                                                                    | 100 Hz                                                 | —     | —                | -70                   | —     | —                | -70                   | —     | —                | -70                   | dBc/Hz      |
| Transmitter                                                        | 1 kHz                                                  |       |                  | -90                   |       |                  | -90                   |       | —                | -90                   | dBc/Hz      |
| REFCLK Phase<br>Noise                                              | 10 kHz                                                 | —     | —                | -100                  | —     | —                | -100                  | —     | —                | -100                  | dBc/Hz      |
| (622 MHz) <sup>(20)</sup>                                          | 100 kHz                                                |       |                  | -110                  |       | —                | -110                  | —     | —                | -110                  | dBc/Hz      |
|                                                                    | ≥1 MHz                                                 | —     | —                | -120                  | —     | —                | -120                  | —     | —                | -120                  | dBc/Hz      |
| Transmitter<br>REFCLK Phase<br>Jitter<br>(100 MHz) <sup>(17)</sup> | 10 kHz to<br>1.5 MHz<br>(PCle)                         | _     | _                | 3                     | _     | _                | 3                     | _     | _                | 3                     | ps<br>(rms) |
| R <sub>REF</sub> (19)                                              |                                                        |       | 1800<br>±1%      |                       | _     | 1800<br>±1%      | _                     |       | 180<br>0<br>±1%  |                       | Ω           |
| Transceiver Clocks                                                 | S                                                      |       |                  |                       |       |                  |                       |       |                  |                       |             |
| fixedclk clock<br>frequency                                        | PCIe<br>Receiver<br>Detect                             |       | 100<br>or<br>125 | _                     | _     | 100<br>or<br>125 | _                     | _     | 100<br>or<br>125 | _                     | MHz         |

# Table 23. Transceiver Specifications for Stratix V GX and GS Devices <sup>(1)</sup> (Part 2 of 7)

| Symbol/<br>Description                                    | Conditions                                                          | Tra | nsceive<br>Grade | r Speed<br>1 | Tra | nsceive<br>Grade | r Speed<br>2 | Trai | nsceive<br>Grade | r Speed<br>3 | Unit |
|-----------------------------------------------------------|---------------------------------------------------------------------|-----|------------------|--------------|-----|------------------|--------------|------|------------------|--------------|------|
| Description                                               |                                                                     | Min | Тур              | Max          | Min | Тур              | Max          | Min  | Тур              | Max          |      |
|                                                           | 85– $\Omega$ setting                                                |     | 85 ±<br>30%      |              | —   | 85 ±<br>30%      |              |      | 85 ±<br>30%      |              | Ω    |
| Differential on-                                          | 100–Ω<br>setting                                                    | _   | 100<br>±<br>30%  |              | _   | 100<br>±<br>30%  |              | _    | 100<br>±<br>30%  |              | Ω    |
| chip termination<br>resistors <sup>(21)</sup>             | 120–Ω<br>setting                                                    | _   | 120<br>±<br>30%  |              | _   | 120<br>±<br>30%  |              | _    | 120<br>±<br>30%  |              | Ω    |
|                                                           | 150-Ω<br>setting                                                    | _   | 150<br>±<br>30%  | _            | _   | 150<br>±<br>30%  |              | _    | 150<br>±<br>30%  |              | Ω    |
|                                                           | V <sub>CCR_GXB</sub> =<br>0.85 V or 0.9<br>V<br>full<br>bandwidth   |     | 600              |              | _   | 600              | _            |      | 600              |              | mV   |
| V <sub>ICM</sub><br>(AC and DC<br>coupled)                | V <sub>CCR_GXB</sub> =<br>0.85 V or 0.9<br>V<br>half<br>bandwidth   | _   | 600              | _            | _   | 600              | _            | _    | 600              | _            | mV   |
| coupleu)                                                  | V <sub>CCR_GXB</sub> =<br>1.0 V/1.05 V<br>full<br>bandwidth         | _   | 700              |              | _   | 700              |              |      | 700              |              | mV   |
|                                                           | V <sub>CCR_GXB</sub> =<br>1.0 V<br>half<br>bandwidth                | _   | 750              | _            | _   | 750              | _            | _    | 750              | _            | mV   |
| t <sub>LTR</sub> <sup>(11)</sup>                          | _                                                                   | —   | —                | 10           | —   | —                | 10           | —    | —                | 10           | μs   |
| t <sub>LTD</sub> (12)                                     | _                                                                   | 4   |                  |              | 4   |                  |              | 4    |                  |              | μs   |
| t <sub>LTD_manual</sub> <sup>(13)</sup>                   |                                                                     | 4   |                  |              | 4   |                  |              | 4    | _                |              | μs   |
| t <sub>LTR_LTD_manual</sub> <sup>(14)</sup>               |                                                                     | 15  |                  |              | 15  | —                |              | 15   | —                |              | μs   |
| Run Length                                                | _                                                                   | _   |                  | 200          |     | —                | 200          |      | —                | 200          | UI   |
| Programmable<br>equalization<br>(AC Gain) <sup>(10)</sup> | Full<br>bandwidth<br>(6.25 GHz)<br>Half<br>bandwidth<br>(3.125 GHz) |     |                  | 16           | _   |                  | 16           | _    |                  | 16           | dB   |

 Table 23. Transceiver Specifications for Stratix V GX and GS Devices <sup>(1)</sup> (Part 4 of 7)

# Table 23. Transceiver Specifications for Stratix V GX and GS Devices <sup>(1)</sup> (Part 6 of 7)

| Symbol/                                                               | Conditions                                   | Trai | isceive<br>Grade | r Speed<br>1                  | Trar | isceive<br>Grade | r Speed<br>2                  | Tran | isceive<br>Grade | er Speed<br>e 3               | Unit |
|-----------------------------------------------------------------------|----------------------------------------------|------|------------------|-------------------------------|------|------------------|-------------------------------|------|------------------|-------------------------------|------|
| Description                                                           |                                              | Min  | Тур              | Max                           | Min  | Тур              | Max                           | Min  | Тур              | Max                           |      |
| Inter-transceiver<br>block transmitter<br>channel-to-<br>channel skew | xN PMA<br>bonded mode                        |      |                  | 500                           | _    |                  | 500                           | _    |                  | 500                           | ps   |
| CMU PLL                                                               |                                              |      |                  |                               |      |                  |                               |      |                  |                               |      |
| Supported Data<br>Range                                               | _                                            | 600  |                  | 12500                         | 600  | _                | 12500                         | 600  | _                | 8500/<br>10312.5<br>(24)      | Mbps |
| t <sub>pll_powerdown</sub> <sup>(15)</sup>                            | _                                            | 1    |                  | —                             | 1    | —                | —                             | 1    | —                | —                             | μs   |
| t <sub>pll_lock</sub> (16)                                            | _                                            |      | _                | 10                            | _    | _                | 10                            | —    | —                | 10                            | μs   |
| ATX PLL                                                               | 1                                            |      |                  |                               |      |                  |                               |      |                  |                               |      |
|                                                                       | VCO<br>post-divider<br>L=2                   | 8000 |                  | 14100                         | 8000 | _                | 12500                         | 8000 | _                | 8500/<br>10312.5<br>(24)      | Mbps |
| Current and Date                                                      | L=4                                          | 4000 | _                | 7050                          | 4000 | _                | 6600                          | 4000 | —                | 6600                          | Mbps |
| Supported Data<br>Rate Range                                          | L=8                                          | 2000 | _                | 3525                          | 2000 | _                | 3300                          | 2000 | _                | 3300                          | Mbps |
|                                                                       | L=8,<br>Local/Central<br>Clock Divider<br>=2 | 1000 | _                | 1762.5                        | 1000 |                  | 1762.5                        | 1000 |                  | 1762.5                        | Mbps |
| t <sub>pll_powerdown</sub> (15)                                       | _                                            | 1    |                  | _                             | 1    |                  |                               | 1    | —                | _                             | μs   |
| t <sub>pll_lock</sub> <sup>(16)</sup>                                 | —                                            |      |                  | 10                            | —    | —                | 10                            | —    | —                | 10                            | μs   |
| fPLL                                                                  | •                                            |      |                  | •                             |      |                  |                               |      | •                |                               |      |
| Supported Data<br>Range                                               | _                                            | 600  | _                | 3250/<br>3125 <sup>(25)</sup> | 600  | _                | 3250/<br>3125 <sup>(25)</sup> | 600  | _                | 3250/<br>3125 <sup>(25)</sup> | Mbps |
| t <sub>pll_powerdown</sub> <sup>(15)</sup>                            | _                                            | 1    | _                | _                             | 1    | _                | —                             | 1    | —                | —                             | μs   |

| Symbol/                    | nbol/<br>conditions |     | nsceive<br>Grade | r Speed<br>1 | Trar | isceive<br>Grade | r Speed<br>2 | Tran | isceive<br>Grade | r Speed<br>3 | Unit |
|----------------------------|---------------------|-----|------------------|--------------|------|------------------|--------------|------|------------------|--------------|------|
| Description                |                     | Min | Тур              | Max          | Min  | Тур              | Max          | Min  | Тур              | Max          |      |
| t <sub>pll_lock</sub> (16) | _                   |     |                  | 10           |      | —                | 10           | —    |                  | 10           | μs   |

#### Table 23. Transceiver Specifications for Stratix V GX and GS Devices <sup>(1)</sup> (Part 7 of 7)

#### Notes to Table 23:

(2) The reference clock common mode voltage is equal to the V<sub>CCR\_GXB</sub> power supply level.

(3) This supply must be connected to 1.0 V if the transceiver is configured at a data rate > 6.5 Gbps, and to 1.05 V if configured at a data rate > 10.3 Gbps when DFE is used. For data rates up to 6.5 Gbps, you can connect this supply to 0.85 V.

- (4) This supply follows VCCR\_GXB.
- (5) The device cannot tolerate prolonged operation at this absolute maximum.
- (6) The differential eye opening specification at the receiver input pins assumes that **Receiver Equalization** is disabled. If you enable **Receiver Equalization**, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level.
- (7) The Quartus II software automatically selects the appropriate slew rate depending on the configured data rate or functional mode.
- (8) The input reference clock frequency options depend on the data rate and the device speed grade.
- (9) The line data rate may be limited by PCS-FPGA interface speed grade.
- (10) Refer to Figure 1 for the GX channel AC gain curves. The total effective AC gain is the AC gain minus the DC gain.
- (11) t<sub>LTR</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset.
- (12) t<sub>LTD</sub> is time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high.
- (13) t<sub>LTD\_manual</sub> is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode.
- (14)  $t_{LTR\_LTD\_manual}$  is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode.
- (15)  $t_{pll_powerdown}$  is the PLL powerdown minimum pulse width.
- (16) t<sub>pll lock</sub> is the time required for the transmitter CMU/ATX PLL to lock to the input reference clock frequency after coming out of reset.
- (17) To calculate the REFCLK rms phase jitter requirement for PCIe at reference clock frequencies other than 100 MHz, use the following formula: REFCLK rms phase jitter at f(MHz) = REFCLK rms phase jitter at 100 MHz × 100/f.
- (18) The maximum peak to peak differential input voltage  $V_{ID}$  after device configuration is equal to 4 × (absolute  $V_{MAX}$  for receiver pin  $V_{ICM}$ ).
- (19) For ES devices,  $R_{BEF}$  is 2000  $\Omega \pm 1\%$ .
- (20) To calculate the REFCLK phase noise requirement at frequencies other than 622 MHz, use the following formula: REFCLK phase noise at f(MHz) = REFCLK phase noise at 622 MHz + 20\*log(f/622).
- (21) SFP/+ optical modules require the host interface to have RD+/- differentially terminated with 100 Ω. The internal OCT feature is available after the Stratix V FPGA configuration is completed. Altera recommends that FPGA configuration is completed before inserting the optical module. Otherwise, minimize unnecessary removal and insertion with unconfigured devices.
- (22) Refer to Figure 2.
- (23) For oversampling designs to support data rates less than the minimum specification, the CDR needs to be in LTR mode only.
- (24) I3YY devices can achieve data rates up to 10.3125 Gbps.
- (25) When you use fPLL as a TXPLL of the transceiver.
- (26) REFCLK performance requires to meet transmitter REFCLK phase noise specification.
- (27) Minimum eye opening of 85 mV is only for the unstressed input eye condition.

<sup>(1)</sup> Speed grades shown in Table 23 refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the Stratix V Device Overview.





Figure 3 shows the Stratix V AC gain curves for GX channels.

Figure 3. AC Gain Curves for GX Channels (full bandwidth)

Stratix V GT devices contain both GX and GT channels. All transceiver specifications for the GX channels not listed in Table 28 are the same as those listed in Table 23.

Table 28 lists the Stratix V GT transceiver specifications.

# Table 28. Transceiver Specifications for Stratix V GT Devices (Part 2 of 5)<sup>(1)</sup>

| Symbol/                                                                                                                                         | Conditions                                                         |        | Transceive<br>Speed Grade |              |              | Fransceive<br>Deed Grade |             | Unit     |
|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|--------|---------------------------|--------------|--------------|--------------------------|-------------|----------|
| Description                                                                                                                                     |                                                                    | Min    | Тур                       | Max          | Min          | Тур                      | Max         | Ī        |
|                                                                                                                                                 | 100 Hz                                                             |        |                           | -70          |              |                          | -70         |          |
| Transmitter REFCLK                                                                                                                              | 1 kHz                                                              |        | _                         | -90          | _            | _                        | -90         | -        |
| Phase Noise (622                                                                                                                                | 10 kHz                                                             |        | _                         | -100         | _            | _                        | -100        | dBc/Hz   |
| MHz) <sup>(18)</sup>                                                                                                                            | 100 kHz                                                            |        | —                         | -110         | _            | —                        | -110        | -        |
|                                                                                                                                                 | $\geq$ 1 MHz                                                       |        | —                         | -120         | _            | —                        | -120        | -        |
| Transmitter REFCLK<br>Phase Jitter (100<br>MHz) <sup>(15)</sup>                                                                                 | 10 kHz to<br>1.5 MHz<br>(PCIe)                                     |        | _                         | 3            | _            |                          | 3           | ps (rms) |
| RREF <sup>(17)</sup>                                                                                                                            | —                                                                  |        | 1800<br>± 1%              | _            | _            | 1800<br>± 1%             | _           | Ω        |
| Transceiver Clocks                                                                                                                              |                                                                    |        |                           |              |              |                          |             |          |
| fixedclk <b>clock</b><br>frequency                                                                                                              | PCIe<br>Receiver<br>Detect                                         |        | 100 or<br>125             | _            | _            | 100 or<br>125            | _           | MHz      |
| Reconfiguration clock<br>(mgmt_clk_clk)<br>frequency                                                                                            | _                                                                  | 100    | _                         | 125          | 100          | _                        | 125         | MHz      |
| Receiver                                                                                                                                        |                                                                    |        |                           | •            |              |                          |             |          |
| Supported I/O<br>Standards                                                                                                                      | —                                                                  |        | 1.4-V PCMI                | _, 1.5-V PCM | L, 2.5-V PCI | ML, LVPEC                | L, and LVDS | 3        |
| Data rate<br>(Standard PCS) <sup>(21)</sup>                                                                                                     | GX channels                                                        | 600    | _                         | 8500         | 600          | _                        | 8500        | Mbps     |
| Data rate<br>(10G PCS) <sup>(21)</sup>                                                                                                          | GX channels                                                        | 600    | _                         | 12,500       | 600          | _                        | 12,500      | Mbps     |
| Data rate                                                                                                                                       | GT channels                                                        | 19,600 | —                         | 28,050       | 19,600       | —                        | 25,780      | Mbps     |
| Absolute V <sub>MAX</sub> for a receiver pin <sup>(3)</sup>                                                                                     | GT channels                                                        | _      | _                         | 1.2          | _            | _                        | 1.2         | V        |
| Absolute V <sub>MIN</sub> for a receiver pin                                                                                                    | GT channels                                                        | -0.4   | _                         | _            | -0.4         |                          | _           | V        |
| Maximum peak-to-peak                                                                                                                            | GT channels                                                        | _      | —                         | 1.6          | —            | —                        | 1.6         | V        |
| differential input<br>voltage V <sub>ID</sub> (diff p-p)<br>before device<br>configuration <sup>(20)</sup>                                      | GX channels                                                        |        |                           |              | (8)          |                          |             |          |
|                                                                                                                                                 | GT channels                                                        |        |                           |              |              |                          |             |          |
| Maximum peak-to-peak<br>differential input<br>voltage $V_{ID}$ (diff p-p)<br>after device<br>configuration ( <sup>16</sup> ), ( <sup>20</sup> ) | V <sub>CCR_GTB</sub> =<br>1.05 V<br>(V <sub>ICM</sub> =<br>0.65 V) | —      | -                         | 2.2          | _            | _                        | 2.2         | V        |
| oomguration ( ), ( )                                                                                                                            | GX channels                                                        |        | •                         | •            | (8)          |                          |             |          |
| Minimum differential                                                                                                                            | GT channels                                                        | 200    | _                         |              | 200          |                          |             | mV       |
| eye opening at receiver<br>serial input pins <sup>(4)</sup> , <sup>(20)</sup>                                                                   | GX channels                                                        |        |                           |              | (8)          |                          |             |          |

| Table 28. Transceiver Specifications for Stratix V GT Devices (Part 5 of 5) ( | Fransceiver Specifications for Stratix V GT Devices (Part 5 of 5) <sup>(1)</sup> |
|-------------------------------------------------------------------------------|----------------------------------------------------------------------------------|
|-------------------------------------------------------------------------------|----------------------------------------------------------------------------------|

| Symbol/<br>Description                | Conditions |     | Transceivei<br>peed Grade |     |     | Fransceive<br>Deed Grade |     | Unit |
|---------------------------------------|------------|-----|---------------------------|-----|-----|--------------------------|-----|------|
| Description                           |            | Min | Тур                       | Max | Min | Тур                      | Max |      |
| t <sub>pll_lock</sub> <sup>(14)</sup> | —          | —   | _                         | 10  | —   | —                        | 10  | μs   |

#### Notes to Table 28:

- (1) Speed grades shown refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the Stratix V Device Overview.
- (2) The reference clock common mode voltage is equal to the VCCR\_GXB power supply level.
- (3) The device cannot tolerate prolonged operation at this absolute maximum.
- (4) The differential eye opening specification at the receiver input pins assumes that receiver equalization is disabled. If you enable receiver equalization, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level.
- (5) Refer to Figure 5 for the GT channel AC gain curves. The total effective AC gain is the AC gain minus the DC gain.
- (6) Refer to Figure 6 for the GT channel DC gain curves.
- (7) CFP2 optical modules require the host interface to have the receiver data pins differentially terminated with 100 Ω. The internal OCT feature is available after the Stratix V FPGA configuration is completed. Altera recommends that FPGA configuration is completed before inserting the optical module. Otherwise, minimize unnecessary removal and insertion with unconfigured devices.
- (8) Specifications for this parameter are the same as for Stratix V GX and GS devices. See Table 23 for specifications.
- (9) t<sub>1 TR</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset.
- (10) t<sub>LTD</sub> is time required for the receiver CDR to start recovering valid data after the rx is lockedtodata signal goes high.
- (11)  $t_{LTD\_manual}$  is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode.
- (12) t<sub>LTR\_LTD\_manual</sub> is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode.
- (13) tpll\_powerdown is the PLL powerdown minimum pulse width.
- (14) tpll lock is the time required for the transmitter CMU/ATX PLL to lock to the input reference clock frequency after coming out of reset.
- (15) To calculate the REFCLK rms phase jitter requirement for PCle at reference clock frequencies other than 100 MHz, use the following formula: REFCLK rms phase jitter at f(MHz) = REFCLK rms phase jitter at 100 MHz × 100/f.
- (16) The maximum peak to peak differential input voltage  $V_{ID}$  after device configuration is equal to 4 × (absolute  $V_{MAX}$  for receiver pin  $V_{ICM}$ ).
- (17) For ES devices, RREF is 2000  $\Omega \pm 1\%$ .
- (18) To calculate the REFCLK phase noise requirement at frequencies other than 622 MHz, use the following formula: REFCLK phase noise at f(MHz) = REFCLK phase noise at 622 MHz + 20\*log(f/622).
- (19) SFP/+ optical modules require the host interface to have RD+/- differentially terminated with 100 Ω. The internal OCT feature is available after the Stratix V FPGA configuration is completed. Altera recommends that FPGA configuration is completed before inserting the optical module. Otherwise, minimize unnecessary removal and insertion with unconfigured devices.
- (20) Refer to Figure 4.
- (21) For oversampling design to support data rates less than the minimum specification, the CDR needs to be in LTR mode only.
- (22) This supply follows VCCR\_GXB for both GX and GT channels.
- (23) When you use fPLL as a TXPLL of the transceiver.

# **PLL Specifications**

Table 31 lists the Stratix V PLL specifications when operating in both the commercial junction temperature range (0° to  $85^{\circ}$ C) and the industrial junction temperature range (-40° to  $100^{\circ}$ C).

Table 31. PLL Specifications for Stratix V Devices (Part 1 of 3)

| Symbol                   | Parameter                                                                                                | Min | Тур | Max                                                                                                                                                                          | Unit |
|--------------------------|----------------------------------------------------------------------------------------------------------|-----|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
|                          | Input clock frequency (C1, C2, C2L, I2, and I2L speed grades)                                            | 5   | _   | 800 (1)                                                                                                                                                                      | MHz  |
| f <sub>IN</sub>          | Input clock frequency (C3, I3, I3L, and I3YY speed grades)                                               | 5   | _   | 800 (1)                                                                                                                                                                      | MHz  |
|                          | Input clock frequency (C4, I4 speed grades)                                                              | 5   | _   | 650 <sup>(1)</sup>                                                                                                                                                           | MHz  |
| f <sub>INPFD</sub>       | Input frequency to the PFD                                                                               | 5   | —   | 325                                                                                                                                                                          | MHz  |
| f <sub>finpfd</sub>      | Fractional Input clock frequency to the PFD                                                              | 50  | _   | 160                                                                                                                                                                          | MHz  |
|                          | PLL VCO operating range (C1, C2, C2L, I2, I2L speed grades)                                              | 600 | _   | 1600                                                                                                                                                                         | MHz  |
| f <sub>VCO</sub>         | PLL VCO operating range (C3, I3, I3L, I3YY speed grades)                                                 | 600 | _   | 1600                                                                                                                                                                         | MHz  |
|                          | PLL VCO operating range (C4, I4 speed grades)                                                            | 600 | —   | 1300                                                                                                                                                                         | MHz  |
| t <sub>einduty</sub>     | Input clock or external feedback clock input duty cycle                                                  | 40  |     | 60                                                                                                                                                                           | %    |
|                          | Output frequency for an internal global or regional clock (C1, C2, C2L, I2, I2L speed grades)            | —   | _   | 717 <sup>(2)</sup>                                                                                                                                                           | MHz  |
| Cloc<br>Out<br>cloc      | Output frequency for an internal global or regional clock (C3, I3, I3L speed grades)                     | _   | _   | 650 <sup>(2)</sup>                                                                                                                                                           | MHz  |
|                          | Output frequency for an internal global or regional clock (C4, I4 speed grades)                          | _   | _   | 580 <sup>(2)</sup>                                                                                                                                                           | MHz  |
|                          | Output frequency for an external clock output (C1, C2, C2L, I2, I2L speed grades)                        | _   | _   | 800 (2)                                                                                                                                                                      | MHz  |
| f <sub>out_ext</sub>     | Output frequency for an external clock output (C3, I3, I3L speed grades)                                 | _   | _   | 667 <sup>(2)</sup>                                                                                                                                                           | MHz  |
|                          | Output frequency for an external clock output (C4, I4 speed grades)                                      | _   | _   | 800 <sup>(1)</sup><br>650 <sup>(1)</sup><br>325<br>160<br>1600<br>1600<br>1300<br>60<br>717 <sup>(2)</sup><br>650 <sup>(2)</sup><br>580 <sup>(2)</sup><br>800 <sup>(2)</sup> | MHz  |
| t <sub>outduty</sub>     | Duty cycle for a dedicated external clock output (when set to <b>50%</b> )                               | 45  | 50  | 55                                                                                                                                                                           | %    |
| t <sub>FCOMP</sub>       | External feedback clock compensation time                                                                | _   | —   | 10                                                                                                                                                                           | ns   |
| f <sub>dyconfigclk</sub> | Dynamic Configuration Clock used for <code>mgmt_clk</code> and <code>scanclk</code>                      | _   | _   | 100                                                                                                                                                                          | MHz  |
| t <sub>LOCK</sub>        | Time required to lock from the end-of-device configuration or deassertion of areset                      | _   | _   | 1                                                                                                                                                                            | ms   |
| t <sub>olock</sub>       | Time required to lock dynamically (after switchover or reconfiguring any non-post-scale counters/delays) | _   | _   | 1                                                                                                                                                                            | ms   |
|                          | PLL closed-loop low bandwidth                                                                            |     | 0.3 | —                                                                                                                                                                            | MHz  |
| f <sub>CLBW</sub>        | PLL closed-loop medium bandwidth                                                                         | _   | 1.5 |                                                                                                                                                                              | MHz  |
|                          | PLL closed-loop high bandwidth (7)                                                                       |     | 4   | —                                                                                                                                                                            | MHz  |
| t <sub>PLL_PSERR</sub>   | Accuracy of PLL phase shift                                                                              |     |     | ±50                                                                                                                                                                          | ps   |
| t <sub>areset</sub>      | Minimum pulse width on the areset signal                                                                 | 10  | _   |                                                                                                                                                                              | ns   |

|                        |     |         | F       | Peformanc | e                |     |     |      |
|------------------------|-----|---------|---------|-----------|------------------|-----|-----|------|
| Mode                   | C1  | C2, C2L | 12, 12L | C3        | 13, 13L,<br>13YY | C4  | 14  | Unit |
| Modes using Three DSPs |     |         |         |           |                  |     |     |      |
| One complex 18 x 25    | 425 | 425     | 415     | 340       | 340              | 275 | 265 | MHz  |
| Modes using Four DSPs  |     |         |         |           |                  |     |     |      |
| One complex 27 x 27    | 465 | 465     | 465     | 380       | 380              | 300 | 290 | MHz  |

#### Table 32. Block Performance Specifications for Stratix V DSP Devices (Part 2 of 2)

# **Memory Block Specifications**

Table 33 lists the Stratix V memory block specifications.

# Table 33. Memory Block Performance Specifications for Stratix V Devices (1), (2) (Part 1 of 2)

|        |                                            | Resour | ces Used |     |            | Ρε  | erforman | ce      |                     |     | Unit |  |
|--------|--------------------------------------------|--------|----------|-----|------------|-----|----------|---------|---------------------|-----|------|--|
| Memory | Mode                                       | ALUTS  | Memory   | C1  | C2,<br>C2L | C3  | C4       | 12, 12L | 13,<br>13L,<br>13YY | 14  | Unit |  |
|        | Single port, all supported widths          | 0      | 1        | 450 | 450        | 400 | 315      | 450     | 400                 | 315 | MHz  |  |
|        | Simple dual-port,<br>x32/x64 depth         | 0      | 1        | 450 | 450        | 400 | 315      | 450     | 400                 | 315 | MHz  |  |
| MLAB   | Simple dual-port, x16 depth <sup>(3)</sup> | 0      | 1        | 675 | 675        | 533 | 400      | 675     | 533                 | 400 | MHz  |  |
|        | ROM, all supported widths                  | 0      | 1        | 600 | 600        | 500 | 450      | 600     | 500                 | 450 | MHz  |  |

| Symbol            | Description                              | Min | Max                       | Unit |
|-------------------|------------------------------------------|-----|---------------------------|------|
| t <sub>JPH</sub>  | JTAG port hold time                      | 5   | —                         | ns   |
| t <sub>JPCO</sub> | JTAG port clock to output                | —   | 11 <sup>(1)</sup>         | ns   |
| t <sub>JPZX</sub> | JTAG port high impedance to valid output | —   | 14 <sup>(1)</sup>         | ns   |
| t <sub>JPXZ</sub> | JTAG port valid output to high impedance | —   | <b>1</b> 4 <sup>(1)</sup> | ns   |

Table 46. JTAG Timing Parameters and Values for Stratix V Devices

Notes to Table 46:

(1) A 1 ns adder is required for each V<sub>CCI0</sub> voltage step down from 3.0 V. For example,  $t_{JPC0} = 12$  ns if V<sub>CCI0</sub> of the TDO I/O bank = 2.5 V, or 13 ns if it equals 1.8 V.

(2) The minimum TCK clock period is 167 ns if VCCBAT is within the range 1.2V-1.5V when you perform the volatile key programming.

# **Raw Binary File Size**

For the POR delay specification, refer to the "POR Delay Specification" section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices".

Table 47 lists the uncompressed raw binary file (.rbf) sizes for Stratix V devices.

| Family       | Device | Package                      | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) <sup>(4), (5)</sup> |  |
|--------------|--------|------------------------------|--------------------------------|--------------------------------------------|--|
|              | ECCVA2 | H35, F40, F35 <sup>(2)</sup> | 213,798,880                    | 562,392                                    |  |
|              | 5SGXA3 | H29, F35 <sup>(3)</sup>      | 137,598,880                    | 564,504                                    |  |
|              | 5SGXA4 | _                            | 213,798,880                    | 563,672                                    |  |
|              | 5SGXA5 | _                            | 269,979,008                    | 562,392                                    |  |
|              | 5SGXA7 | _                            | 269,979,008                    | 562,392                                    |  |
| Stratix V GX | 5SGXA9 | _                            | 342,742,976                    | 700,888                                    |  |
|              | 5SGXAB | _                            | 342,742,976                    | 700,888                                    |  |
|              | 5SGXB5 | _                            | 270,528,640                    | 584,344                                    |  |
|              | 5SGXB6 | _                            | 270,528,640                    | 584,344                                    |  |
|              | 5SGXB9 | _                            | 342,742,976                    | 700,888                                    |  |
|              | 5SGXBB | _                            | 342,742,976                    | 700,888                                    |  |
| Stratix V GT | 5SGTC5 | _                            | 269,979,008                    | 562,392                                    |  |
|              | 5SGTC7 | —                            | 269,979,008                    | 562,392                                    |  |
|              | 5SGSD3 | _                            | 137,598,880                    | 564,504                                    |  |
|              | 5SGSD4 | F1517                        | 213,798,880                    | 563,672                                    |  |
| Ctratic V CC | 556504 | _                            | 137,598,880                    | 564,504                                    |  |
| Stratix V GS | 5SGSD5 | _                            | 213,798,880                    | 563,672                                    |  |
|              | 5SGSD6 | _                            | 293,441,888                    | 565,528                                    |  |
|              | 5SGSD8 | _                            | 293,441,888                    | 565,528                                    |  |

Table 47. Uncompressed .rbf Sizes for Stratix V Devices

|         | Member |       | Active Serial (1) | )                      | Fast Passive Parallel <sup>(2)</sup> |            |                                                                                                                        |  |
|---------|--------|-------|-------------------|------------------------|--------------------------------------|------------|------------------------------------------------------------------------------------------------------------------------|--|
| Variant | Code   | Width | DCLK (MHz)        | Min Config<br>Time (s) | Width                                | DCLK (MHz) | Min Config<br>Time (s)           0.043           0.067           0.043           0.067           0.067           0.067 |  |
|         | D3     | 4     | 100               | 0.344                  | 32                                   | 100        | 0.043                                                                                                                  |  |
|         | D4     | 4     | 100               | 0.534                  | 32                                   | 100        | 0.067                                                                                                                  |  |
| GS      | D4     | 4     | 100               | 0.344                  | 32                                   | 100        | 0.043                                                                                                                  |  |
| 65      | D5     | 4     | 100               | 0.534                  | 32                                   | 100        | 0.067                                                                                                                  |  |
|         | D6     | 4     | 100               | 0.741                  | 32                                   | 100        | 0.093                                                                                                                  |  |
|         | D8     | 4     | 100               | 0.741                  | 32                                   | 100        | 0.093                                                                                                                  |  |
| Е       | E9     | 4     | 100               | 0.857                  | 32                                   | 100        | 0.107                                                                                                                  |  |
|         | EB     | 4     | 100               | 0.857                  | 32                                   | 100        | 0.107                                                                                                                  |  |

Table 48. Minimum Configuration Time Estimation for Stratix V Devices

#### Notes to Table 48:

(1) DCLK frequency of 100 MHz using external CLKUSR.

(2) Max FPGA FPP bandwidth may exceed bandwidth available from some external storage or control logic.

# **Fast Passive Parallel Configuration Timing**

This section describes the fast passive parallel (FPP) configuration timing parameters for Stratix V devices.

# DCLK-to-DATA[] Ratio for FPP Configuration

FPP configuration requires a different DCLK-to-DATA[]ratio when you enable the design security, decompression, or both features. Table 49 lists the DCLK-to-DATA[]ratio for each combination.

| Configuration<br>Scheme | Decompression | Design Security | DCLK-to-DATA[]<br>Ratio |  |
|-------------------------|---------------|-----------------|-------------------------|--|
|                         | Disabled      | Disabled        | 1                       |  |
| FPP ×8                  | Disabled      | Enabled         | 1                       |  |
| FFF X0                  | Enabled       | Disabled        | 2                       |  |
|                         | Enabled       | Enabled         | 2                       |  |
|                         | Disabled      | Disabled        | 1                       |  |
| FPP ×16                 | Disabled      | Enabled         | 2                       |  |
|                         | Enabled       | Disabled        | 4                       |  |
|                         | Enabled       | Enabled         | 4                       |  |

 Table 49. DCLK-to-DATA[] Ratio <sup>(1)</sup> (Part 1 of 2)

## FPP Configuration Timing when DCLK-to-DATA [] = 1

Figure 12 shows the timing waveform for FPP configuration when using a MAX II or MAX V device as an external host. This waveform shows timing when the DCLK-to-DATA[] ratio is 1.





#### Notes to Figure 12:

- (1) Use this timing waveform when the DCLK-to-DATA [] ratio is 1.
- (2) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic-high levels. When nCONFIG is pulled low, a reconfiguration cycle begins.
- (3) After power-up, the Stratix V device holds nstatus low for the time of the POR delay.
- (4) After power-up, before and during configuration, CONF\_DONE is low.
- (5) Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required.
- (6) For FPP ×16, use DATA [15..0]. For FPP ×8, use DATA [7..0]. DATA [31..0] are available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings.
- (7) To ensure a successful configuration, send the entire configuration data to the Stratix V device. CONF\_DONE is released high when the Stratix V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- (8) After the option bit to enable the INIT\_DONE pin is configured into the device, the INIT DONE goes low.

Table 50 lists the timing parameters for Stratix V devices for FPP configuration when the DCLK-to-DATA[] ratio is 1.

Table 50. FPP Timing Parameters for Stratix V Devices (1)

| Symbol                            | Parameter                                         | Minimum                                                                                                    | Maximum              | Units |
|-----------------------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------|----------------------|-------|
| t <sub>CF2CD</sub>                | nCONFIG low to CONF_DONE low                      | —                                                                                                          | 600                  | ns    |
| t <sub>CF2ST0</sub>               | nCONFIG low to nSTATUS low                        | —                                                                                                          | 600                  | ns    |
| t <sub>CFG</sub>                  | nCONFIG low pulse width                           | 2                                                                                                          | —                    | μS    |
| t <sub>status</sub>               | nSTATUS low pulse width                           | 268                                                                                                        | 1,506 <sup>(2)</sup> | μS    |
| t <sub>CF2ST1</sub>               | nCONFIG high to nSTATUS high                      | —                                                                                                          | 1,506 <sup>(3)</sup> | μS    |
| t <sub>CF2CK</sub> (6)            | nCONFIG high to first rising edge on DCLK         | 1,506                                                                                                      | _                    | μS    |
| t <sub>ST2CK</sub> <sup>(6)</sup> | nSTATUS high to first rising edge of DCLK         | 2                                                                                                          | _                    | μS    |
| t <sub>DSU</sub>                  | DATA [] setup time before rising edge on DCLK     | 5.5                                                                                                        | _                    | ns    |
| t <sub>DH</sub>                   | DATA [] hold time after rising edge on DCLK       | 0                                                                                                          | _                    | ns    |
| t <sub>CH</sub>                   | DCLK high time                                    | $0.45\times1/f_{MAX}$                                                                                      | —                    | S     |
| t <sub>CL</sub>                   | DCLK low time                                     | $0.45\times1/f_{MAX}$                                                                                      | —                    | S     |
| t <sub>CLK</sub>                  | DCLK period                                       | 1/f <sub>MAX</sub>                                                                                         | _                    | S     |
| f                                 | DCLK frequency (FPP ×8/×16)                       | —                                                                                                          | 125                  | MHz   |
| f <sub>MAX</sub>                  | DCLK frequency (FPP ×32)                          | —                                                                                                          | 100                  | MHz   |
| t <sub>CD2UM</sub>                | CONF_DONE high to user mode <sup>(4)</sup>        | 175                                                                                                        | 437                  | μS    |
| +                                 | CONTRACT high to an union analysis                | 4 × maximum                                                                                                |                      |       |
| t <sub>CD2CU</sub>                | CONF_DONE high to CLKUSR enabled                  | DCLK period                                                                                                | —                    |       |
| t <sub>CD2UMC</sub>               | CONF_DONE high to user mode with CLKUSR option on | $\begin{array}{c} t_{\text{CD2CU}} + \\ (8576 \times \text{CLKUSR} \\ \text{period}) \ ^{(5)} \end{array}$ | _                    | _     |

#### Notes to Table 50:

(1) Use these timing parameters when the decompression and design security features are disabled.

(2) This value is applicable if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width.

(3) This value is applicable if you do not delay configuration by externally holding the nSTATUS low.

- (4) The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device.
- (5) To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the Initialization section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.
- (6) If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification.

# FPP Configuration Timing when DCLK-to-DATA [] > 1

Figure 13 shows the timing waveform for FPP configuration when using a MAX II device, MAX V device, or microprocessor as an external host. This waveform shows timing when the DCLK-to-DATA [] ratio is more than 1.

# **Remote System Upgrades**

Table 56 lists the timing parameter specifications for the remote system upgrade circuitry.

| Table 56. Remote System Upgrade Circuitry Timing Specifications |
|-----------------------------------------------------------------|
|-----------------------------------------------------------------|

| Parameter                               | Parameter Minimum |   | Unit |  |
|-----------------------------------------|-------------------|---|------|--|
| t <sub>RU_nCONFIG</sub> <sup>(1)</sup>  | 250               | — | ns   |  |
| t <sub>RU_nRSTIMER</sub> <sup>(2)</sup> | 250               | _ | ns   |  |

#### Notes to Table 56:

- (1) This is equivalent to strobing the reconfiguration input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the Remote System Upgrade State Machine section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.
- (2) This is equivalent to strobing the reset\_timer input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the User Watchdog Timer section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.

# **User Watchdog Internal Circuitry Timing Specification**

Table 57 lists the operating range of the 12.5-MHz internal oscillator.

#### Table 57. 12.5-MHz Internal Oscillator Specifications

| Minimum Typical |     | Maximum | Units |  |
|-----------------|-----|---------|-------|--|
| 5.3             | 7.9 | 12.5    | MHz   |  |

# I/O Timing

Altera offers two ways to determine I/O timing—the Excel-based I/O Timing and the Quartus II Timing Analyzer.

Excel-based I/O timing provides pin timing performance for each device density and speed grade. The data is typically used prior to designing the FPGA to get an estimate of the timing budget as part of the link timing analysis. The Quartus II Timing Analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after you complete place-and-route.

 You can download the Excel-based I/O Timing spreadsheet from the Stratix V Devices Documentation web page.

# **Programmable IOE Delay**

Table 58 lists the Stratix V IOE programmable delay settings.

Table 58. IOE Programmable Delay for Stratix V Devices (Part 1 of 2)

| Deremeter        | Available             | Min           | Fast       | Model      |       |       |       | Slow N | lodel |             |       |      |
|------------------|-----------------------|---------------|------------|------------|-------|-------|-------|--------|-------|-------------|-------|------|
| Parameter<br>(1) | Available<br>Settings | Offset<br>(2) | Industrial | Commercial | C1    | C2    | C3    | C4     | 12    | 13,<br>13YY | 14    | Unit |
| D1               | 64                    | 0             | 0.464      | 0.493      | 0.838 | 0.838 | 0.924 | 1.011  | 0.844 | 0.921       | 1.006 | ns   |
| D2               | 32                    | 0             | 0.230      | 0.244      | 0.415 | 0.415 | 0.459 | 0.503  | 0.417 | 0.456       | 0.500 | ns   |

# Table 60. Glossary (Part 2 of 4)

| Letter                | Subject                            | Definitions                                                                                                                                                                                                                   |
|-----------------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| G                     |                                    |                                                                                                                                                                                                                               |
| Н                     | _                                  | _                                                                                                                                                                                                                             |
| Ι                     |                                    |                                                                                                                                                                                                                               |
| J                     | J<br>JTAG Timing<br>Specifications | High-speed I/O block—Deserialization factor (width of parallel data bus).<br>JTAG Timing Specifications:<br>TMS<br>TDI<br>$t_{JCP}$<br>$t_{JCP}$<br>$t_{JPCO}$<br>$t_{JPCO}$<br>$t_{JPXZ}$<br>TDO<br>$t_{JPXZ}$<br>$t_{JPXZ}$ |
| K<br>L<br>M<br>N<br>O | _                                  | _                                                                                                                                                                                                                             |
| Ρ                     | PLL<br>Specifications              | Diagram of PLL Specifications (1)                                                                                                                                                                                             |
| Q                     |                                    | _                                                                                                                                                                                                                             |
|                       | 1                                  |                                                                                                                                                                                                                               |

Table 61. Document Revision History (Part 3 of 3)

| Date             | Version | Changes                                                                                                                                                                                                                             |  |  |
|------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                  |         | Updated Table 2, Table 6, Table 7, Table 20, Table 23, Table 27, Table 47, Table 60                                                                                                                                                 |  |  |
| May 2013         | 2.7     | ■ Added Table 24, Table 48                                                                                                                                                                                                          |  |  |
|                  |         | <ul> <li>Updated Figure 9, Figure 10, Figure 11, Figure 12</li> </ul>                                                                                                                                                               |  |  |
| February 2013    | 2.6     | <ul> <li>Updated Table 7, Table 9, Table 20, Table 23, Table 27, Table 30, Table 31, Table 35,<br/>Table 46</li> </ul>                                                                                                              |  |  |
|                  |         | <ul> <li>Updated "Maximum Allowed Overshoot and Undershoot Voltage"</li> </ul>                                                                                                                                                      |  |  |
| <b>F</b>         |         | <ul> <li>Updated Table 3, Table 6, Table 7, Table 8, Table 23, Table 24, Table 25, Table 27,<br/>Table 30, Table 32, Table 35</li> </ul>                                                                                            |  |  |
|                  |         | Added Table 33                                                                                                                                                                                                                      |  |  |
|                  |         | <ul> <li>Added "Fast Passive Parallel Configuration Timing"</li> </ul>                                                                                                                                                              |  |  |
|                  | 0.5     | <ul> <li>Added "Active Serial Configuration Timing"</li> </ul>                                                                                                                                                                      |  |  |
| December 2012    | 2.5     | <ul> <li>Added "Passive Serial Configuration Timing"</li> </ul>                                                                                                                                                                     |  |  |
|                  |         | <ul> <li>Added "Remote System Upgrades"</li> </ul>                                                                                                                                                                                  |  |  |
|                  |         | <ul> <li>Added "User Watchdog Internal Circuitry Timing Specification"</li> </ul>                                                                                                                                                   |  |  |
|                  |         | <ul> <li>Added "Initialization"</li> </ul>                                                                                                                                                                                          |  |  |
|                  |         | <ul> <li>Added "Raw Binary File Size"</li> </ul>                                                                                                                                                                                    |  |  |
| June 2012        | 2.4     | <ul> <li>Added Figure 1, Figure 2, and Figure 3.</li> </ul>                                                                                                                                                                         |  |  |
|                  |         | <ul> <li>Updated Table 1, Table 2, Table 3, Table 6, Table 11, Table 22, Table 23, Table 27, Table 29, Table 30, Table 31, Table 32, Table 35, Table 38, Table 39, Table 40, Table 41, Table 43, Table 56, and Table 59.</li> </ul> |  |  |
|                  |         | <ul> <li>Various edits throughout to fix bugs.</li> </ul>                                                                                                                                                                           |  |  |
|                  |         | <ul> <li>Changed title of document to Stratix V Device Datasheet.</li> </ul>                                                                                                                                                        |  |  |
|                  |         | Removed document from the Stratix V handbook and made it a separate document.                                                                                                                                                       |  |  |
| February 2012    | 2.3     | Updated Table 1–22, Table 1–29, Table 1–31, and Table 1–31.                                                                                                                                                                         |  |  |
| December 2011    | 2.2     | ■ Added Table 2–31.                                                                                                                                                                                                                 |  |  |
|                  |         | ■ Updated Table 2–28 and Table 2–34.                                                                                                                                                                                                |  |  |
| Neurometren 0011 | 2.1     | <ul> <li>Added Table 2–2 and Table 2–21 and updated Table 2–5 with information about<br/>Stratix V GT devices.</li> </ul>                                                                                                           |  |  |
| November 2011    |         | <ul> <li>Updated Table 2–11, Table 2–13, Table 2–20, and Table 2–25.</li> </ul>                                                                                                                                                     |  |  |
|                  |         | <ul> <li>Various edits throughout to fix SPRs.</li> </ul>                                                                                                                                                                           |  |  |
|                  |         | <ul> <li>Updated Table 2–4, Table 2–18, Table 2–19, Table 2–21, Table 2–22, Table 2–23, and<br/>Table 2–24.</li> </ul>                                                                                                              |  |  |
| May 2011         | 2.0     | <ul> <li>Updated the "DQ Logic Block and Memory Output Clock Jitter Specifications" title.</li> </ul>                                                                                                                               |  |  |
|                  |         | <ul> <li>Chapter moved to Volume 1.</li> </ul>                                                                                                                                                                                      |  |  |
|                  |         | <ul> <li>Minor text edits.</li> </ul>                                                                                                                                                                                               |  |  |
|                  |         | ■ Updated Table 1–2, Table 1–4, Table 1–19, and Table 1–23.                                                                                                                                                                         |  |  |
| December 2010    | 1.1     | <ul> <li>Converted chapter to the new template.</li> </ul>                                                                                                                                                                          |  |  |
|                  |         | <ul> <li>Minor text edits.</li> </ul>                                                                                                                                                                                               |  |  |
| July 2010        | 1.0     | Initial release.                                                                                                                                                                                                                    |  |  |