# E·XFL

## Intel - 5SGXMA3H2F35C3N Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

### Details

| Product Status                 | Obsolete                                                   |
|--------------------------------|------------------------------------------------------------|
| Number of LABs/CLBs            | 128300                                                     |
| Number of Logic Elements/Cells | 340000                                                     |
| Total RAM Bits                 | 19456000                                                   |
| Number of I/O                  | 600                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 0.82V ~ 0.88V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                            |
| Package / Case                 | 1152-BBGA, FCBGA                                           |
| Supplier Device Package        | 1152-FBGA (35x35)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5sgxma3h2f35c3n |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Table 5 lists the maximum allowed input overshoot voltage and the duration of the overshoot voltage as a percentage of device lifetime. The maximum allowed overshoot duration is specified as a percentage of high time over the lifetime of the device. A DC signal is equivalent to 100% of the duty cycle. For example, a signal that overshoots to 3.95 V can be at 3.95 V for only ~21% over the lifetime of the device; for a device lifetime of 10 years, the overshoot duration amounts to ~2 years.

| Table 5. Maximum Anoweu Oversnoot During Transitions |                  |               |                                                     |      |  |  |  |  |  |
|------------------------------------------------------|------------------|---------------|-----------------------------------------------------|------|--|--|--|--|--|
| Symbol                                               | Description      | Condition (V) | Overshoot Duration as %<br>@ T <sub>J</sub> = 100°C | Unit |  |  |  |  |  |
|                                                      |                  | 3.8           | 100                                                 | %    |  |  |  |  |  |
|                                                      |                  | 3.85          | 64                                                  | %    |  |  |  |  |  |
|                                                      |                  | 3.9           | 36                                                  | %    |  |  |  |  |  |
|                                                      |                  | 3.95          | 21                                                  | %    |  |  |  |  |  |
| Vi (AC)                                              | AC input voltage | 4             | 12                                                  | %    |  |  |  |  |  |
|                                                      |                  | 4.05          | 7                                                   | %    |  |  |  |  |  |
|                                                      |                  | 4.1           | 4                                                   | %    |  |  |  |  |  |
|                                                      |                  | 4.15          | 2                                                   | %    |  |  |  |  |  |
|                                                      |                  | 4.2           | 1                                                   | %    |  |  |  |  |  |

Table 5. Maximum Allowed Overshoot During Transitions

#### Figure 1. Stratix V Device Overshoot Duration



This section lists the functional operating limits for the AC and DC parameters for Stratix V devices. Table 6 lists the steady-state voltage and current values expected from Stratix V devices. Power supply ramps must all be strictly monotonic, without plateaus.

Table 6. Recommended Operating Conditions for Stratix V Devices (Part 1 of 2)

| Symbol                           | Description                                                                                                       | Condition  | Min <sup>(4)</sup> | Тур  | Max <sup>(4)</sup> | Unit |
|----------------------------------|-------------------------------------------------------------------------------------------------------------------|------------|--------------------|------|--------------------|------|
|                                  | Core voltage and periphery circuitry power supply (C1, C2, I2, and I3YY speed grades)                             | _          | 0.87               | 0.9  | 0.93               | V    |
| V <sub>CC</sub>                  | Core voltage and periphery circuitry power supply (C2L, C3, C4, I2L, I3, I3L, and I4 speed grades) <sup>(3)</sup> | _          | 0.82               | 0.85 | 0.88               | V    |
| V <sub>CCPT</sub>                | Power supply for programmable power technology                                                                    | _          | 1.45               | 1.50 | 1.55               | V    |
| V <sub>CC_AUX</sub>              | Auxiliary supply for the programmable power technology                                                            | _          | 2.375              | 2.5  | 2.625              | V    |
| VI (1)                           | I/O pre-driver (3.0 V) power supply                                                                               | _          | 2.85               | 3.0  | 3.15               | V    |
| V <sub>CCPD</sub> <sup>(1)</sup> | I/O pre-driver (2.5 V) power supply                                                                               | _          | 2.375              | 2.5  | 2.625              | V    |
|                                  | I/O buffers (3.0 V) power supply                                                                                  |            | 2.85               | 3.0  | 3.15               | V    |
|                                  | I/O buffers (2.5 V) power supply                                                                                  | _          | 2.375              | 2.5  | 2.625              | V    |
|                                  | I/O buffers (1.8 V) power supply                                                                                  |            | 1.71               | 1.8  | 1.89               | V    |
| V <sub>CCIO</sub>                | I/O buffers (1.5 V) power supply                                                                                  | _          | 1.425              | 1.5  | 1.575              | V    |
|                                  | I/O buffers (1.35 V) power supply                                                                                 | _          | 1.283              | 1.35 | 1.45               | V    |
|                                  | I/O buffers (1.25 V) power supply                                                                                 | _          | 1.19               | 1.25 | 1.31               | V    |
|                                  | I/O buffers (1.2 V) power supply                                                                                  | _          | 1.14               | 1.2  | 1.26               | V    |
|                                  | Configuration pins (3.0 V) power supply                                                                           | _          | 2.85               | 3.0  | 3.15               | V    |
| V <sub>CCPGM</sub>               | Configuration pins (2.5 V) power supply                                                                           | _          | 2.375              | 2.5  | 2.625              | V    |
|                                  | Configuration pins (1.8 V) power supply                                                                           | _          | 1.71               | 1.8  | 1.89               | V    |
| V <sub>CCA_FPLL</sub>            | PLL analog voltage regulator power supply                                                                         | _          | 2.375              | 2.5  | 2.625              | V    |
| V <sub>CCD_FPLL</sub>            | PLL digital voltage regulator power supply                                                                        | _          | 1.45               | 1.5  | 1.55               | V    |
| V <sub>CCBAT</sub> (2)           | Battery back-up power supply (For design security volatile key register)                                          | _          | 1.2                | _    | 3.0                | V    |
| VI                               | DC input voltage                                                                                                  | _          | -0.5               | _    | 3.6                | V    |
| V <sub>0</sub>                   | Output voltage                                                                                                    | —          | 0                  | —    | V <sub>CCIO</sub>  | V    |
| т                                | Operating junction temperature                                                                                    | Commercial | 0                  | —    | 85                 | °C   |
| TJ                               | Operating junction temperature                                                                                    | Industrial | -40                | _    | 100                | °C   |

Table 8 shows the transceiver power supply voltage requirements for various conditions.

**Table 8. Transceiver Power Supply Voltage Requirements** 

| Conditions                                                          | Core Speed Grade                  | VCCR_GXB &<br>VCCT_GXB <sup>(2)</sup> | VCCA_GXB | VCCH_GXB | Unit |
|---------------------------------------------------------------------|-----------------------------------|---------------------------------------|----------|----------|------|
| If BOTH of the following conditions are true:                       | All                               | 1.05                                  |          |          |      |
| <ul> <li>Data rate &gt; 10.3 Gbps.</li> <li>DFE is used.</li> </ul> | All                               | 1.05                                  |          |          |      |
| If ANY of the following conditions are true <sup>(1)</sup> :        |                                   |                                       | 3.0      |          |      |
| ATX PLL is used.                                                    |                                   |                                       |          |          |      |
| ■ Data rate > 6.5Gbps.                                              | All                               | 1.0                                   |          |          |      |
| ■ DFE (data rate ≤<br>10.3 Gbps), AEQ, or<br>EyeQ feature is used.  |                                   |                                       |          | 1.5      | V    |
| If ALL of the following                                             | C1, C2, I2, and I3YY              | 0.90                                  | 2.5      |          |      |
| <ul><li>conditions are true:</li><li>ATX PLL is not used.</li></ul> |                                   |                                       |          |          |      |
| ■ Data rate ≤ 6.5Gbps.                                              | C2L, C3, C4, I2L, I3, I3L, and I4 | 0.85                                  | 2.5      |          |      |
| <ul> <li>DFE, AEQ, and EyeQ are<br/>not used.</li> </ul>            |                                   |                                       |          |          |      |

## Notes to Table 8:

(1) Choose this power supply voltage requirement option if you plan to upgrade your design later with any of the listed conditions.

(2) If the VCCR\_GXB and VCCT\_GXB supplies are set to 1.0 V or 1.05 V, they cannot be shared with the VCC core supply. If the VCCR\_GXB and VCCT\_GXB are set to either 0.90 V or 0.85 V, they can be shared with the VCC core supply.

## **DC Characteristics**

This section lists the supply current, I/O pin leakage current, input pin capacitance, on-chip termination tolerance, and hot socketing specifications.

#### **Supply Current**

Supply current is the current drawn from the respective power rails used for power budgeting. Use the Excel-based Early Power Estimator (EPE) to get supply current estimates for your design because these currents vary greatly with the resources you use.

For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*.

## **Internal Weak Pull-Up Resistor**

Table 16 lists the weak pull-up resistor values for Stratix V devices.

| Symbol          | Description                                                                   | V <sub>CCIO</sub> Conditions<br>(V) <sup>(3)</sup> | Value <sup>(4)</sup> | Unit |
|-----------------|-------------------------------------------------------------------------------|----------------------------------------------------|----------------------|------|
|                 |                                                                               | 3.0 ±5%                                            | 25                   | kΩ   |
|                 |                                                                               | 2.5 ±5%                                            | 25                   | kΩ   |
|                 | Value of the I/O pin pull-up resistor before                                  | 1.8 ±5%                                            | 25                   | kΩ   |
| R <sub>PU</sub> | and during configuration, as well as user mode if you enable the programmable | 1.5 ±5%                                            | 25                   | kΩ   |
|                 | pull-up resistor option.                                                      | 1.35 ±5%                                           | 25                   | kΩ   |
|                 |                                                                               | 1.25 ±5%                                           | 25                   | kΩ   |
|                 |                                                                               | 1.2 ±5%                                            | 25                   | kΩ   |

Table 16. Internal Weak Pull-Up Resistor for Stratix V Devices (1), (2)

Notes to Table 16:

(1) All I/O pins have an option to enable the weak pull-up resistor except the configuration, test, and JTAG pins.

(2) The internal weak pull-down feature is only available for the JTAG TCK pin. The typical value for this internal weak pull-down resistor is approximately 25 k $\Omega$ .

- (3) The pin pull-up resistance values may be lower if an external source drives the pin higher than V<sub>CCIO</sub>.
- (4) These specifications are valid with a  $\pm 10\%$  tolerance to cover changes over PVT.

## I/O Standard Specifications

Table 17 through Table 22 list the input voltage (V<sub>IH</sub> and V<sub>IL</sub>), output voltage (V<sub>OH</sub> and V<sub>OL</sub>), and current drive characteristics (I<sub>OH</sub> and I<sub>OL</sub>) for various I/O standards supported by Stratix V devices. These tables also show the Stratix V device family I/O standard specifications. The V<sub>OL</sub> and V<sub>OH</sub> values are valid at the corresponding I<sub>OH</sub> and I<sub>OL</sub>, respectively.

For an explanation of the terms used in Table 17 through Table 22, refer to "Glossary" on page 65. For tolerance calculations across all SSTL and HSTL I/O standards, refer to Altera knowledge base solution rd07262012\_486.

| I/O      |       | V <sub>ccio</sub> (V) |       | V    | L (V)                       | VIH                         | (V)                     | V <sub>OL</sub> (V)         | V <sub>OH</sub> (V)         | IOL  | I <sub>oh</sub> |
|----------|-------|-----------------------|-------|------|-----------------------------|-----------------------------|-------------------------|-----------------------------|-----------------------------|------|-----------------|
| Standard | Min   | Тур                   | Max   | Min  | Max                         | Min                         | Max                     | Max                         | Min                         | (mĀ) | (mÅ)            |
| LVTTL    | 2.85  | 3                     | 3.15  | -0.3 | 0.8                         | 1.7                         | 3.6                     | 0.4                         | 2.4                         | 2    | -2              |
| LVCMOS   | 2.85  | 3                     | 3.15  | -0.3 | 0.8                         | 1.7                         | 3.6                     | 0.2                         | $V_{CCI0} - 0.2$            | 0.1  | -0.1            |
| 2.5 V    | 2.375 | 2.5                   | 2.625 | -0.3 | 0.7                         | 1.7                         | 3.6                     | 0.4                         | 2                           | 1    | -1              |
| 1.8 V    | 1.71  | 1.8                   | 1.89  | -0.3 | 0.35 *<br>V <sub>CCI0</sub> | 0.65 *<br>V <sub>CCI0</sub> | V <sub>CCI0</sub> + 0.3 | 0.45                        | V <sub>CCI0</sub> –<br>0.45 | 2    | -2              |
| 1.5 V    | 1.425 | 1.5                   | 1.575 | -0.3 | 0.35 *<br>V <sub>CCI0</sub> | 0.65 *<br>V <sub>CCI0</sub> | V <sub>CCI0</sub> + 0.3 | 0.25 *<br>V <sub>CCI0</sub> | 0.75 *<br>V <sub>CCIO</sub> | 2    | -2              |
| 1.2 V    | 1.14  | 1.2                   | 1.26  | -0.3 | 0.35 *<br>V <sub>CCI0</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCI0</sub> + 0.3 | 0.25 *<br>V <sub>CCI0</sub> | 0.75 *<br>V <sub>CCI0</sub> | 2    | -2              |

Table 17. Single-Ended I/O Standards for Stratix V Devices

| Symbol/                                                            | Conditions                                             | Trai                             | nsceive<br>Grade | r Speed<br>1 | Trai                             | nsceive<br>Grade | r Speed<br>2 | Trai                        | Unit             |      |             |
|--------------------------------------------------------------------|--------------------------------------------------------|----------------------------------|------------------|--------------|----------------------------------|------------------|--------------|-----------------------------|------------------|------|-------------|
| Description                                                        |                                                        | Min                              | Тур              | Max          | Min                              | Тур              | Max          | Min                         | Тур              | Max  |             |
| Spread-spectrum<br>downspread                                      | PCle                                                   | _                                | 0 to<br>0.5      | _            | _                                | 0 to<br>0.5      |              | _                           | 0 to<br>0.5      | _    | %           |
| On-chip<br>termination<br>resistors <sup>(21)</sup>                | _                                                      | _                                | 100              |              | _                                | 100              |              | _                           | 100              |      | Ω           |
| Absolute V <sub>MAX</sub> <sup>(5)</sup>                           | Dedicated<br>reference<br>clock pin                    | _                                | _                | 1.6          | _                                | _                | 1.6          | _                           | _                | 1.6  | V           |
|                                                                    | RX reference clock pin                                 | _                                | _                | 1.2          | _                                |                  | 1.2          |                             | _                | 1.2  | ]           |
| Absolute $V_{\text{MIN}}$                                          | —                                                      | -0.4                             | —                |              | -0.4                             | —                | —            | -0.4                        | —                | —    | V           |
| Peak-to-peak<br>differential input<br>voltage                      | _                                                      | 200                              | _                | 1600         | 200                              | _                | 1600         | 200                         | _                | 1600 | mV          |
| V <sub>ICM</sub> (AC clock pin                                     |                                                        | 1050/1000/900/850 <sup>(2)</sup> |                  |              | 1050/1000/900/850 <sup>(2)</sup> |                  |              | 1050/1000/900/850 (2)       |                  |      | mV          |
| coupled) <sup>(3)</sup>                                            | RX reference<br>clock pin                              | 1.0/0.9/0.85 <sup>(4)</sup>      |                  |              | 1.0/0.9/0.85 <sup>(4)</sup>      |                  |              | 1.0/0.9/0.85 <sup>(4)</sup> |                  |      | V           |
| V <sub>ICM</sub> (DC coupled)                                      | HCSL I/O<br>standard for<br>PCIe<br>reference<br>clock | 250                              |                  | 550          | 250                              |                  | 550          | 250                         |                  | 550  | mV          |
|                                                                    | 100 Hz                                                 | —                                | —                | -70          | —                                | —                | -70          | —                           | —                | -70  | dBc/Hz      |
| Transmitter                                                        | 1 kHz                                                  |                                  |                  | -90          |                                  |                  | -90          |                             | —                | -90  | dBc/Hz      |
| REFCLK Phase<br>Noise                                              | 10 kHz                                                 | —                                | —                | -100         | —                                | —                | -100         | —                           | —                | -100 | dBc/Hz      |
| (622 MHz) <sup>(20)</sup>                                          | 100 kHz                                                |                                  |                  | -110         |                                  | —                | -110         | —                           | —                | -110 | dBc/Hz      |
|                                                                    | ≥1 MHz                                                 | —                                | —                | -120         | —                                | —                | -120         | —                           | —                | -120 | dBc/Hz      |
| Transmitter<br>REFCLK Phase<br>Jitter<br>(100 MHz) <sup>(17)</sup> | 10 kHz to<br>1.5 MHz<br>(PCle)                         | _                                | _                | 3            | _                                | _                | 3            | _                           | _                | 3    | ps<br>(rms) |
| R <sub>REF</sub> (19)                                              |                                                        |                                  | 1800<br>±1%      |              | _                                | 1800<br>±1%      | _            |                             | 180<br>0<br>±1%  |      | Ω           |
| Transceiver Clocks                                                 | S                                                      |                                  |                  |              |                                  |                  |              |                             |                  |      |             |
| fixedclk clock<br>frequency                                        | PCIe<br>Receiver<br>Detect                             |                                  | 100<br>or<br>125 | _            | _                                | 100<br>or<br>125 | _            | _                           | 100<br>or<br>125 | _    | MHz         |

## Table 23. Transceiver Specifications for Stratix V GX and GS Devices <sup>(1)</sup> (Part 2 of 7)

Table 26 shows the approximate maximum data rate using the 10G PCS.

| Table 26. Stratix V 10G PCS Approximate Maximum Data Rate (1) |
|---------------------------------------------------------------|
|---------------------------------------------------------------|

| Mada (2)            | Transceiver | PMA Width                                | 64   | 40    | 40    | 40      | 32       | 32    |
|---------------------|-------------|------------------------------------------|------|-------|-------|---------|----------|-------|
| Mode <sup>(2)</sup> | Speed Grade | PCS Width                                | 64   | 66/67 | 50    | 40      | 64/66/67 | 32    |
|                     | 1           | C1, C2, C2L, I2, I2L<br>core speed grade | 14.1 | 14.1  | 10.69 | 14.1    | 13.6     | 13.6  |
|                     | 2           | C1, C2, C2L, I2, I2L<br>core speed grade | 12.5 | 12.5  | 10.69 | 12.5    | 12.5     | 12.5  |
|                     | 2           | C3, I3, I3L<br>core speed grade          | 12.5 | 12.5  | 10.69 | 12.5    | 10.88    | 10.88 |
| FIFO or<br>Register |             | C1, C2, C2L, I2, I2L<br>core speed grade |      |       |       |         |          |       |
| 3                   |             | C3, I3, I3L<br>core speed grade          |      |       | 8.5   | Gbps    |          |       |
|                     | 3           | C4, I4<br>core speed grade               |      |       |       |         |          |       |
|                     |             | I3YY<br>core speed grade                 |      |       | 10.31 | 25 Gbps |          |       |

Notes to Table 26:

(1) The maximum data rate is in Gbps.

(2) The Phase Compensation FIFO can be configured in FIFO mode or register mode. In the FIFO mode, the pointers are not fixed, and the latency can vary. In the register mode the pointers are fixed for low latency.

| Table 28. Transceiver Specifications for Stratix V GT Devices (Part 4 of 5) <sup>(1)</sup> |
|--------------------------------------------------------------------------------------------|
|--------------------------------------------------------------------------------------------|

| Symbol/                                                            | Conditions                                   | Transceiver<br>Conditions Speed Grade 2 |     |                                | er<br>e 3 | Unit |                                |      |
|--------------------------------------------------------------------|----------------------------------------------|-----------------------------------------|-----|--------------------------------|-----------|------|--------------------------------|------|
| Description                                                        |                                              | Min                                     | Тур | Max                            | Min       | Тур  | Max                            |      |
| Data rate                                                          | GT channels                                  | 19,600                                  |     | 28,050                         | 19,600    |      | 25,780                         | Mbps |
| Differential on-chip                                               | GT channels                                  |                                         | 100 | _                              |           | 100  |                                | Ω    |
| termination resistors                                              | GX channels                                  |                                         | 1   | 1                              | (8)       |      | 11                             |      |
|                                                                    | GT channels                                  |                                         | 500 | _                              |           | 500  | —                              | mV   |
| $V_{OCM}$ (AC coupled)                                             | GX channels                                  |                                         | 1   | 1                              | (8)       |      | 11                             |      |
| Dies/Fall times                                                    | GT channels                                  | _                                       | 15  | _                              |           | 15   | —                              | ps   |
| Rise/Fall time                                                     | GX channels                                  |                                         |     |                                | (8)       |      | 1                              |      |
| Intra-differential pair<br>skew                                    | GX channels                                  |                                         |     |                                | (8)       |      |                                |      |
| Intra-transceiver block<br>transmitter channel-to-<br>channel skew | GX channels                                  |                                         |     |                                | (8)       |      |                                |      |
| Inter-transceiver block<br>transmitter channel-to-<br>channel skew | GX channels                                  |                                         |     |                                | (8)       |      |                                |      |
| CMU PLL                                                            | · · · · · ·                                  |                                         |     |                                |           |      |                                |      |
| Supported Data Range                                               | —                                            | 600                                     | —   | 12500                          | 600       | —    | 8500                           | Mbps |
| t <sub>pll_powerdown</sub> (13)                                    | —                                            | 1                                       | —   | —                              | 1         | _    | —                              | μs   |
| t <sub>pll_lock</sub> <sup>(14)</sup>                              | —                                            | _                                       | —   | 10                             | —         | _    | 10                             | μs   |
| ATX PLL                                                            |                                              |                                         |     |                                |           |      |                                |      |
|                                                                    | VCO post-<br>divider L=2                     | 8000                                    | _   | 12500                          | 8000      | _    | 8500                           | Mbps |
|                                                                    | L=4                                          | 4000                                    | —   | 6600                           | 4000      | _    | 6600                           | Mbps |
| Supported Data Rate                                                | L=8                                          | 2000                                    | —   | 3300                           | 2000      | -    | 3300                           | Mbps |
| Range for GX Channels                                              | L=8,<br>Local/Central<br>Clock Divider<br>=2 | 1000                                    | _   | 1762.5                         | 1000      | _    | 1762.5                         | Mbps |
| Supported Data Rate<br>Range for GT Channels                       | VCO post-<br>divider L=2                     | 9800                                    | _   | 14025                          | 9800      | _    | 12890                          | Mbps |
| t <sub>pll_powerdown</sub> <sup>(13)</sup>                         | —                                            | 1                                       | —   | —                              | 1         | —    | —                              | μs   |
| t <sub>pll_lock</sub> <sup>(14)</sup>                              | —                                            |                                         | —   | 10                             | —         | —    | 10                             | μs   |
| fPLL                                                               |                                              |                                         |     |                                |           | -    | · ·                            |      |
| Supported Data Range                                               | _                                            | 600                                     |     | 3250/<br>3.125 <sup>(23)</sup> | 600       | _    | 3250/<br>3.125 <sup>(23)</sup> | Mbps |
| t <sub>pll_powerdown</sub> (13)                                    |                                              | 1                                       | _   |                                | 1         |      |                                | μs   |

Figure 4 shows the differential transmitter output waveform.





Figure 5 shows the Stratix V AC gain curves for GT channels.

Figure 5. AC Gain Curves for GT Channels

## **PLL Specifications**

Table 31 lists the Stratix V PLL specifications when operating in both the commercial junction temperature range (0° to  $85^{\circ}$ C) and the industrial junction temperature range (-40° to  $100^{\circ}$ C).

Table 31. PLL Specifications for Stratix V Devices (Part 1 of 3)

| Symbol                   | Parameter                                                                                                | Min | Тур | Max                | Unit |
|--------------------------|----------------------------------------------------------------------------------------------------------|-----|-----|--------------------|------|
|                          | Input clock frequency (C1, C2, C2L, I2, and I2L speed grades)                                            | 5   | _   | 800 (1)            | MHz  |
| f <sub>IN</sub>          | Input clock frequency (C3, I3, I3L, and I3YY speed grades)                                               | 5   | _   | 800 (1)            | MHz  |
|                          | Input clock frequency (C4, I4 speed grades)                                                              | 5   | _   | 650 <sup>(1)</sup> | MHz  |
| f <sub>INPFD</sub>       | Input frequency to the PFD                                                                               | 5   | —   | 325                | MHz  |
| f <sub>finpfd</sub>      | Fractional Input clock frequency to the PFD                                                              | 50  | _   | 160                | MHz  |
|                          | PLL VCO operating range (C1, C2, C2L, I2, I2L speed grades)                                              | 600 | _   | 1600               | MHz  |
| f <sub>VCO</sub>         | PLL VCO operating range (C3, I3, I3L, I3YY speed grades)                                                 | 600 | _   | 1600               | MHz  |
|                          | PLL VCO operating range (C4, I4 speed grades)                                                            | 600 | —   | 1300               | MHz  |
| t <sub>einduty</sub>     | Input clock or external feedback clock input duty cycle                                                  | 40  |     | 60                 | %    |
|                          | Output frequency for an internal global or regional clock (C1, C2, C2L, I2, I2L speed grades)            | —   | _   | 717 <sup>(2)</sup> | MHz  |
| f <sub>out</sub>         | Output frequency for an internal global or regional clock (C3, I3, I3L speed grades)                     | _   | _   | 650 <sup>(2)</sup> | MHz  |
|                          | Output frequency for an internal global or regional clock (C4, I4 speed grades)                          | _   | _   | 580 <sup>(2)</sup> | MHz  |
|                          | Output frequency for an external clock output (C1, C2, C2L, I2, I2L speed grades)                        | _   | _   | 800 (2)            | MHz  |
| f <sub>out_ext</sub>     | Output frequency for an external clock output (C3, I3, I3L speed grades)                                 | _   | _   | 667 <sup>(2)</sup> | MHz  |
|                          | Output frequency for an external clock output (C4, I4 speed grades)                                      | _   | _   | 553 <sup>(2)</sup> | MHz  |
| t <sub>outduty</sub>     | Duty cycle for a dedicated external clock output (when set to <b>50%</b> )                               | 45  | 50  | 55                 | %    |
| t <sub>FCOMP</sub>       | External feedback clock compensation time                                                                | _   | —   | 10                 | ns   |
| f <sub>dyconfigclk</sub> | Dynamic Configuration Clock used for <code>mgmt_clk</code> and <code>scanclk</code>                      | _   | _   | 100                | MHz  |
| t <sub>LOCK</sub>        | Time required to lock from the end-of-device configuration or deassertion of areset                      | _   | _   | 1                  | ms   |
| t <sub>olock</sub>       | Time required to lock dynamically (after switchover or reconfiguring any non-post-scale counters/delays) | _   | _   | 1                  | ms   |
|                          | PLL closed-loop low bandwidth                                                                            |     | 0.3 | —                  | MHz  |
| f <sub>CLBW</sub>        | PLL closed-loop medium bandwidth                                                                         | _   | 1.5 |                    | MHz  |
|                          | PLL closed-loop high bandwidth (7)                                                                       |     | 4   | —                  | MHz  |
| t <sub>PLL_PSERR</sub>   | Accuracy of PLL phase shift                                                                              |     |     | ±50                | ps   |
| t <sub>areset</sub>      | Minimum pulse width on the areset signal                                                                 | 10  | _   |                    | ns   |

## Table 31. PLL Specifications for Stratix V Devices (Part 3 of 3)

| Symbol           | Parameter                                                     |        | Тур  | Max   | Unit |
|------------------|---------------------------------------------------------------|--------|------|-------|------|
| f <sub>RES</sub> | Resolution of VCO frequency ( $f_{INPFD} = 100 \text{ MHz}$ ) | 390625 | 5.96 | 0.023 | Hz   |

#### Notes to Table 31:

(1) This specification is limited in the Quartus II software by the I/O maximum frequency. The maximum I/O frequency is different for each I/O standard.

(2) This specification is limited by the lower of the two: I/O  $f_{MAX}$  or  $f_{OUT}$  of the PLL.

- (3) A high input jitter directly affects the PLL output jitter. To have low PLL output clock jitter, you must provide a clean clock source < 120 ps.
- (4)  $f_{REF}$  is fIN/N when N = 1.
- (5) Peak-to-peak jitter with a probability level of 10<sup>-12</sup> (14 sigma, 99.9999999974404% confidence level). The output jitter specification applies to the intrinsic jitter of the PLL, when an input jitter of 30 ps is applied. The external memory interface clock output jitter specifications use a different measurement method and are available in Table 44 on page 52.
- (6) The cascaded PLL specification is only applicable with the following condition: a. Upstream PLL: 0.59Mhz ≤ Upstream PLL BW < 1 MHz b. Downstream PLL: Downstream PLL BW > 2 MHz
- (7) High bandwidth PLL settings are not supported in external feedback mode.
- (8) The external memory interface clock output jitter specifications use a different measurement method, which is available in Table 42 on page 50.
- (9) The VCO frequency reported by the Quartus II software in the PLL Usage Summary section of the compilation report takes into consideration the VCO post-scale counter K value. Therefore, if the counter K has a value of 2, the frequency reported can be lower than the f<sub>VCO</sub> specification.
- (10) This specification only covers fractional PLL for low bandwidth. The  $f_{VCO}$  for fractional value range 0.05 0.95 must be  $\geq$  1000 MHz, while  $f_{VCO}$  for fractional value range 0.20 0.80 must be  $\geq$  1200 MHz.
- (11) This specification only covered fractional PLL for low bandwidth. The  $f_{VC0}$  for fractional value range 0.05-0.95 must be  $\geq$  1000 MHz.
- (12) This specification only covered fractional PLL for low bandwidth. The  $f_{VC0}$  for fractional value range 0.20-0.80 must be  $\geq$  1200 MHz.

## **DSP Block Specifications**

Table 32 lists the Stratix V DSP block performance specifications.

|                                              |     |         | I          | Peforman | ce               |     |     |      |  |  |
|----------------------------------------------|-----|---------|------------|----------|------------------|-----|-----|------|--|--|
| Mode                                         | C1  | C2, C2L | 12, 12L    | C3       | 13, 13L,<br>13YY | C4  | 14  | Unit |  |  |
| Modes using one DSP                          |     |         |            |          |                  |     |     |      |  |  |
| Three 9 x 9                                  | 600 | 600     | 600        | 480      | 480              | 420 | 420 | MHz  |  |  |
| One 18 x 18                                  | 600 | 600     | 600        | 480      | 480              | 420 | 400 | MHz  |  |  |
| Two partial 18 x 18 (or 16 x 16)             | 600 | 600     | 600        | 480      | 480              | 420 | 400 | MHz  |  |  |
| One 27 x 27                                  | 500 | 500     | 500        | 400      | 400              | 350 | 350 | MHz  |  |  |
| One 36 x 18                                  | 500 | 500     | 500        | 400      | 400              | 350 | 350 | MHz  |  |  |
| One sum of two 18 x 18(One sum of 2 16 x 16) | 500 | 500     | 500        | 400      | 400              | 350 | 350 | MHz  |  |  |
| One sum of square                            | 500 | 500     | 500        | 400      | 400              | 350 | 350 | MHz  |  |  |
| One 18 x 18 plus 36 (a x b) + c              | 500 | 500     | 500        | 400      | 400              | 350 | 350 | MHz  |  |  |
|                                              |     | Modes u | sing two l | DSPs     | 1                |     | •   | 1    |  |  |
| Three 18 x 18                                | 500 | 500     | 500        | 400      | 400              | 350 | 350 | MHz  |  |  |
| One sum of four 18 x 18                      | 475 | 475     | 475        | 380      | 380              | 300 | 300 | MHz  |  |  |
| One sum of two 27 x 27                       | 465 | 465     | 450        | 380      | 380              | 300 | 290 | MHz  |  |  |
| One sum of two 36 x 18                       | 475 | 475     | 475        | 380      | 380              | 300 | 300 | MHz  |  |  |
| One complex 18 x 18                          | 500 | 500     | 500        | 400      | 400              | 350 | 350 | MHz  |  |  |
| One 36 x 36                                  | 475 | 475     | 475        | 380      | 380              | 300 | 300 | MHz  |  |  |

## Table 32. Block Performance Specifications for Stratix V DSP Devices (Part 1 of 2)

|                       | Peformance |          |           |      |                  |     |     |      |
|-----------------------|------------|----------|-----------|------|------------------|-----|-----|------|
| Mode                  | C1         | C2, C2L  | 12, 12L   | C3   | 13, 13L,<br>13YY | C4  | 14  | Unit |
|                       |            | Modes us | ing Three | DSPs |                  |     |     |      |
| One complex 18 x 25   | 425        | 425      | 415       | 340  | 340              | 275 | 265 | MHz  |
| Modes using Four DSPs |            |          |           |      |                  |     |     |      |
| One complex 27 x 27   | 465        | 465      | 465       | 380  | 380              | 300 | 290 | MHz  |

## Table 32. Block Performance Specifications for Stratix V DSP Devices (Part 2 of 2)

## **Memory Block Specifications**

Table 33 lists the Stratix V memory block specifications.

## Table 33. Memory Block Performance Specifications for Stratix V Devices <sup>(1), (2)</sup> (Part 1 of 2)

|        |                                            | <b>Resources Used</b> |        | Performance |            |     |     |         |                     |     |      |
|--------|--------------------------------------------|-----------------------|--------|-------------|------------|-----|-----|---------|---------------------|-----|------|
| Memory | Mode                                       | ALUTS                 | Memory | C1          | C2,<br>C2L | C3  | C4  | 12, 12L | 13,<br>13L,<br>13YY | 14  | Unit |
|        | Single port, all supported widths          | 0                     | 1      | 450         | 450        | 400 | 315 | 450     | 400                 | 315 | MHz  |
| MLAB   | Simple dual-port,<br>x32/x64 depth         | 0                     | 1      | 450         | 450        | 400 | 315 | 450     | 400                 | 315 | MHz  |
| IVILAD | Simple dual-port, x16 depth <sup>(3)</sup> | 0                     | 1      | 675         | 675        | 533 | 400 | 675     | 533                 | 400 | MHz  |
|        | ROM, all supported widths                  | 0                     | 1      | 600         | 600        | 500 | 450 | 600     | 500                 | 450 | MHz  |

|               |                                                                                                           | Resour | ces Used |     |            | Pe  | erforman | ce      |                     |     |      |
|---------------|-----------------------------------------------------------------------------------------------------------|--------|----------|-----|------------|-----|----------|---------|---------------------|-----|------|
| Memory        | Mode                                                                                                      | ALUTS  | Memory   | C1  | C2,<br>C2L | C3  | C4       | 12, 12L | 13,<br>13L,<br>13YY | 14  | Unit |
|               | Single-port, all<br>supported widths                                                                      | 0      | 1        | 700 | 700        | 650 | 550      | 700     | 500                 | 450 | MHz  |
|               | Simple dual-port, all supported widths                                                                    | 0      | 1        | 700 | 700        | 650 | 550      | 700     | 500                 | 450 | MHz  |
|               | Simple dual-port with<br>the read-during-write<br>option set to <b>Old Data</b> ,<br>all supported widths | 0      | 1        | 525 | 525        | 455 | 400      | 525     | 455                 | 400 | MHz  |
| M20K<br>Block | Simple dual-port with ECC enabled, 512 × 32                                                               | 0      | 1        | 450 | 450        | 400 | 350      | 450     | 400                 | 350 | MHz  |
|               | Simple dual-port with<br>ECC and optional<br>pipeline registers<br>enabled, 512 × 32                      | 0      | 1        | 600 | 600        | 500 | 450      | 600     | 500                 | 450 | MHz  |
|               | True dual port, all supported widths                                                                      | 0      | 1        | 700 | 700        | 650 | 550      | 700     | 500                 | 450 | MHz  |
|               | ROM, all supported widths                                                                                 | 0      | 1        | 700 | 700        | 650 | 550      | 700     | 500                 | 450 | MHz  |

## Table 33. Memory Block Performance Specifications for Stratix V Devices <sup>(1), (2)</sup> (Part 2 of 2)

## Notes to Table 33:

(1) To achieve the maximum memory block performance, use a memory block clock that comes through global clock routing from an on-chip PLL set to **50**% output duty cycle. Use the Quartus II software to report timing for this and other memory block clocking schemes.

(2) When you use the error detection cyclical redundancy check (CRC) feature, there is no degradation in F<sub>MAX</sub>.

(3) The F<sub>MAX</sub> specification is only achievable with Fitter options, MLAB Implementation In 16-Bit Deep Mode enabled.

## **Temperature Sensing Diode Specifications**

Table 34 lists the internal TSD specification.

#### **Table 34. Internal Temperature Sensing Diode Specification**

| Temperature<br>Range | Accuracy | Offset<br>Calibrated<br>Option | Sampling Rate  | Conversion<br>Time | Resolution | Minimum<br>Resolution<br>with no<br>Missing Codes |
|----------------------|----------|--------------------------------|----------------|--------------------|------------|---------------------------------------------------|
| –40°C to 100°C       | ±8°C     | No                             | 1 MHz, 500 KHz | < 100 ms           | 8 bits     | 8 bits                                            |

Table 35 lists the specifications for the Stratix V external temperature sensing diode.

| Description                              | Min   | Тур   | Max   | Unit |
|------------------------------------------|-------|-------|-------|------|
| I <sub>bias</sub> , diode source current | 8     | —     | 200   | μA   |
| V <sub>bias,</sub> voltage across diode  | 0.3   | —     | 0.9   | V    |
| Series resistance                        |       | —     | < 1   | Ω    |
| Diode ideality factor                    | 1.006 | 1.008 | 1.010 |      |

Figure 7 shows the dynamic phase alignment (DPA) lock time specifications with the DPA PLL calibration option enabled.

Figure 7. DPA Lock Time Specification with DPA PLL Calibration Enabled

| rx_reset      | i |  |  |
|---------------|---|--|--|
| rx_dpa_locked |   |  |  |
|               |   |  |  |

Table 37 lists the DPA lock time specifications for Stratix V devices.

Table 37. DPA Lock Time Specifications for Stratix V GX Devices Only (1), (2), (3)

| Standard           | Training Pattern    | Number of Data<br>Transitions in One<br>Repetition of the<br>Training Pattern | Number of<br>Repetitions per 256<br>Data Transitions <sup>(4)</sup> | Maximum              |
|--------------------|---------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------|
| SPI-4              | 0000000001111111111 | 2                                                                             | 128                                                                 | 640 data transitions |
| Parallel Rapid I/O | 00001111            | 2                                                                             | 128                                                                 | 640 data transitions |
|                    | 10010000            | 4                                                                             | 64                                                                  | 640 data transitions |
| Miscellaneous      | 10101010            | 8                                                                             | 32                                                                  | 640 data transitions |
| wiscenareous       | 01010101            | 8                                                                             | 32                                                                  | 640 data transitions |

#### Notes to Table 37:

(1) The DPA lock time is for one channel.

(2) One data transition is defined as a 0-to-1 or 1-to-0 transition.

(3) The DPA lock time stated in this table applies to both commercial and industrial grade.

(4) This is the number of repetitions for the stated training pattern to achieve the 256 data transitions.

Figure 8 shows the **LVDS** soft-clock data recovery (CDR)/DPA sinusoidal jitter tolerance specification for a data rate  $\geq$  1.25 Gbps. Table 38 lists the **LVDS** soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate  $\geq$  1.25 Gbps.





|         | Member  |       | Active Serial (1) | )                      | Fast Passive Parallel <sup>(2)</sup> |            |                        |  |
|---------|---------|-------|-------------------|------------------------|--------------------------------------|------------|------------------------|--|
| Variant | nt Code | Width | DCLK (MHz)        | Min Config<br>Time (s) | Width                                | DCLK (MHz) | Min Config<br>Time (s) |  |
|         | D3      | 4     | 100               | 0.344                  | 32                                   | 100        | 0.043                  |  |
|         | D4      | 4     | 100               | 0.534                  | 32                                   | 100        | 0.067                  |  |
| GS      |         | 4     | 100               | 0.344                  | 32                                   | 100        | 0.043                  |  |
| 65      | D5      | 4     | 100               | 0.534                  | 32                                   | 100        | 0.067                  |  |
|         | D6      | 4     | 100               | 0.741                  | 32                                   | 100        | 0.093                  |  |
|         | D8      | 4     | 100               | 0.741                  | 32                                   | 100        | 0.093                  |  |
| с       | E9      | 4     | 100               | 0.857                  | 32                                   | 100        | 0.107                  |  |
| E -     | EB      | 4     | 100               | 0.857                  | 32                                   | 100        | 0.107                  |  |

Table 48. Minimum Configuration Time Estimation for Stratix V Devices

#### Notes to Table 48:

(1) DCLK frequency of 100 MHz using external CLKUSR.

(2) Max FPGA FPP bandwidth may exceed bandwidth available from some external storage or control logic.

## **Fast Passive Parallel Configuration Timing**

This section describes the fast passive parallel (FPP) configuration timing parameters for Stratix V devices.

## DCLK-to-DATA[] Ratio for FPP Configuration

FPP configuration requires a different DCLK-to-DATA[]ratio when you enable the design security, decompression, or both features. Table 49 lists the DCLK-to-DATA[]ratio for each combination.

| Configuration<br>Scheme | Decompression | Design Security | DCLK-to-DATA[]<br>Ratio |
|-------------------------|---------------|-----------------|-------------------------|
|                         | Disabled      | Disabled        | 1                       |
| FPP ×8                  | Disabled      | Enabled         | 1                       |
|                         | Enabled       | Disabled        | 2                       |
|                         | Enabled       | Enabled         | 2                       |
|                         | Disabled      | Disabled        | 1                       |
| FPP ×16                 | Disabled      | Enabled         | 2                       |
| FFF XIU                 | Enabled       | Disabled        | 4                       |
|                         | Enabled       | Enabled         | 4                       |

 Table 49. DCLK-to-DATA[] Ratio <sup>(1)</sup> (Part 1 of 2)

## FPP Configuration Timing when DCLK-to-DATA [] = 1

Figure 12 shows the timing waveform for FPP configuration when using a MAX II or MAX V device as an external host. This waveform shows timing when the DCLK-to-DATA[] ratio is 1.





#### Notes to Figure 12:

- (1) Use this timing waveform when the DCLK-to-DATA [] ratio is 1.
- (2) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic-high levels. When nCONFIG is pulled low, a reconfiguration cycle begins.
- (3) After power-up, the Stratix V device holds nstatus low for the time of the POR delay.
- (4) After power-up, before and during configuration, CONF\_DONE is low.
- (5) Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required.
- (6) For FPP ×16, use DATA [15..0]. For FPP ×8, use DATA [7..0]. DATA [31..0] are available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings.
- (7) To ensure a successful configuration, send the entire configuration data to the Stratix V device. CONF\_DONE is released high when the Stratix V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- (8) After the option bit to enable the INIT\_DONE pin is configured into the device, the INIT DONE goes low.

## **Active Serial Configuration Timing**

Table 52 lists the DCLK frequency specification in the AS configuration scheme.

| Table 52. | DCLK Frequency | Specification in the <i>l</i> | AS Configuration Scheme | (1), (2) |
|-----------|----------------|-------------------------------|-------------------------|----------|
|-----------|----------------|-------------------------------|-------------------------|----------|

| Minimum | Typical | Maximum | Unit |
|---------|---------|---------|------|
| 5.3     | 7.9     | 12.5    | MHz  |
| 10.6    | 15.7    | 25.0    | MHz  |
| 21.3    | 31.4    | 50.0    | MHz  |
| 42.6    | 62.9    | 100.0   | MHz  |

#### Notes to Table 52:

(1) This applies to the DCLK frequency specification when using the internal oscillator as the configuration clock source.

(2) The AS multi-device configuration scheme does not support DCLK frequency of 100 MHz.

Figure 14 shows the single-device configuration setup for an AS ×1 mode.





#### Notes to Figure 14:

- (1) If you are using AS  $\times 4$  mode, this signal represents the AS\_DATA[3..0] and EPCQ sends in 4-bits of data for each DCLK cycle.
- (2) The initialization clock can be from internal oscillator or CLKUSR pin.
- (3) After the option bit to enable the INIT\_DONE pin is configured into the device, the INIT\_DONE goes low.

Table 53 lists the timing parameters for AS  $\times 1$  and AS  $\times 4$  configurations in Stratix V devices.

| Symbol          | Parameter                                   | Minimum | Maximum | Units |
|-----------------|---------------------------------------------|---------|---------|-------|
| t <sub>CO</sub> | DCLK falling edge to AS_DATA0/ASDO output   | —       | 2       | ns    |
| t <sub>SU</sub> | Data setup time before falling edge on DCLK | 1.5     | _       | ns    |
| t <sub>H</sub>  | Data hold time after falling edge on DCLK   | 0       | _       | ns    |

## Table 60. Glossary (Part 2 of 4)

| Letter                | Subject                            | Definitions                                                                                                     |
|-----------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------|
| G                     |                                    |                                                                                                                 |
| Н                     | _                                  | _                                                                                                               |
| Ι                     |                                    |                                                                                                                 |
| J                     | J<br>JTAG Timing<br>Specifications | High-speed I/O block—Deserialization factor (width of parallel data bus).<br>JTAG Timing Specifications:<br>TMS |
| K<br>L<br>M<br>N<br>O | _                                  | _                                                                                                               |
| Ρ                     | PLL<br>Specifications              | Diagram of PLL Specifications (1)                                                                               |
| Q                     |                                    | _                                                                                                               |
|                       | 1                                  |                                                                                                                 |

| Table 60. | Glossary | (Part 3 of 4) |
|-----------|----------|---------------|
|-----------|----------|---------------|

| Letter | Subject                                               | Definitions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|--------|-------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|        | SW (sampling<br>window)                               | Timing Diagram—the period of time during which the data must be valid in order to capture it correctly. The setup and hold times determine the ideal strobe position within the sampling window, as shown:         Bit Time         0.5 x TCCS       RSKM         Sampling Window       RSKM         0.5 x TCCS       RSKM                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| S      | Single-ended<br>voltage<br>referenced I/O<br>standard | The JEDEC standard for <b>SSTL</b> and <b>HSTL</b> I/O defines both the AC and DC input signal values.<br>The AC values indicate the voltage levels at which the receiver must meet its timing<br>specifications. The DC values indicate the voltage levels at which the final logic state of the<br>receiver is unambiguously defined. After the receiver input has crossed the AC value, the<br>receiver changes to the new logic state.<br>The new logic state is then maintained as long as the input stays beyond the DC threshold.<br>This approach is intended to provide predictable receiver timing in the presence of input<br>waveform ringing:<br><i>Single-Ended Voltage Referenced I/O Standard</i><br> |  |  |
|        | t <sub>C</sub>                                        | High-speed receiver and transmitter input and output clock period.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
|        | TCCS (channel-<br>to-channel-skew)                    | The timing difference between the fastest and slowest output edges, including $t_{c0}$ variation and clock skew, across channels driven by the same PLL. The clock is included in the TCCS measurement (refer to the <i>Timing Diagram</i> figure under <b>SW</b> in this table).                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
|        |                                                       | High-speed I/O block—Duty cycle on the high-speed transmitter output clock.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| т      | t <sub>DUTY</sub>                                     | <b>Timing Unit Interval (TUI)</b><br>The timing budget allowed for skew, propagation delays, and the data sampling window.<br>(TUI = $1/(\text{receiver input clock frequency multiplication factor}) = t_c/w)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|        | t <sub>FALL</sub>                                     | Signal high-to-low transition time (80-20%)<br>Cycle-to-cycle jitter tolerance on the PLL clock input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|        | t <sub>INCCJ</sub>                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|        | t <sub>OUTPJ_IO</sub>                                 | Period jitter on the general purpose I/O driven by a PLL.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
|        | t <sub>outpj_dc</sub>                                 | Period jitter on the dedicated clock output driven by a PLL.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
|        | <b>t</b> <sub>RISE</sub>                              | Signal low-to-high transition time (20-80%)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| U      | _                                                     | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |

# **Document Revision History**

Table 61 lists the revision history for this chapter.

 Table 61. Document Revision History (Part 1 of 3)

| Date          | Version                                     | Changes                                                                                                                                                                                               |  |
|---------------|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| June 2018     | 3.9                                         | <ul> <li>Added the "Stratix V Device Overshoot Duration" figure.</li> </ul>                                                                                                                           |  |
|               |                                             | <ul> <li>Added a footnote to the "High-Speed I/O Specifications for Stratix V Devices" table.</li> </ul>                                                                                              |  |
|               |                                             | <ul> <li>Changed the minimum value for t<sub>CD2UMC</sub> in the "PS Timing Parameters for Stratix V<br/>Devices" table.</li> </ul>                                                                   |  |
|               |                                             | <ul> <li>Changed the condition for 100-Ω R<sub>D</sub> in the "OCT Without Calibration Resistance<br/>Tolerance Specifications for Stratix V Devices" table.</li> </ul>                               |  |
| April 2017    | 3.8                                         | <ul> <li>Changed the minimum value for t<sub>CD2UMC</sub> in the "AS Timing Parameters for AS '1 and AS '4<br/>Configurations in Stratix V Devices" table</li> </ul>                                  |  |
|               |                                             | <ul> <li>Changed the minimum value for t<sub>CD2UMC</sub> in the "FPP Timing Parameters for Stratix V<br/>Devices When the DCLK-to-DATA[] Ratio is &gt;1" table.</li> </ul>                           |  |
|               |                                             | <ul> <li>Changed the minimum value for t<sub>CD2UMC</sub> in the "FPP Timing Parameters for Stratix V<br/>Devices When the DCLK-to-DATA[] Ratio is &gt;1" table.</li> </ul>                           |  |
|               |                                             | <ul> <li>Changed the minimum number of clock cycles value in the "Initialization Clock Source<br/>Option and the Maximum Frequency" table.</li> </ul>                                                 |  |
| June 2016     | 3.7                                         | <ul> <li>Added the V<sub>ID</sub> minimum specification for LVPECL in the "Differential I/O Standard<br/>Specifications for Stratix V Devices" table</li> </ul>                                       |  |
| Julie 2010    |                                             | <ul> <li>Added the I<sub>OUT</sub> specification to the "Absolute Maximum Ratings for Stratix V Devices"<br/>table.</li> </ul>                                                                        |  |
| December 2015 | 3.6                                         | Added a footnote to the "High-Speed I/O Specifications for Stratix V Devices" table.                                                                                                                  |  |
| December 2015 | 3.5                                         | <ul> <li>Changed the transmitter, receiver, and ATX PLL data rate specifications in the<br/>"Transceiver Specifications for Stratix V GX and GS Devices" table.</li> </ul>                            |  |
| December 2015 |                                             | <ul> <li>Changed the configuration .rbf sizes in the "Uncompressed .rbf Sizes for Stratix V<br/>Devices" table.</li> </ul>                                                                            |  |
|               |                                             | • Changed the data rate specification for transceiver speed grade 3 in the following tables:                                                                                                          |  |
|               |                                             | <ul> <li>"Transceiver Specifications for Stratix V GX and GS Devices"</li> </ul>                                                                                                                      |  |
|               |                                             | <ul> <li>"Stratix V Standard PCS Approximate Maximum Date Rate"</li> </ul>                                                                                                                            |  |
|               | 5 3.4 Chan<br>"Tran<br>Adde<br>spec<br>Chan | <ul> <li>"Stratix V 10G PCS Approximate Maximum Data Rate"</li> </ul>                                                                                                                                 |  |
| July 2015     |                                             | <ul> <li>Changed the conditions for reference clock rise and fall time, and added a note to the<br/>"Transceiver Specifications for Stratix V GX and GS Devices" table.</li> </ul>                    |  |
|               |                                             | <ul> <li>Added a note to the "Minimum differential eye opening at receiver serial input pins"<br/>specification in the "Transceiver Specifications for Stratix V GX and GS Devices" table.</li> </ul> |  |
|               |                                             | <ul> <li>Changed the t<sub>co</sub> maximum value in the "AS Timing Parameters for AS '1 and AS '4<br/>Configurations in Stratix V Devices" table.</li> </ul>                                         |  |
|               |                                             | <ul> <li>Removed the CDR ppm tolerance specification from the "Transceiver Specifications for<br/>Stratix V GX and GS Devices" table.</li> </ul>                                                      |  |