Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 128300 | | Number of Logic Elements/Cells | 340000 | | Total RAM Bits | 19456000 | | Number of I/O | 600 | | Number of Gates | - | | Voltage - Supply | 0.82V ~ 0.88V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 1517-BBGA, FCBGA | | Supplier Device Package | 1517-FBGA (40x40) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/5sgxma3k2f40c2ln | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Electrical Characteristics Page 5 ## **Recommended Operating Conditions** This section lists the functional operating limits for the AC and DC parameters for Stratix V devices. Table 6 lists the steady-state voltage and current values expected from Stratix V devices. Power supply ramps must all be strictly monotonic, without plateaus. Table 6. Recommended Operating Conditions for Stratix V Devices (Part 1 of 2) | Symbol | Description | Condition | Min <sup>(4)</sup> | Тур | Max <sup>(4)</sup> | Unit | |----------------------------------|--------------------------------------------------------------------------------------------------------|------------|--------------------|------|--------------------|------| | | Core voltage and periphery circuitry power supply (C1, C2, I2, and I3YY speed grades) | _ | 0.87 | 0.9 | 0.93 | V | | V <sub>CC</sub> | Core voltage and periphery circuitry power supply (C2L, C3, C4, I2L, I3, I3L, and I4 speed grades) (3) | _ | 0.82 | 0.85 | 0.88 | V | | V <sub>CCPT</sub> | Power supply for programmable power technology | _ | 1.45 | 1.50 | 1.55 | V | | V <sub>CC_AUX</sub> | Auxiliary supply for the programmable power technology | _ | 2.375 | 2.5 | 2.625 | V | | V (1) | I/O pre-driver (3.0 V) power supply | | 2.85 | 3.0 | 3.15 | V | | V <sub>CCPD</sub> <sup>(1)</sup> | I/O pre-driver (2.5 V) power supply | | 2.375 | 2.5 | 2.625 | V | | | I/O buffers (3.0 V) power supply | _ | 2.85 | 3.0 | 3.15 | ٧ | | | I/O buffers (2.5 V) power supply | _ | 2.375 | 2.5 | 2.625 | V | | | I/O buffers (1.8 V) power supply | _ | 1.71 | 1.8 | 1.89 | ٧ | | $V_{CCIO}$ | I/O buffers (1.5 V) power supply | _ | 1.425 | 1.5 | 1.575 | V | | | I/O buffers (1.35 V) power supply | | 1.283 | 1.35 | 1.45 | V | | | I/O buffers (1.25 V) power supply | | 1.19 | 1.25 | 1.31 | V | | | I/O buffers (1.2 V) power supply | _ | 1.14 | 1.2 | 1.26 | V | | | Configuration pins (3.0 V) power supply | | 2.85 | 3.0 | 3.15 | V | | $V_{CCPGM}$ | Configuration pins (2.5 V) power supply | _ | 2.375 | 2.5 | 2.625 | V | | | Configuration pins (1.8 V) power supply | _ | 1.71 | 1.8 | 1.89 | V | | V <sub>CCA_FPLL</sub> | PLL analog voltage regulator power supply | | 2.375 | 2.5 | 2.625 | V | | V <sub>CCD_FPLL</sub> | PLL digital voltage regulator power supply | | 1.45 | 1.5 | 1.55 | V | | V <sub>CCBAT</sub> (2) | Battery back-up power supply (For design security volatile key register) | _ | 1.2 | _ | 3.0 | V | | V <sub>I</sub> | DC input voltage | _ | -0.5 | _ | 3.6 | V | | V <sub>0</sub> | Output voltage | _ | 0 | _ | V <sub>CCIO</sub> | V | | т. | Operating junction temperature | Commercial | 0 | _ | 85 | °C | | T <sub>J</sub> | Operating junction temperature | Industrial | -40 | _ | 100 | °C | Electrical Characteristics Page 13 ### **Internal Weak Pull-Up Resistor** Table 16 lists the weak pull-up resistor values for Stratix V devices. Table 16. Internal Weak Pull-Up Resistor for Stratix V Devices (1), (2) | Symbol | Description | V <sub>CC10</sub> Conditions<br>(V) <sup>(3)</sup> | Value <sup>(4)</sup> | Unit | |-----------------|-------------------------------------------------------------------------------|----------------------------------------------------|----------------------|------| | | | 3.0 ±5% | 25 | kΩ | | | | 2.5 ±5% | 25 | kΩ | | | Value of the I/O pin pull-up resistor before | 1.8 ±5% | 25 | kΩ | | R <sub>PU</sub> | and during configuration, as well as user mode if you enable the programmable | 1.5 ±5% | 25 | kΩ | | | pull-up resistor option. | 1.35 ±5% | 25 | kΩ | | | | 1.25 ±5% | 25 | kΩ | | | | 1.2 ±5% | 25 | kΩ | #### Notes to Table 16: - (1) All I/O pins have an option to enable the weak pull-up resistor except the configuration, test, and JTAG pins. - (2) The internal weak pull-down feature is only available for the JTAG TCK pin. The typical value for this internal weak pull-down resistor is approximately 25 k $\Omega$ . - (3) The pin pull-up resistance values may be lower if an external source drives the pin higher than $V_{\text{CCIO}}$ . - (4) These specifications are valid with a ±10% tolerance to cover changes over PVT. ### I/O Standard Specifications Table 17 through Table 22 list the input voltage ( $V_{IH}$ and $V_{IL}$ ), output voltage ( $V_{OH}$ and $V_{OL}$ ), and current drive characteristics ( $I_{OH}$ and $I_{OL}$ ) for various I/O standards supported by Stratix V devices. These tables also show the Stratix V device family I/O standard specifications. The $V_{OL}$ and $V_{OH}$ values are valid at the corresponding $I_{OH}$ and $I_{OL}$ , respectively. For an explanation of the terms used in Table 17 through Table 22, refer to "Glossary" on page 65. For tolerance calculations across all SSTL and HSTL I/O standards, refer to Altera knowledge base solution rd07262012\_486. Table 17. Single-Ended I/O Standards for Stratix V Devices | I/O | | V <sub>CCIO</sub> (V) | | VII | _(V) | V <sub>IH</sub> | (V) | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) | I <sub>OL</sub> | I <sub>OH</sub> | |----------|-------|-----------------------|-------|------|-----------------------------|-----------------------------|-------------------------|-----------------------------|-----------------------------|-----------------|-----------------| | Standard | Min | Тур | Max | Min | Max | Min | Max | Max | Min | (mĀ) | (mA) | | LVTTL | 2.85 | 3 | 3.15 | -0.3 | 0.8 | 1.7 | 3.6 | 0.4 | 2.4 | 2 | -2 | | LVCMOS | 2.85 | 3 | 3.15 | -0.3 | 0.8 | 1.7 | 3.6 | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | 2.5 V | 2.375 | 2.5 | 2.625 | -0.3 | 0.7 | 1.7 | 3.6 | 0.4 | 2 | 1 | -1 | | 1.8 V | 1.71 | 1.8 | 1.89 | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.45 | V <sub>CCIO</sub> –<br>0.45 | 2 | -2 | | 1.5 V | 1.425 | 1.5 | 1.575 | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.25 *<br>V <sub>CCIO</sub> | 0.75 *<br>V <sub>CCIO</sub> | 2 | -2 | | 1.2 V | 1.14 | 1.2 | 1.26 | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.25 *<br>V <sub>CCIO</sub> | 0.75 *<br>V <sub>CCIO</sub> | 2 | -2 | Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 2 of 7) | Symbol/ | Conditions | Trai | nsceive<br>Grade | r Speed<br>1 | Trai | nsceive<br>Grade | r Speed<br>2 | Trai | nsceive<br>Grade | r Speed<br>3 | Unit | |---------------------------------------------------------|--------------------------------------------------------|-------|------------------------------------|--------------------|-----------------------|------------------|--------------------|-----------------------|------------------|--------------------|-------------| | Description | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | Spread-spectrum<br>downspread | PCle | _ | 0 to<br>-0.5 | _ | _ | 0 to<br>-0.5 | _ | _ | 0 to<br>-0.5 | _ | % | | On-chip<br>termination<br>resistors (21) | _ | _ | 100 | _ | _ | 100 | _ | _ | 100 | _ | Ω | | Absolute V <sub>MAX</sub> <sup>(5)</sup> | Dedicated<br>reference<br>clock pin | _ | _ | 1.6 | _ | _ | 1.6 | _ | _ | 1.6 | V | | | RX reference clock pin | _ | _ | 1.2 | _ | _ | 1.2 | _ | _ | 1.2 | | | Absolute V <sub>MIN</sub> | _ | -0.4 | | _ | -0.4 | _ | | -0.4 | _ | 1 | V | | Peak-to-peak<br>differential input<br>voltage | _ | 200 | _ | 1600 | 200 | | 1600 | 200 | _ | 1600 | mV | | V <sub>ICM</sub> (AC coupled) (3) | Dedicated<br>reference<br>clock pin | 1050/ | 1050/1000/900/850 (2) 1050/1000/90 | | 00/850 <sup>(2)</sup> | 1050/ | 1000/90 | 00/850 <sup>(2)</sup> | mV | | | | coupled) (9 | RX reference clock pin | 1. | .0/0.9/0 | .85 <sup>(4)</sup> | 1. | 0/0.9/0 | .85 <sup>(4)</sup> | 1. | 0/0.9/0 | .85 <sup>(4)</sup> | V | | V <sub>ICM</sub> (DC coupled) | HCSL I/O<br>standard for<br>PCIe<br>reference<br>clock | 250 | _ | 550 | 250 | _ | 550 | 250 | _ | 550 | mV | | | 100 Hz | _ | _ | -70 | _ | _ | -70 | _ | _ | -70 | dBc/Hz | | Transmitter | 1 kHz | _ | _ | -90 | _ | _ | -90 | _ | _ | -90 | dBc/Hz | | REFCLK Phase<br>Noise | 10 kHz | | _ | -100 | _ | _ | -100 | _ | _ | -100 | dBc/Hz | | (622 MHz) <sup>(20)</sup> | 100 kHz | _ | _ | -110 | _ | _ | -110 | _ | _ | -110 | dBc/Hz | | | ≥1 MHz | _ | _ | -120 | _ | _ | -120 | _ | _ | -120 | dBc/Hz | | Transmitter<br>REFCLK Phase<br>Jitter<br>(100 MHz) (17) | 10 kHz to<br>1.5 MHz<br>(PCle) | _ | _ | 3 | _ | _ | 3 | _ | _ | 3 | ps<br>(rms) | | R <sub>REF</sub> (19) | _ | _ | 1800<br>±1% | _ | _ | 1800<br>±1% | _ | _ | 180<br>0<br>±1% | _ | Ω | | Transceiver Clock | <u> </u> | | | _ | | | _ | | | _ | | | fixedclk clock frequency | PCIe<br>Receiver<br>Detect | _ | 100<br>or<br>125 | _ | _ | 100<br>or<br>125 | _ | _ | 100<br>or<br>125 | _ | MHz | Page 22 Switching Characteristics Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 5 of 7) | Symbol/ | Conditions | Tra | nsceive<br>Grade | r Speed<br>1 | Trai | nsceive<br>Grade | r Speed<br>2 | Trai | nsceive<br>Grade | r Speed<br>3 | Unit | |-----------------------------------------------------------------------|---------------------------------------------------|-----|------------------|--------------|------|------------------|--------------|------|------------------|--------------------------|------| | Description | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | | DC Gain<br>Setting = 0 | _ | 0 | _ | _ | 0 | _ | _ | 0 | _ | dB | | | DC Gain<br>Setting = 1 | _ | 2 | _ | _ | 2 | _ | _ | 2 | _ | dB | | Programmable<br>DC gain | DC Gain<br>Setting = 2 | | 4 | _ | _ | 4 | | _ | 4 | _ | dB | | | DC Gain<br>Setting = 3 | | 6 | | _ | 6 | _ | _ | 6 | _ | dB | | | DC Gain<br>Setting = 4 | _ | 8 | | _ | 8 | | _ | 8 | _ | dB | | Transmitter | | | | | | | | | | | | | Supported I/O<br>Standards | _ | | | | - | 1.4-V ar | nd 1.5-V PC | ML | | | | | Data rate<br>(Standard PCS) | _ | 600 | _ | 12200 | 600 | | 12200 | 600 | _ | 8500/<br>10312.5<br>(24) | Mbps | | Data rate<br>(10G PCS) | _ | 600 | _ | 14100 | 600 | _ | 12500 | 600 | _ | 8500/<br>10312.5<br>(24) | Mbps | | | 85-Ω<br>setting | _ | 85 ± 20% | _ | _ | 85 ± 20% | _ | _ | 85 ± 20% | _ | Ω | | Differential on- | 100-Ω<br>setting | | 100<br>±<br>20% | _ | _ | 100<br>±<br>20% | | _ | 100<br>±<br>20% | _ | Ω | | chip termination resistors | 120-Ω<br>setting | _ | 120<br>±<br>20% | _ | _ | 120<br>±<br>20% | _ | _ | 120<br>±<br>20% | _ | Ω | | | 150-Ω<br>setting | _ | 150<br>±<br>20% | _ | _ | 150<br>±<br>20% | _ | _ | 150<br>±<br>20% | _ | Ω | | V <sub>OCM</sub> (AC coupled) | 0.65-V<br>setting | _ | 650 | _ | _ | 650 | _ | _ | 650 | _ | mV | | V <sub>OCM</sub> (DC coupled) | _ | _ | 650 | _ | _ | 650 | _ | _ | 650 | _ | mV | | Rise time (7) | 20% to 80% | 30 | _ | 160 | 30 | _ | 160 | 30 | | 160 | ps | | Fall time <sup>(7)</sup> | 80% to 20% | 30 | _ | 160 | 30 | | 160 | 30 | _ | 160 | ps | | Intra-differential<br>pair skew | Tx V <sub>CM</sub> = 0.5 V and slew rate of 15 ps | _ | _ | 15 | _ | _ | 15 | _ | _ | 15 | ps | | Intra-transceiver<br>block transmitter<br>channel-to-<br>channel skew | x6 PMA<br>bonded mode | _ | _ | 120 | _ | _ | 120 | _ | _ | 120 | ps | Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 6 of 7) | Symbol/ | Conditions | Trai | nsceive<br>Grade | r Speed<br>e 1 | Trar | sceive<br>Grade | r Speed<br>2 | Tran | sceive<br>Grade | er Speed<br>e 3 | Unit | |-----------------------------------------------------------------------|----------------------------------------------|------|------------------|-------------------------------|------|-----------------|-------------------------------|------|-----------------|-------------------------------|------| | Description | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | Inter-transceiver<br>block transmitter<br>channel-to-<br>channel skew | xN PMA<br>bonded mode | ı | ı | 500 | _ | ı | 500 | _ | _ | 500 | ps | | CMU PLL | | | | | | | | | | | | | Supported Data<br>Range | _ | 600 | _ | 12500 | 600 | _ | 12500 | 600 | _ | 8500/<br>10312.5<br>(24) | Mbps | | t <sub>pll_powerdown</sub> (15) | _ | 1 | _ | _ | 1 | _ | _ | 1 | _ | _ | μs | | t <sub>pll_lock</sub> (16) | _ | _ | _ | 10 | _ | _ | 10 | _ | _ | 10 | μs | | ATX PLL | | | | | | | | | | | | | | VCO<br>post-divider<br>L=2 | 8000 | | 14100 | 8000 | | 12500 | 8000 | _ | 8500/<br>10312.5<br>(24) | Mbps | | Currented Date | L=4 | 4000 | _ | 7050 | 4000 | _ | 6600 | 4000 | _ | 6600 | Mbps | | Supported Data<br>Rate Range | L=8 | 2000 | _ | 3525 | 2000 | _ | 3300 | 2000 | _ | 3300 | Mbps | | S | L=8,<br>Local/Central<br>Clock Divider<br>=2 | 1000 | _ | 1762.5 | 1000 | _ | 1762.5 | 1000 | _ | 1762.5 | Mbps | | t <sub>pll_powerdown</sub> (15) | _ | 1 | _ | _ | 1 | _ | _ | 1 | _ | _ | μs | | t <sub>pll_lock</sub> (16) | _ | | _ | 10 | _ | _ | 10 | _ | _ | 10 | μs | | fPLL | | | | | | | | | | | | | Supported Data<br>Range | _ | 600 | _ | 3250/<br>3125 <sup>(25)</sup> | 600 | _ | 3250/<br>3125 <sup>(25)</sup> | 600 | _ | 3250/<br>3125 <sup>(25)</sup> | Mbps | | t <sub>pll_powerdown</sub> (15) | _ | 1 | _ | | 1 | _ | | 1 | | | μs | Page 32 Switching Characteristics Table 28. Transceiver Specifications for Stratix V GT Devices (Part 3 of 5) $^{(1)}$ | Symbol/ | Conditions | | Transceiver<br>Speed Grade | | | Transceive<br>peed Grade | | Unit | |-----------------------------------------------------------|----------------------------------|-----|----------------------------|--------|-------------|--------------------------|--------|-------| | Description | | Min | Тур | Max | Min | Тур | Max | | | Differential on-chip termination resistors (7) | GT channels | _ | 100 | _ | _ | 100 | _ | Ω | | | 85-Ω setting | _ | 85 ± 30% | _ | _ | 85<br>± 30% | _ | Ω | | Differential on-chip termination resistors | 100-Ω<br>setting | _ | 100<br>± 30% | _ | _ | 100<br>± 30% | _ | Ω | | for GX channels (19) | 120-Ω<br>setting | _ | 120<br>± 30% | _ | _ | 120<br>± 30% | _ | Ω | | | 150-Ω<br>setting | _ | 150<br>± 30% | _ | _ | 150<br>± 30% | _ | Ω | | V <sub>ICM</sub> (AC coupled) | GT channels | _ | 650 | _ | _ | 650 | _ | mV | | | VCCR_GXB =<br>0.85 V or<br>0.9 V | _ | 600 | _ | _ | 600 | _ | mV | | VICM (AC and DC coupled) for GX Channels | VCCR_GXB = 1.0 V full bandwidth | _ | 700 | _ | _ | 700 | _ | mV | | | VCCR_GXB = 1.0 V half bandwidth | _ | 750 | _ | _ | 750 | _ | mV | | t <sub>LTR</sub> <sup>(9)</sup> | _ | _ | _ | 10 | _ | _ | 10 | μs | | t <sub>LTD</sub> <sup>(10)</sup> | _ | 4 | _ | _ | 4 | _ | _ | μs | | t <sub>LTD_manual</sub> (11) | | 4 | _ | _ | 4 | _ | _ | μs | | t <sub>LTR_LTD_manual</sub> (12) | | 15 | _ | _ | 15 | _ | _ | μs | | Run Length | GT channels | _ | _ | 72 | _ | _ | 72 | CID | | nuii Leiigiii | GX channels | | | | (8) | | | | | CDR PPM | GT channels | _ | _ | 1000 | _ | _ | 1000 | ± PPM | | ODITITIVI | GX channels | | | | (8) | | | | | Programmable | GT channels | _ | _ | 14 | _ | _ | 14 | dB | | equalization<br>(AC Gain) <sup>(5)</sup> | GX channels | | | | (8) | | | | | Programmable | GT channels | _ | _ | 7.5 | _ | _ | 7.5 | dB | | DC gain <sup>(6)</sup> | GX channels | | | | (8) | | | | | Differential on-chip termination resistors <sup>(7)</sup> | GT channels | | 100 | _ | _ | 100 | _ | Ω | | Transmitter | · ' | | • | | | • | • | | | Supported I/O<br>Standards | _ | | | 1.4-V | and 1.5-V F | PCML | | | | Data rate<br>(Standard PCS) | GX channels | 600 | _ | 8500 | 600 | _ | 8500 | Mbps | | Data rate<br>(10G PCS) | GX channels | 600 | _ | 12,500 | 600 | | 12,500 | Mbps | Page 34 Switching Characteristics Table 28. Transceiver Specifications for Stratix V GT Devices (Part 5 of 5) (1) | Symbol/<br>Description | Conditions | | Transceivei<br>peed Grade | | T<br>Sp | Unit | | | |----------------------------|------------|-----|---------------------------|-----|---------|------|-----|----| | Description | | Min | Тур | Max | Min | Тур | Max | | | t <sub>pll_lock</sub> (14) | _ | _ | _ | 10 | _ | _ | 10 | μs | #### Notes to Table 28: - (1) Speed grades shown refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the *Stratix V Device Overview*. - (2) The reference clock common mode voltage is equal to the VCCR\_GXB power supply level. - (3) The device cannot tolerate prolonged operation at this absolute maximum. - (4) The differential eye opening specification at the receiver input pins assumes that receiver equalization is disabled. If you enable receiver equalization, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level. - (5) Refer to Figure 5 for the GT channel AC gain curves. The total effective AC gain is the AC gain minus the DC gain. - (6) Refer to Figure 6 for the GT channel DC gain curves. - (7) CFP2 optical modules require the host interface to have the receiver data pins differentially terminated with 100 Ω. The internal OCT feature is available after the Stratix V FPGA configuration is completed. Altera recommends that FPGA configuration is completed before inserting the optical module. Otherwise, minimize unnecessary removal and insertion with unconfigured devices. - (8) Specifications for this parameter are the same as for Stratix V GX and GS devices. See Table 23 for specifications. - (9) t<sub>LTB</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset. - (10) tLTD is time required for the receiver CDR to start recovering valid data after the rx is lockedtodata signal goes high. - (11) t<sub>LTD\_manual</sub> is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode. - (12) t<sub>LTR\_LTD\_manual</sub> is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode. - (13) tpll powerdown is the PLL powerdown minimum pulse width. - (14) tpll lock is the time required for the transmitter CMU/ATX PLL to lock to the input reference clock frequency after coming out of reset. - (15) To calculate the REFCLK rms phase jitter requirement for PCle at reference clock frequencies other than 100 MHz, use the following formula: REFCLK rms phase jitter at f(MHz) = REFCLK rms phase jitter at 100 MHz × 100/f. - (16) The maximum peak to peak differential input voltage V<sub>ID</sub> after device configuration is equal to 4 × (absolute V<sub>MAX</sub> for receiver pin V<sub>ICM</sub>). - (17) For ES devices, RREF is 2000 $\Omega$ ±1%. - (18) To calculate the REFCLK phase noise requirement at frequencies other than 622 MHz, use the following formula: REFCLK phase noise at f(MHz) = REFCLK phase noise at 622 MHz + 20\*log(f/622). - (19) SFP/+ optical modules require the host interface to have RD+/- differentially terminated with 100 Ω. The internal OCT feature is available after the Stratix V FPGA configuration is completed. Altera recommends that FPGA configuration is completed before inserting the optical module. Otherwise, minimize unnecessary removal and insertion with unconfigured devices. - (20) Refer to Figure 4. - (21) For oversampling design to support data rates less than the minimum specification, the CDR needs to be in LTR mode only. - (22) This supply follows VCCR\_GXB for both GX and GT channels. - (23) When you use fPLL as a TXPLL of the transceiver. Table 29 shows the $\ensuremath{V_{\text{OD}}}$ settings for the GT channel. Table 29. Typical $\text{V}_{\text{0D}}$ Setting for GT Channel, TX Termination = 100 $\Omega$ | Symbol | V <sub>op</sub> Setting | V <sub>op</sub> Value (mV) | |-------------------------------------------------------------------------|-------------------------|----------------------------| | | 0 | 0 | | | 1 | 200 | | V differential peak to peak tunical (1) | 2 | 400 | | <b>V</b> <sub>OD</sub> differential peak to peak typical <sup>(1)</sup> | 3 | 600 | | | 4 | 800 | | | 5 | 1000 | ### Note: (1) Refer to Figure 4. Figure 6 shows the Stratix V DC gain curves for GT channels. ### Figure 6. DC Gain Curves for GT Channels ### **Transceiver Characterization** This section summarizes the Stratix V transceiver characterization results for compliance with the following protocols: - Interlaken - 40G (XLAUI)/100G (CAUI) - 10GBase-KR - QSGMII - XAUI - SFI - Gigabit Ethernet (Gbe / GIGE) - SPAUI - Serial Rapid IO (SRIO) - CPRI - OBSAI - Hyper Transport (HT) - SATA - SAS - CEI ## **PLL Specifications** Table 31 lists the Stratix V PLL specifications when operating in both the commercial junction temperature range (0° to 85°C) and the industrial junction temperature range ( $-40^{\circ}$ to $100^{\circ}$ C). Table 31. PLL Specifications for Stratix V Devices (Part 1 of 3) | Symbol | Parameter | Min | Тур | Max | Unit | |---------------------------------|----------------------------------------------------------------------------------------------------------|-----|-----|--------------------|------| | | Input clock frequency (C1, C2, C2L, I2, and I2L speed grades) | 5 | _ | 800 (1) | MHz | | f <sub>IN</sub> | Input clock frequency (C3, I3, I3L, and I3YY speed grades) | 5 | _ | 800 (1) | MHz | | | Input clock frequency (C4, I4 speed grades) | 5 | _ | 650 <sup>(1)</sup> | MHz | | f <sub>INPFD</sub> | Input frequency to the PFD | 5 | _ | 325 | MHz | | FINPFD | Fractional Input clock frequency to the PFD | 50 | _ | 160 | MHz | | | PLL VCO operating range (C1, C2, C2L, I2, I2L speed grades) | 600 | _ | 1600 | MHz | | f <sub>vco</sub> <sup>(9)</sup> | PLL VCO operating range (C3, I3, I3L, I3YY speed grades) | 600 | _ | 1600 | MHz | | | PLL VCO operating range (C4, I4 speed grades) | 600 | _ | 1300 | MHz | | EINDUTY | Input clock or external feedback clock input duty cycle | 40 | _ | 60 | % | | | Output frequency for an internal global or regional clock (C1, C2, C2L, I2, I2L speed grades) | _ | _ | 717 (2) | MHz | | Гоит | Output frequency for an internal global or regional clock (C3, I3, I3L speed grades) | _ | _ | 650 <sup>(2)</sup> | MHz | | | Output frequency for an internal global or regional clock (C4, I4 speed grades) | _ | _ | 580 <sup>(2)</sup> | MHz | | | Output frequency for an external clock output (C1, C2, C2L, I2, I2L speed grades) | _ | _ | 800 (2) | MHz | | f <sub>OUT_EXT</sub> | Output frequency for an external clock output (C3, I3, I3L speed grades) | _ | _ | 667 (2) | MHz | | | Output frequency for an external clock output (C4, I4 speed grades) | _ | _ | 553 <sup>(2)</sup> | MHz | | t <sub>оитриту</sub> | Duty cycle for a dedicated external clock output (when set to <b>50%</b> ) | 45 | 50 | 55 | % | | FCOMP | External feedback clock compensation time | _ | _ | 10 | ns | | DYCONFIGCLK | Dynamic Configuration Clock used for mgmt_clk and scanclk | _ | _ | 100 | MHz | | Lock | Time required to lock from the end-of-device configuration or deassertion of areset | _ | _ | 1 | ms | | DLOCK | Time required to lock dynamically (after switchover or reconfiguring any non-post-scale counters/delays) | _ | _ | 1 | ms | | | PLL closed-loop low bandwidth | | 0.3 | | MHz | | :<br>CLBW | PLL closed-loop medium bandwidth | | 1.5 | | MHz | | | PLL closed-loop high bandwidth (7) | _ | 4 | _ | MHz | | PLL_PSERR | Accuracy of PLL phase shift | | _ | ±50 | ps | | ARESET | Minimum pulse width on the areset signal | 10 | _ | _ | ns | Page 40 Switching Characteristics Table 31. PLL Specifications for Stratix V Devices (Part 2 of 3) | Symbol | Parameter | Min | Тур | Max | Unit | |----------------------------------------|-----------------------------------------------------------------------------------------------------------|------|---------|----------------------------------------------|-----------| | <b>→</b> (3) (4) | Input clock cycle-to-cycle jitter (f <sub>REF</sub> ≥ 100 MHz) | _ | _ | 0.15 | UI (p-p) | | t <sub>INCCJ</sub> (3), (4) | Input clock cycle-to-cycle jitter (f <sub>REF</sub> < 100 MHz) | -750 | | +750 | ps (p-p) | | + (5) | Period Jitter for dedicated clock output ( $f_{OUT} \ge 100 \text{ MHz}$ ) | _ | _ | 175 <sup>(1)</sup> | ps (p-p) | | t <sub>OUTPJ_DC</sub> (5) | Period Jitter for dedicated clock output (f <sub>OUT</sub> < 100 MHz) | _ | _ | 17.5 <sup>(1)</sup> | mUI (p-p) | | + (5) | Period Jitter for dedicated clock output in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ ) | _ | _ | 250 <sup>(11)</sup> ,<br>175 <sup>(12)</sup> | ps (p-p) | | t <sub>FOUTPJ_DC</sub> (5) | Period Jitter for dedicated clock output in fractional PLL (f <sub>OUT</sub> < 100 MHz) | _ | _ | 25 <sup>(11)</sup> ,<br>17.5 <sup>(12)</sup> | mUI (p-p) | | + (5) | Cycle-to-Cycle Jitter for a dedicated clock output $(f_{OUT} \ge 100 \text{ MHz})$ | _ | _ | 175 | ps (p-p) | | t <sub>outccj_dc</sub> (5) | Cycle-to-Cycle Jitter for a dedicated clock output (f <sub>OUT</sub> < 100 MHz) | _ | _ | 17.5 | mUI (p-p) | | <b>+</b> (5) | Cycle-to-cycle Jitter for a dedicated clock output in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ ) | _ | _ | 250 <sup>(11)</sup> ,<br>175 <sup>(12)</sup> | ps (p-p) | | t <sub>FOUTCCJ_DC</sub> <sup>(5)</sup> | Cycle-to-cycle Jitter for a dedicated clock output in fractional PLL (f <sub>OUT</sub> < 100 MHz)+ | _ | _ | 25 <sup>(11)</sup> ,<br>17.5 <sup>(12)</sup> | mUI (p-p) | | t <sub>OUTPJ_IO</sub> (5), | Period Jitter for a clock output on a regular I/O in integer PLL ( $f_{OUT} \ge 100$ MHz) | _ | _ | 600 | ps (p-p) | | (8) | Period Jitter for a clock output on a regular I/O (f <sub>OUT</sub> < 100 MHz) | _ | _ | 60 | mUI (p-p) | | t <sub>FOUTPJ 10</sub> (5), | Period Jitter for a clock output on a regular I/O in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ ) | _ | _ | 600 (10) | ps (p-p) | | (8), (11) | Period Jitter for a clock output on a regular I/O in fractional PLL ( $f_{OUT}$ < 100 MHz) | _ | _ | 60 (10) | mUI (p-p) | | t <sub>outccj_10</sub> (5), | Cycle-to-cycle Jitter for a clock output on a regular I/O in integer PLL ( $f_{OUT} \ge 100$ MHz) | _ | _ | 600 | ps (p-p) | | (8) | Cycle-to-cycle Jitter for a clock output on a regular I/O in integer PLL ( $f_{OUT}$ < 100 MHz) | _ | _ | 60 (10) | mUI (p-p) | | t <sub>ғоитссу_10</sub> | Cycle-to-cycle Jitter for a clock output on a regular I/O in fractional PLL ( $f_{OUT} \ge 100$ MHz) | _ | _ | 600 (10) | ps (p-p) | | (8), (11) | Cycle-to-cycle Jitter for a clock output on a regular I/O in fractional PLL ( $f_{\text{OUT}}$ < 100 MHz) | _ | _ | 60 | mUI (p-p) | | t <sub>CASC_OUTPJ_DC</sub> | Period Jitter for a dedicated clock output in cascaded PLLs ( $f_{OUT} \ge 100 \text{ MHz}$ ) | _ | _ | 175 | ps (p-p) | | (5), (6) | Period Jitter for a dedicated clock output in cascaded PLLs (f <sub>OUT</sub> < 100 MHz) | _ | _ | 17.5 | mUI (p-p) | | f <sub>DRIFT</sub> | Frequency drift after PFDENA is disabled for a duration of 100 $\mu s$ | _ | _ | ±10 | % | | dK <sub>BIT</sub> | Bit number of Delta Sigma Modulator (DSM) | 8 | 24 | 32 | Bits | | k <sub>VALUE</sub> | Numerator of Fraction | 128 | 8388608 | 2147483648 | _ | Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 2 of 4) | Cumbal | Conditions | | C1 | | C2, | C2L, I | 2, I2L | C3, | I3, I3I | ., I3YY | | C4,I4 | 4 | II.a.i.k | |-----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----|-----|------|-----|--------|--------|-----|---------|---------|-----|-------|------|----------| | Symbol | Conditions | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | Transmitter | | | | | | | | | | | | | | | | | SERDES factor J<br>= 3 to 10 (9), (11),<br>(12), (13), (14), (15),<br>(16) | (6) | _ | 1600 | (6) | _ | 1434 | (6) | _ | 1250 | (6) | _ | 1050 | Mbps | | True<br>Differential<br>I/O Standards | SERDES factor J ≥ 4 LVDS TX with DPA (12), (14), (15), (16) | (6) | _ | 1600 | (6) | _ | 1600 | (6) | _ | 1600 | (6) | | 1250 | Mbps | | - f <sub>HSDR</sub> (data<br>rate) | SERDES factor J<br>= 2,<br>uses DDR<br>Registers | (6) | _ | (7) | (6) | _ | (7) | (6) | _ | (7) | (6) | _ | (7) | Mbps | | | SERDES factor J<br>= 1,<br>uses SDR<br>Register | (6) | _ | (7) | (6) | _ | (7) | (6) | _ | (7) | (6) | _ | (7) | Mbps | | Emulated Differential I/O Standards with Three External Output Resistor Networks - f <sub>HSDR</sub> (data rate) (10) | SERDES factor J<br>= 4 to 10 (17) | (6) | _ | 1100 | (6) | _ | 1100 | (6) | _ | 840 | (6) | | 840 | Mbps | | t <sub>x Jitter</sub> - True<br>Differential | Total Jitter for<br>Data Rate<br>600 Mbps -<br>1.25 Gbps | _ | _ | 160 | _ | _ | 160 | _ | _ | 160 | _ | _ | 160 | ps | | I/O Standards | Total Jitter for<br>Data Rate<br>< 600 Mbps | _ | _ | 0.1 | _ | _ | 0.1 | _ | _ | 0.1 | _ | _ | 0.1 | UI | | t <sub>x Jitter</sub> -<br>Emulated<br>Differential<br>I/O Standards | Total Jitter for<br>Data Rate<br>600 Mbps - 1.25<br>Gbps | _ | _ | 300 | _ | _ | 300 | _ | _ | 300 | _ | _ | 325 | ps | | with Three<br>External<br>Output<br>Resistor<br>Network | Total Jitter for<br>Data Rate<br>< 600 Mbps | _ | _ | 0.2 | _ | _ | 0.2 | _ | _ | 0.2 | _ | _ | 0.25 | UI | Page 48 Switching Characteristics Figure 7 shows the dynamic phase alignment (DPA) lock time specifications with the DPA PLL calibration option enabled. Figure 7. DPA Lock Time Specification with DPA PLL Calibration Enabled Table 37 lists the DPA lock time specifications for Stratix V devices. Table 37. DPA Lock Time Specifications for Stratix V GX Devices Only (1), (2), (3) | Standard | Training Pattern | Number of Data<br>Transitions in One<br>Repetition of the<br>Training Pattern | Number of<br>Repetitions per 256<br>Data Transitions <sup>(4)</sup> | Maximum | |--------------------|----------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------| | SPI-4 | 00000000001111111111 | 2 | 128 | 640 data transitions | | Parallel Rapid I/O | 00001111 | 2 | 128 | 640 data transitions | | Faranei napiu 1/0 | 10010000 | 4 | 64 | 640 data transitions | | Miscellaneous | 10101010 | 8 | 32 | 640 data transitions | | IVIISOGIIAIIGUUS | 01010101 | 8 | 32 | 640 data transitions | #### Notes to Table 37: - (1) The DPA lock time is for one channel. - (2) One data transition is defined as a 0-to-1 or 1-to-0 transition. - (3) The DPA lock time stated in this table applies to both commercial and industrial grade. - (4) This is the number of repetitions for the stated training pattern to achieve the 256 data transitions. Figure 8 shows the **LVDS** soft-clock data recovery (CDR)/DPA sinusoidal jitter tolerance specification for a data rate $\geq$ 1.25 Gbps. Table 38 lists the **LVDS** soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate $\geq$ 1.25 Gbps. Figure 8. LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification for a Data Rate $\geq$ 1.25 Gbps LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification 25 8.5 0.35 0.1 F1 F2 F3 F4 Jitter Frequency (Hz) Page 52 Configuration Specification ## **Duty Cycle Distortion (DCD) Specifications** Table 44 lists the worst-case DCD for Stratix V devices. Table 44. Worst-Case DCD on Stratix V I/O Pins (1) | Symbol | C | 1 | C2, C2 | L, I2, I2L | | 3, I3L,<br>3YY | C4 | 1,14 | Unit | |-------------------|-----|-----|--------|------------|-----|----------------|-----|------|------| | - | Min | Max | Min | Max | Min | Max | Min | Max | | | Output Duty Cycle | 45 | 55 | 45 | 55 | 45 | 55 | 45 | 55 | % | #### Note to Table 44: ## **Configuration Specification** ## **POR Delay Specification** Power-on reset (POR) delay is defined as the delay between the time when all the power supplies monitored by the POR circuitry reach the minimum recommended operating voltage to the time when the nSTATUS is released high and your device is ready to begin configuration. For more information about the POR delay, refer to the *Hot Socketing and Power-On Reset in Stratix V Devices* chapter. Table 45 lists the fast and standard POR delay specification. Table 45. Fast and Standard POR Delay Specification (1) | POR Delay | Minimum | Maximum | |-----------|---------|---------| | Fast | 4 ms | 12 ms | | Standard | 100 ms | 300 ms | #### Note to Table 45: ## **JTAG Configuration Specifications** Table 46 lists the JTAG timing parameters and values for Stratix V devices. Table 46. JTAG Timing Parameters and Values for Stratix V Devices | Symbol | Description | Min | Max | Unit | |-------------------------|--------------------------|-----|-----|------| | t <sub>JCP</sub> | TCK clock period (2) | 30 | _ | ns | | t <sub>JCP</sub> | TCK clock period (2) | 167 | _ | ns | | t <sub>JCH</sub> | TCK clock high time (2) | 14 | _ | ns | | t <sub>JCL</sub> | TCK clock low time (2) | 14 | _ | ns | | t <sub>JPSU (TDI)</sub> | TDI JTAG port setup time | 2 | _ | ns | | t <sub>JPSU (TMS)</sub> | TMS JTAG port setup time | 3 | _ | ns | <sup>(1)</sup> The DCD numbers do not cover the core clock network. <sup>(1)</sup> You can select the POR delay based on the MSEL settings as described in the MSEL Pin Settings section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter. Configuration Specification Page 53 | Table 46. | JTAG Timino | Parameters a | nd Values | for Stratix V Devices | |-----------|-------------|--------------|-----------|-----------------------| |-----------|-------------|--------------|-----------|-----------------------| | Symbol | Description | Min | Max | Unit | |-------------------|------------------------------------------|-----|-------------------|------| | t <sub>JPH</sub> | JTAG port hold time | 5 | _ | ns | | t <sub>JPCO</sub> | JTAG port clock to output | _ | 11 <sup>(1)</sup> | ns | | t <sub>JPZX</sub> | JTAG port high impedance to valid output | _ | 14 <sup>(1)</sup> | ns | | t <sub>JPXZ</sub> | JTAG port valid output to high impedance | _ | 14 <sup>(1)</sup> | ns | #### Notes to Table 46: - (1) A 1 ns adder is required for each $V_{CCIO}$ voltage step down from 3.0 V. For example, $t_{JPCO}$ = 12 ns if $V_{CCIO}$ of the TDO I/O bank = 2.5 V, or 13 ns if it equals 1.8 V. - (2) The minimum TCK clock period is 167 ns if VCCBAT is within the range 1.2V-1.5V when you perform the volatile key programming. ## **Raw Binary File Size** For the POR delay specification, refer to the "POR Delay Specification" section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices". Table 47 lists the uncompressed raw binary file (.rbf) sizes for Stratix V devices. Table 47. Uncompressed .rbf Sizes for Stratix V Devices | Family | Device | Package | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) (4), (5) | |--------------|--------|------------------------------|--------------------------------|---------------------------------| | | ECCVAO | H35, F40, F35 <sup>(2)</sup> | 213,798,880 | 562,392 | | | 5SGXA3 | H29, F35 <sup>(3)</sup> | 137,598,880 | 564,504 | | | 5SGXA4 | _ | 213,798,880 | 563,672 | | | 5SGXA5 | _ | 269,979,008 | 562,392 | | | 5SGXA7 | _ | 269,979,008 | 562,392 | | Stratix V GX | 5SGXA9 | _ | 342,742,976 | 700,888 | | | 5SGXAB | _ | 342,742,976 | 700,888 | | | 5SGXB5 | _ | 270,528,640 | 584,344 | | | 5SGXB6 | _ | 270,528,640 | 584,344 | | | 5SGXB9 | _ | 342,742,976 | 700,888 | | | 5SGXBB | _ | 342,742,976 | 700,888 | | Ctuativ V CT | 5SGTC5 | _ | 269,979,008 | 562,392 | | Stratix V GT | 5SGTC7 | _ | 269,979,008 | 562,392 | | | 5SGSD3 | <del>_</del> | 137,598,880 | 564,504 | | | FCCCD4 | F1517 | 213,798,880 | 563,672 | | Ctrativ V CC | 5SGSD4 | _ | 137,598,880 | 564,504 | | Stratix V GS | 5SGSD5 | <del>_</del> | 213,798,880 | 563,672 | | | 5SGSD6 | _ | 293,441,888 | 565,528 | | | 5SGSD8 | _ | 293,441,888 | 565,528 | Configuration Specification Page 57 ### FPP Configuration Timing when DCLK-to-DATA [] = 1 Figure 12 shows the timing waveform for FPP configuration when using a MAX II or MAX V device as an external host. This waveform shows timing when the DCLK-to-DATA[] ratio is 1. Figure 12. FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is 1 (1), (2) #### Notes to Figure 12: - (1) Use this timing waveform when the DCLK-to-DATA[] ratio is 1. - (2) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic-high levels. When nCONFIG is pulled low, a reconfiguration cycle begins. - (3) After power-up, the Stratix V device holds nSTATUS low for the time of the POR delay. - (4) After power-up, before and during configuration, CONF DONE is low. - (5) Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required. - (6) For FPP ×16, use DATA [15..0]. For FPP ×8, use DATA [7..0]. DATA [31..0] are available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings. - (7) To ensure a successful configuration, send the entire configuration data to the Stratix V device. CONF\_DONE is released high when the Stratix V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode. - (8) After the option bit to enable the <code>INIT\_DONE</code> pin is configured into the device, the <code>INIT\_DONE</code> goes low. Configuration Specification Page 59 Figure 13. FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is >1 (1), (2) #### Notes to Figure 13: - (1) Use this timing waveform and parameters when the DCLK-to-DATA [] ratio is >1. To find out the DCLK-to-DATA [] ratio for your system, refer to Table 49 on page 55. - (2) The beginning of this waveform shows the device in user mode. In user mode, nconfig, nstatus, and conf\_done are at logic high levels. When nconfig is pulled low, a reconfiguration cycle begins. - (3) After power-up, the Stratix V device holds nSTATUS low for the time as specified by the POR delay. - (4) After power-up, before and during configuration, CONF DONE is low. - (5) Do not leave DCLK floating after configuration. You can drive it high or low, whichever is more convenient. - (6) "r" denotes the DCLK-to-DATA[] ratio. For the DCLK-to-DATA[] ratio based on the decompression and the design security feature enable settings, refer to Table 49 on page 55. - (7) If needed, pause DCLK by holding it low. When DCLK restarts, the external host must provide data on the DATA [31..0] pins prior to sending the first DCLK rising edge. - (8) To ensure a successful configuration, send the entire configuration data to the Stratix V device. CONF\_DONE is released high after the Stratix V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode. - (9) After the option bit to enable the INIT DONE pin is configured into the device, the INIT DONE goes low. Page 60 Configuration Specification Table 51 lists the timing parameters for Stratix V devices for FPP configuration when the DCLK-to-DATA [] ratio is more than 1. Table 51. FPP Timing Parameters for Stratix V Devices When the DCLK-to-DATA[] Ratio is >1 $^{(1)}$ | Symbol | Parameter | Minimum | Maximum | Units | |------------------------|---------------------------------------------------|------------------------------------------------------------------|----------------------|-------| | t <sub>CF2CD</sub> | nconfig low to conf_done low | _ | 600 | ns | | t <sub>CF2ST0</sub> | nconfig low to nstatus low | _ | 600 | ns | | t <sub>CFG</sub> | nCONFIG low pulse width | 2 | _ | μS | | t <sub>STATUS</sub> | nstatus low pulse width | 268 | 1,506 <sup>(2)</sup> | μS | | t <sub>CF2ST1</sub> | nconfig high to nstatus high | _ | 1,506 <sup>(2)</sup> | μS | | t <sub>CF2CK</sub> (5) | nconfig high to first rising edge on DCLK | 1,506 | _ | μS | | t <sub>ST2CK</sub> (5) | nstatus high to first rising edge of DCLK | 2 | _ | μS | | t <sub>DSU</sub> | DATA[] setup time before rising edge on DCLK | 5.5 | _ | ns | | t <sub>DH</sub> | DATA[] hold time after rising edge on DCLK | N-1/f <sub>DCLK</sub> <sup>(5)</sup> | _ | S | | t <sub>CH</sub> | DCLK high time | $0.45 \times 1/f_{MAX}$ | _ | S | | t <sub>CL</sub> | DCLK low time | $0.45 \times 1/f_{MAX}$ | _ | S | | t <sub>CLK</sub> | DCLK period | 1/f <sub>MAX</sub> | _ | S | | f | DCLK frequency (FPP ×8/×16) | _ | 125 | MHz | | f <sub>MAX</sub> | DCLK frequency (FPP ×32) | _ | 100 | MHz | | t <sub>R</sub> | Input rise time | _ | 40 | ns | | t <sub>F</sub> | Input fall time | _ | 40 | ns | | t <sub>CD2UM</sub> | CONF_DONE high to user mode (3) | 175 | 437 | μS | | t <sub>CD2CU</sub> | CONF_DONE high to CLKUSR enabled | 4 × maximum DCLK period | _ | _ | | t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | t <sub>CD2CU</sub> +<br>(8576 × CLKUSR<br>period) <sup>(4)</sup> | _ | _ | #### Notes to Table 51: - (1) Use these timing parameters when you use the decompression and design security features. - (2) You can obtain this value if you do not delay configuration by extending the nconfig or nstatus low pulse width. - (3) The minimum and maximum numbers apply only if you use the internal oscillator as the clock source for initializing the device. - (4) To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the Initialization section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter. - (5) N is the DCLK-to-DATA ratio and $f_{DCLK}$ is the DCLK frequency the system is operating. - (6) If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification. Page 68 Glossary ## Table 60. Glossary (Part 4 of 4) | Letter | Subject | Definitions | |--------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | V <sub>CM(DC)</sub> | DC common mode input voltage. | | | V <sub>ICM</sub> | Input common mode voltage—The common mode of the differential signal at the receiver. | | | V <sub>ID</sub> | Input differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver. | | | V <sub>DIF(AC)</sub> | AC differential input voltage—Minimum AC input differential voltage required for switching. | | | V <sub>DIF(DC)</sub> | DC differential input voltage— Minimum DC input differential voltage required for switching. | | | V <sub>IH</sub> | Voltage input high—The minimum positive voltage applied to the input which is accepted by the device as a logic high. | | | V <sub>IH(AC)</sub> | High-level AC input voltage | | | V <sub>IH(DC)</sub> | High-level DC input voltage | | V | <b>V</b> <sub>IL</sub> | Voltage input low—The maximum positive voltage applied to the input which is accepted by the device as a logic low. | | | V <sub>IL(AC)</sub> | Low-level AC input voltage | | | V <sub>IL(DC)</sub> | Low-level DC input voltage | | | V <sub>OCM</sub> | Output common mode voltage—The common mode of the differential signal at the transmitter. | | | <b>V</b> <sub>OD</sub> | Output differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the transmitter. | | | V <sub>SWING</sub> | Differential input voltage | | | V <sub>X</sub> | Input differential cross point voltage | | | <b>V</b> <sub>OX</sub> | Output differential cross point voltage | | W | W | High-speed I/O block—clock boost factor | | Χ | | | | Υ | | _ | | Z | | | Page 72 Document Revision History