



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                           |
|--------------------------------|-----------------------------------------------------------|
| Product Status                 | Obsolete                                                  |
| Number of LABs/CLBs            | 158500                                                    |
| Number of Logic Elements/Cells | 420000                                                    |
| Total RAM Bits                 | 37888000                                                  |
| Number of I/O                  | 600                                                       |
| Number of Gates                | -                                                         |
| Voltage - Supply               | 0.82V ~ 0.88V                                             |
| Mounting Type                  | Surface Mount                                             |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                        |
| Package / Case                 | 1152-BBGA, FCBGA                                          |
| Supplier Device Package        | 1152-FBGA (35x35)                                         |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5sgxma4h3f35i4 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Electrical Characteristics Page 3

Table 3. Absolute Maximum Ratings for Stratix V Devices (Part 2 of 2)

| Symbol                | Description                    | Minimum | Maximum | Unit |
|-----------------------|--------------------------------|---------|---------|------|
| V <sub>CCD_FPLL</sub> | PLL digital power supply       | -0.5    | 1.8     | V    |
| V <sub>CCA_FPLL</sub> | PLL analog power supply        | -0.5    | 3.4     | V    |
| V <sub>I</sub>        | DC input voltage               | -0.5    | 3.8     | V    |
| T <sub>J</sub>        | Operating junction temperature | -55     | 125     | °C   |
| T <sub>STG</sub>      | Storage temperature (No bias)  | -65     | 150     | °C   |
| I <sub>OUT</sub>      | DC output current per pin      | -25     | 40      | mA   |

Table 4 lists the absolute conditions for the transceiver power supply for Stratix V GX, GS, and GT devices.

Table 4. Transceiver Power Supply Absolute Conditions for Stratix V GX, GS, and GT Devices

| Symbol                | Description                                                  | Devices    | Minimum | Maximum | Unit |
|-----------------------|--------------------------------------------------------------|------------|---------|---------|------|
| V <sub>CCA_GXBL</sub> | Transceiver channel PLL power supply (left side)             | GX, GS, GT | -0.5    | 3.75    | V    |
| V <sub>CCA_GXBR</sub> | Transceiver channel PLL power supply (right side)            | GX, GS     | -0.5    | 3.75    | V    |
| V <sub>CCA_GTBR</sub> | Transceiver channel PLL power supply (right side)            | GT         | -0.5    | 3.75    | V    |
| V <sub>CCHIP_L</sub>  | Transceiver hard IP power supply (left side)                 | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCHIP_R</sub>  | Transceiver hard IP power supply (right side)                | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCHSSI_L</sub> | Transceiver PCS power supply (left side)                     | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCHSSI_R</sub> | Transceiver PCS power supply (right side)                    | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCR_GXBL</sub> | Receiver analog power supply (left side)                     | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCR_GXBR</sub> | Receiver analog power supply (right side)                    | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCR_GTBR</sub> | Receiver analog power supply for GT channels (right side)    | GT         | -0.5    | 1.35    | V    |
| V <sub>CCT_GXBL</sub> | Transmitter analog power supply (left side)                  | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCT_GXBR</sub> | Transmitter analog power supply (right side)                 | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCT_GTBR</sub> | Transmitter analog power supply for GT channels (right side) | GT         | -0.5    | 1.35    | V    |
| V <sub>CCL_GTBR</sub> | Transmitter clock network power supply (right side)          | GT         | -0.5    | 1.35    | V    |
| V <sub>CCH_GXBL</sub> | Transmitter output buffer power supply (left side)           | GX, GS, GT | -0.5    | 1.8     | V    |
| V <sub>CCH_GXBR</sub> | Transmitter output buffer power supply (right side)          | GX, GS, GT | -0.5    | 1.8     | V    |

### **Maximum Allowed Overshoot and Undershoot Voltage**

During transitions, input signals may overshoot to the voltage shown in Table 5 and undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns.

Page 4 Electrical Characteristics

Table 5 lists the maximum allowed input overshoot voltage and the duration of the overshoot voltage as a percentage of device lifetime. The maximum allowed overshoot duration is specified as a percentage of high time over the lifetime of the device. A DC signal is equivalent to 100% of the duty cycle. For example, a signal that overshoots to 3.95 V can be at 3.95 V for only ~21% over the lifetime of the device; for a device lifetime of 10 years, the overshoot duration amounts to ~2 years.

**Table 5. Maximum Allowed Overshoot During Transitions** 

| Symbol  | Description      | Condition (V) | Overshoot Duration as %<br>@ T <sub>J</sub> = 100°C | Unit |
|---------|------------------|---------------|-----------------------------------------------------|------|
|         |                  | 3.8           | 100                                                 | %    |
|         |                  | 3.85          | 64                                                  | %    |
|         |                  | 3.9           | 36                                                  | %    |
|         |                  | 3.95          | 21                                                  | %    |
| Vi (AC) | AC input voltage | 4             | 12                                                  | %    |
|         |                  | 4.05          | 7                                                   | %    |
|         |                  | 4.1           | 4                                                   | %    |
|         |                  | 4.15          | 2                                                   | %    |
|         |                  | 4.2           | 1                                                   | %    |

Figure 1. Stratix V Device Overshoot Duration



Page 6 Electrical Characteristics

Table 6. Recommended Operating Conditions for Stratix V Devices (Part 2 of 2)

| Symbol | Description             | Condition    | Min <sup>(4)</sup> | Тур | Max <sup>(4)</sup> | Unit |
|--------|-------------------------|--------------|--------------------|-----|--------------------|------|
| t      | Power supply ramp time  | Standard POR | 200 μs             | _   | 100 ms             | _    |
| LRAMP  | Fower supply rainp line | Fast POR     | 200 μs             | _   | 4 ms               | _    |

#### Notes to Table 6:

- (1)  $V_{CCPD}$  must be 2.5 V when  $V_{CCIO}$  is 2.5, 1.8, 1.5, 1.35, 1.25 or 1.2 V.  $V_{CCPD}$  must be 3.0 V when  $V_{CCIO}$  is 3.0 V.
- (2) If you do not use the design security feature in Stratix V devices, connect V<sub>CCBAT</sub> to a 1.2- to 3.0-V power supply. Stratix V power-on-reset (POR) circuitry monitors V<sub>CCBAT</sub>. Stratix V devices will not exit POR if V<sub>CCBAT</sub> stays at logic low.
- (3) C2L and I2L can also be run at 0.90 V for legacy boards that were designed for the C2 and I2 speed grades.
- (4) The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

Table 7 lists the transceiver power supply recommended operating conditions for Stratix V GX, GS, and GT devices.

Table 7. Recommended Transceiver Power Supply Operating Conditions for Stratix V GX, GS, and GT Devices (Part 1 of 2)

| Symbol                | Description                                                                                   | Devices    | Minimum <sup>(4)</sup> | Typical | Maximum <sup>(4)</sup> | Unit |
|-----------------------|-----------------------------------------------------------------------------------------------|------------|------------------------|---------|------------------------|------|
| V <sub>CCA_GXBL</sub> | Transceiver channel PLL power supply (left                                                    | GX, GS, GT | 2.85                   | 3.0     | 3.15                   | V    |
| (1), (3)              | side)                                                                                         | ७४, ७७, ७१ | 2.375                  | 2.5     | 2.625                  | V    |
| V <sub>CCA_GXBR</sub> | Transceiver channel PLL power supply (right                                                   | GX, GS     | 2.85                   | 3.0     | 3.15                   | V    |
| $(1), (\overline{3})$ | side)                                                                                         | রম, রহ     | 2.375                  | 2.5     | 2.625                  | V    |
| V <sub>CCA_GTBR</sub> | Transceiver channel PLL power supply (right side)                                             | GT         | 2.85                   | 3.0     | 3.15                   | V    |
|                       | Transceiver hard IP power supply (left side; C1, C2, I2, and I3YY speed grades)               | GX, GS, GT | 0.87                   | 0.9     | 0.93                   | V    |
| V <sub>CCHIP_L</sub>  | Transceiver hard IP power supply (left side; C2L, C3, C4, I2L, I3, I3L, and I4 speed grades)  | GX, GS, GT | 0.82                   | 0.85    | 0.88                   | V    |
|                       | Transceiver hard IP power supply (right side; C1, C2, I2, and I3YY speed grades)              | GX, GS, GT | 0.87                   | 0.9     | 0.93                   | V    |
|                       | Transceiver hard IP power supply (right side; C2L, C3, C4, I2L, I3, I3L, and I4 speed grades) | GX, GS, GT | 0.82                   | 0.85    | 0.88                   | V    |
|                       | Transceiver PCS power supply (left side; C1, C2, I2, and I3YY speed grades)                   | GX, GS, GT | 0.87                   | 0.9     | 0.93                   | V    |
| V <sub>CCHSSI_L</sub> | Transceiver PCS power supply (left side; C2L, C3, C4, I2L, I3, I3L, and I4 speed grades)      | GX, GS, GT | 0.82                   | 0.85    | 0.88                   | V    |
|                       | Transceiver PCS power supply (right side; C1, C2, I2, and I3YY speed grades)                  | GX, GS, GT | 0.87                   | 0.9     | 0.93                   | V    |
| V <sub>CCHSSI_R</sub> | Transceiver PCS power supply (right side; C2L, C3, C4, I2L, I3, I3L, and I4 speed grades)     | GX, GS, GT | 0.82                   | 0.85    | 0.88                   | V    |
|                       |                                                                                               |            | 0.82                   | 0.85    | 0.88                   |      |
| V <sub>CCR_GXBL</sub> | Receiver analog power supply (left side)                                                      | GX, GS, GT | 0.87                   | 0.90    | 0.93                   | V    |
| (2)                   | Treceiver arialog power supply (left side)                                                    |            | 0.97                   | 1.0     | 1.03                   | ] '  |
|                       |                                                                                               |            | 1.03                   | 1.05    | 1.07                   |      |

Page 8 Electrical Characteristics

Table 8 shows the transceiver power supply voltage requirements for various conditions.

**Table 8. Transceiver Power Supply Voltage Requirements** 

| Conditions                                                         | Core Speed Grade                  | VCCR_GXB & VCCT_GXB (2) | VCCA_GXB | VCCH_GXB | Unit |
|--------------------------------------------------------------------|-----------------------------------|-------------------------|----------|----------|------|
| If BOTH of the following conditions are true:                      |                                   |                         |          |          |      |
| ■ Data rate > 10.3 Gbps.                                           | All                               | 1.05                    |          |          |      |
| ■ DFE is used.                                                     |                                   |                         |          |          |      |
| If ANY of the following conditions are true <sup>(1)</sup> :       |                                   |                         | 3.0      |          |      |
| ATX PLL is used.                                                   |                                   |                         |          |          |      |
| ■ Data rate > 6.5Gbps.                                             | All                               | 1.0                     |          |          |      |
| ■ DFE (data rate ≤<br>10.3 Gbps), AEQ, or<br>EyeQ feature is used. |                                   |                         |          | 1.5      | V    |
| If ALL of the following                                            | C1, C2, I2, and I3YY              | 0.90                    | 2.5      |          |      |
| conditions are true:  ATX PLL is not used.                         |                                   |                         |          |          |      |
| ■ Data rate ≤ 6.5Gbps.                                             | C2L, C3, C4, I2L, I3, I3L, and I4 | 0.85                    | 2.5      |          |      |
| DFE, AEQ, and EyeQ are<br>not used.                                |                                   |                         |          |          |      |

### Notes to Table 8:

- (1) Choose this power supply voltage requirement option if you plan to upgrade your design later with any of the listed conditions.
- (2) If the VCCR\_GXB and VCCT\_GXB supplies are set to 1.0 V or 1.05 V, they cannot be shared with the VCC core supply. If the VCCR\_GXB and VCCT\_GXB are set to either 0.90 V or 0.85 V, they can be shared with the VCC core supply.

### **DC Characteristics**

This section lists the supply current, I/O pin leakage current, input pin capacitance, on-chip termination tolerance, and hot socketing specifications.

### **Supply Current**

Supply current is the current drawn from the respective power rails used for power budgeting. Use the Excel-based Early Power Estimator (EPE) to get supply current estimates for your design because these currents vary greatly with the resources you use.

For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*.

Page 10 Electrical Characteristics

Table 11. OCT Calibration Accuracy Specifications for Stratix V Devices (1) (Part 2 of 2)

|                                                                                                                                            |                                                                                                                                        |                                                  |            | Calibratio | n Accuracy     |            |      |
|--------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|------------|------------|----------------|------------|------|
| Symbol                                                                                                                                     | Description                                                                                                                            | Conditions                                       | C1         | C2,I2      | C3,I3,<br>I3YY | C4,I4      | Unit |
| 50-Ω R <sub>S</sub>                                                                                                                        | Internal series termination with calibration (50- $\Omega$ setting)                                                                    | V <sub>CCIO</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15        | ±15        | ±15            | ±15        | %    |
| $34\text{-}\Omega$ and $40\text{-}\Omega$ $R_S$                                                                                            | Internal series termination with calibration (34- $\Omega$ and 40- $\Omega$ setting)                                                   | V <sub>CCIO</sub> = 1.5, 1.35,<br>1.25, 1.2 V    | ±15        | ±15        | ±15            | ±15        | %    |
| $48$ - $\Omega$ , $60$ - $\Omega$ , $80$ - $\Omega$ , and $240$ - $\Omega$ R <sub>S</sub>                                                  | Internal series termination with calibration (48- $\Omega$ , 60- $\Omega$ , 80- $\Omega$ , and 240- $\Omega$ setting)                  | V <sub>CCIO</sub> = 1.2 V                        | ±15        | ±15        | ±15            | ±15        | %    |
| 50-Ω R <sub>T</sub>                                                                                                                        | Internal parallel termination with calibration (50-Ω setting)                                                                          | V <sub>CCIO</sub> = 2.5, 1.8,<br>1.5, 1.2 V      | -10 to +40 | -10 to +40 | -10 to +40     | -10 to +40 | %    |
| $\begin{array}{c} 20\text{-}\Omega,30\text{-}\Omega,\\ 40\text{-}\Omega,60\text{-}\Omega,\\ \text{and}\\ 120\text{-}\OmegaR_T \end{array}$ | Internal parallel termination with calibration (20- $\Omega$ , 30- $\Omega$ , 40- $\Omega$ , 60- $\Omega$ , and 120- $\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35,<br>1.25 V         | -10 to +40 | -10 to +40 | -10 to +40     | -10 to +40 | %    |
| 60- $\Omega$ and 120- $\Omega$ R <sub>T</sub>                                                                                              | Internal parallel termination with calibration (60- $\Omega$ and 120- $\Omega$ setting)                                                | V <sub>CCIO</sub> = 1.2                          | -10 to +40 | -10 to +40 | -10 to +40     | -10 to +40 | %    |
| $\begin{array}{c} \textbf{25-}\Omega \\ \textbf{R}_{S\_left\_shift} \end{array}$                                                           | Internal left shift series termination with calibration (25- $\Omega$ R <sub>S_left_shift</sub> setting)                               | V <sub>CCIO</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15        | ±15        | ±15            | ±15        | %    |

### Note to Table 11:

Table 12 lists the Stratix V OCT without calibration resistance tolerance to PVT changes.

Table 12. OCT Without Calibration Resistance Tolerance Specifications for Stratix V Devices (Part 1 of 2)

|                             |                                                                        |                                   | Resistance Tolerance |       |                 |        |      |
|-----------------------------|------------------------------------------------------------------------|-----------------------------------|----------------------|-------|-----------------|--------|------|
| Symbol                      | Description                                                            | Conditions                        | <b>C</b> 1           | C2,I2 | C3, I3,<br>I3YY | C4, I4 | Unit |
| 25-Ω R, 50-Ω R <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CC10</sub> = 3.0 and 2.5 V | ±30                  | ±30   | ±40             | ±40    | %    |
| 25-Ω R <sub>S</sub>         | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CC10</sub> = 1.8 and 1.5 V | ±30                  | ±30   | ±40             | ±40    | %    |
| 25-Ω R <sub>S</sub>         | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 V         | ±35                  | ±35   | ±50             | ±50    | %    |

<sup>(1)</sup> OCT calibration accuracy is valid at the time of calibration only.

Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 4 of 7)

| Symbol/                                                   | Conditions                                                          | Tra | nsceive<br>Grade | r Speed<br>1 | Trai | nsceive<br>Grade |     | Transceiver Speed<br>Grade 3 |                 |     | Unit |
|-----------------------------------------------------------|---------------------------------------------------------------------|-----|------------------|--------------|------|------------------|-----|------------------------------|-----------------|-----|------|
| Description                                               |                                                                     | Min | Тур              | Max          | Min  | Тур              | Max | Min                          | Тур             | Max |      |
|                                                           | 85– $\Omega$ setting                                                | _   | 85 ±<br>30%      | _            | _    | 85 ± 30%         | _   | _                            | 85 ±<br>30%     | _   | Ω    |
| Differential on-<br>chip termination<br>resistors (21)    | 100–Ω<br>setting                                                    | _   | 100<br>±<br>30%  | _            | _    | 100<br>±<br>30%  | _   | _                            | 100<br>±<br>30% | _   | Ω    |
|                                                           | 120–Ω<br>setting                                                    | _   | 120<br>±<br>30%  |              | _    | 120<br>±<br>30%  |     | _                            | 120<br>±<br>30% | _   | Ω    |
|                                                           | 150-Ω<br>setting                                                    | _   | 150<br>±<br>30%  | _            | _    | 150<br>±<br>30%  | _   | _                            | 150<br>±<br>30% | _   | Ω    |
| V <sub>ICM</sub><br>(AC and DC                            | V <sub>CCR_GXB</sub> = 0.85 V or 0.9 V full bandwidth               | _   | 600              | _            | _    | 600              | _   | _                            | 600             | _   | mV   |
|                                                           | V <sub>CCR_GXB</sub> = 0.85 V or 0.9 V half bandwidth               | _   | 600              | _            | _    | 600              | _   | _                            | 600             | _   | mV   |
| coupled)                                                  | V <sub>CCR_GXB</sub> = 1.0 V/1.05 V full bandwidth                  | _   | 700              | _            | _    | 700              | _   | _                            | 700             | _   | mV   |
|                                                           | V <sub>CCR_GXB</sub> = 1.0 V half bandwidth                         | _   | 750              | _            | _    | 750              | _   | _                            | 750             | _   | mV   |
| t <sub>LTR</sub> (11)                                     | _                                                                   | _   | _                | 10           | _    | _                | 10  | _                            | _               | 10  | μs   |
| t <sub>LTD</sub> (12)                                     | _                                                                   | 4   | _                |              | 4    |                  |     | 4                            |                 | _   | μs   |
| t <sub>LTD_manual</sub> (13)                              | _                                                                   | 4   | _                |              | 4    | _                |     | 4                            | _               |     | μs   |
| t <sub>LTR_LTD_manual</sub> (14)                          | _                                                                   | 15  | _                | _            | 15   |                  | _   | 15                           |                 | _   | μs   |
| Run Length                                                | _                                                                   |     | _                | 200          |      | _                | 200 | _                            |                 | 200 | UI   |
| Programmable<br>equalization<br>(AC Gain) <sup>(10)</sup> | Full<br>bandwidth<br>(6.25 GHz)<br>Half<br>bandwidth<br>(3.125 GHz) | _   | _                | 16           | _    | _                | 16  | _                            | _               | 16  | dB   |

Table 24 shows the maximum transmitter data rate for the clock network.

Table 24. Clock Network Maximum Data Rate Transmitter Specifications (1)

|                                   | ATX PLL                          |                          |                                                      |                                  | CMU PLL (2)              | )                       | fPLL                             |                          |                               |
|-----------------------------------|----------------------------------|--------------------------|------------------------------------------------------|----------------------------------|--------------------------|-------------------------|----------------------------------|--------------------------|-------------------------------|
| Clock Network                     | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span                                      | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span         | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span               |
| x1 <sup>(3)</sup>                 | 14.1                             | _                        | 6                                                    | 12.5                             | _                        | 6                       | 3.125                            | _                        | 3                             |
| x6 <sup>(3)</sup>                 | _                                | 14.1                     | 6                                                    | _                                | 12.5                     | 6                       | _                                | 3.125                    | 6                             |
| x6 PLL<br>Feedback <sup>(4)</sup> | _                                | 14.1                     | Side-<br>wide                                        | _                                | 12.5                     | Side-<br>wide           | _                                | _                        | _                             |
| xN (PCIe)                         | _                                | 8.0                      | 8                                                    | _                                | 5.0                      | 8                       | _                                | _                        | _                             |
| xN (Native PHY IP) -              | 8.0                              | 8.0                      | Up to 13<br>channels<br>above<br>and<br>below<br>PLL | 7.99                             | 7.99                     | Up to 13 channels above | 3.125                            | 3.125                    | Up to 13<br>channels<br>above |
| XIV (IVALIVE PRY IP)              | _                                | 8.01 to<br>9.8304        | Up to 7<br>channels<br>above<br>and<br>below<br>PLL  | 7.99                             | 7.99                     | and<br>below<br>PLL     | J. 125                           | 3.123                    | and<br>below<br>PLL           |

### Notes to Table 24:

<sup>(1)</sup> Valid data rates below the maximum specified in this table depend on the reference clock frequency and the PLL counter settings. Check the MegaWizard message during the PHY IP instantiation.

<sup>(2)</sup> ATX PLL is recommended at 8 Gbps and above data rates for improved jitter performance.

<sup>(3)</sup> Channel span is within a transceiver bank.

<sup>(4)</sup> Side-wide channel bonding is allowed up to the maximum supported by the PHY IP.

Figure 2 shows the differential transmitter output waveform.

Figure 2. Differential Transmitter Output Waveform



Figure 3 shows the Stratix V AC gain curves for GX channels.

Figure 3. AC Gain Curves for GX Channels (full bandwidth)



Stratix V GT devices contain both GX and GT channels. All transceiver specifications for the GX channels not listed in Table 28 are the same as those listed in Table 23.

Table 28 lists the Stratix V GT transceiver specifications.

Page 30 Switching Characteristics

Table 28. Transceiver Specifications for Stratix V GT Devices (Part 1 of 5)  $^{(1)}$ 

| Symbol/                                                        | Conditions                                             | 5         | Transceive<br>Speed Grade |              |                          | Transceive<br>peed Grade |              | Unit      |
|----------------------------------------------------------------|--------------------------------------------------------|-----------|---------------------------|--------------|--------------------------|--------------------------|--------------|-----------|
| Description                                                    |                                                        | Min       | Тур                       | Max          | Min                      | Тур                      | Max          | <b>5</b>  |
| Reference Clock                                                | l                                                      |           | <u>I</u>                  | U.           |                          |                          | <u>I</u>     | <u>I</u>  |
| Supported I/O<br>Standards                                     | Dedicated<br>reference<br>clock pin                    | 1.2-V PCN | 1L, 1.4-V PC              | ML, 1.5-V P( | CML, 2.5-V I<br>and HCSL | PCML, Diffe              | rential LVPE | ECL, LVDS |
| otandardo                                                      | RX reference clock pin                                 |           | 1.4-V PCML                | ., 1.5-V PCN | IL, 2.5-V PC             | ML, LVPEC                | L, and LVDS  | 3         |
| Input Reference Clock<br>Frequency (CMU<br>PLL) <sup>(6)</sup> | _                                                      | 40        | _                         | 710          | 40                       | _                        | 710          | MHz       |
| Input Reference Clock<br>Frequency (ATX PLL) (6)               | _                                                      | 100       | _                         | 710          | 100                      | _                        | 710          | MHz       |
| Rise time                                                      | 20% to 80%                                             | _         | _                         | 400          | _                        | _                        | 400          |           |
| Fall time                                                      | 80% to 20%                                             | _         | _                         | 400          | _                        | <u> </u>                 | 400          | ps        |
| Duty cycle                                                     | _                                                      | 45        | _                         | 55           | 45                       | _                        | 55           | %         |
| Spread-spectrum<br>modulating clock<br>frequency               | PCI Express<br>(PCIe)                                  | 30        | _                         | 33           | 30                       | _                        | 33           | kHz       |
| Spread-spectrum<br>downspread                                  | PCle                                                   |           | 0 to -0.5                 | _            | _                        | 0 to -0.5                | _            | %         |
| On-chip termination resistors (19)                             | _                                                      | _         | 100                       | _            | _                        | 100                      | _            | Ω         |
| Absolute V <sub>MAX</sub> (3)                                  | Dedicated<br>reference<br>clock pin                    | _         | _                         | 1.6          | _                        | _                        | 1.6          | V         |
|                                                                | RX reference<br>clock pin                              | _         | _                         | 1.2          | _                        | _                        | 1.2          |           |
| Absolute V <sub>MIN</sub>                                      | _                                                      | -0.4      | _                         | _            | -0.4                     |                          | _            | V         |
| Peak-to-peak<br>differential input<br>voltage                  | _                                                      | 200       | _                         | 1600         | 200                      | _                        | 1600         | mV        |
| V <sub>ICM</sub> (AC coupled)                                  | Dedicated<br>reference<br>clock pin                    |           | 1050/1000                 | 2)           | 1                        | 050/1000                 | 2)           | mV        |
|                                                                | RX reference clock pin                                 | 1         | .0/0.9/0.85               | (22)         | 1.                       | 0/0.9/0.85               | (22)         | V         |
| V <sub>ICM</sub> (DC coupled)                                  | HCSL I/O<br>standard for<br>PCIe<br>reference<br>clock | 250       | _                         | 550          | 250                      | _                        | 550          | mV        |

Page 34 Switching Characteristics

Table 28. Transceiver Specifications for Stratix V GT Devices (Part 5 of 5) (1)

| Symbol/<br>Description     | Conditions | Transceiver<br>Speed Grade 2 |                         |    | Transceiver<br>Speed Grade 3 |   |    | Unit |
|----------------------------|------------|------------------------------|-------------------------|----|------------------------------|---|----|------|
| Description                |            | Min                          | Min Typ Max Min Typ Max |    |                              |   |    |      |
| t <sub>pll_lock</sub> (14) | _          | _                            | _                       | 10 | _                            | _ | 10 | μs   |

#### Notes to Table 28:

- (1) Speed grades shown refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the *Stratix V Device Overview*.
- (2) The reference clock common mode voltage is equal to the VCCR\_GXB power supply level.
- (3) The device cannot tolerate prolonged operation at this absolute maximum.
- (4) The differential eye opening specification at the receiver input pins assumes that receiver equalization is disabled. If you enable receiver equalization, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level.
- (5) Refer to Figure 5 for the GT channel AC gain curves. The total effective AC gain is the AC gain minus the DC gain.
- (6) Refer to Figure 6 for the GT channel DC gain curves.
- (7) CFP2 optical modules require the host interface to have the receiver data pins differentially terminated with 100 Ω. The internal OCT feature is available after the Stratix V FPGA configuration is completed. Altera recommends that FPGA configuration is completed before inserting the optical module. Otherwise, minimize unnecessary removal and insertion with unconfigured devices.
- (8) Specifications for this parameter are the same as for Stratix V GX and GS devices. See Table 23 for specifications.
- (9) t<sub>LTB</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset.
- (10) tLTD is time required for the receiver CDR to start recovering valid data after the rx is lockedtodata signal goes high.
- (11) t<sub>LTD\_manual</sub> is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode.
- (12) t<sub>LTR\_LTD\_manual</sub> is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode.
- (13) tpll powerdown is the PLL powerdown minimum pulse width.
- (14) tpll lock is the time required for the transmitter CMU/ATX PLL to lock to the input reference clock frequency after coming out of reset.
- (15) To calculate the REFCLK rms phase jitter requirement for PCle at reference clock frequencies other than 100 MHz, use the following formula: REFCLK rms phase jitter at f(MHz) = REFCLK rms phase jitter at 100 MHz × 100/f.
- (16) The maximum peak to peak differential input voltage V<sub>ID</sub> after device configuration is equal to 4 × (absolute V<sub>MAX</sub> for receiver pin V<sub>ICM</sub>).
- (17) For ES devices, RREF is 2000  $\Omega$  ±1%.
- (18) To calculate the REFCLK phase noise requirement at frequencies other than 622 MHz, use the following formula: REFCLK phase noise at f(MHz) = REFCLK phase noise at 622 MHz + 20\*log(f/622).
- (19) SFP/+ optical modules require the host interface to have RD+/- differentially terminated with 100 Ω. The internal OCT feature is available after the Stratix V FPGA configuration is completed. Altera recommends that FPGA configuration is completed before inserting the optical module. Otherwise, minimize unnecessary removal and insertion with unconfigured devices.
- (20) Refer to Figure 4.
- (21) For oversampling design to support data rates less than the minimum specification, the CDR needs to be in LTR mode only.
- (22) This supply follows VCCR\_GXB for both GX and GT channels.
- (23) When you use fPLL as a TXPLL of the transceiver.

Figure 6 shows the Stratix V DC gain curves for GT channels.

### Figure 6. DC Gain Curves for GT Channels

### **Transceiver Characterization**

This section summarizes the Stratix V transceiver characterization results for compliance with the following protocols:

- Interlaken
- 40G (XLAUI)/100G (CAUI)
- 10GBase-KR
- QSGMII
- XAUI
- SFI
- Gigabit Ethernet (Gbe / GIGE)
- SPAUI
- Serial Rapid IO (SRIO)
- CPRI
- OBSAI
- Hyper Transport (HT)
- SATA
- SAS
- CEI

Page 38 Switching Characteristics

- XFI
- ASI
- HiGig/HiGig+
- HiGig2/HiGig2+
- Serial Data Converter (SDC)
- GPON
- SDI
- SONET
- Fibre Channel (FC)
- PCIe
- QPI
- SFF-8431

Download the Stratix V Characterization Report Tool to view the characterization report summary for these protocols.

# **Core Performance Specifications**

This section describes the clock tree, phase-locked loop (PLL), digital signal processing (DSP), memory blocks, configuration, and JTAG specifications.

# **Clock Tree Specifications**

Table 30 lists the clock tree specifications for Stratix V devices.

Table 30. Clock Tree Performance for Stratix V Devices (1)

|                              | Performance              |                          |        |      |  |  |  |  |  |
|------------------------------|--------------------------|--------------------------|--------|------|--|--|--|--|--|
| Symbol                       | C1, C2, C2L, I2, and I2L | C3, I3, I3L, and<br>I3YY | C4, I4 | Unit |  |  |  |  |  |
| Global and<br>Regional Clock | 717                      | 650                      | 580    | MHz  |  |  |  |  |  |
| Periphery Clock              | 550                      | 500                      | 500    | MHz  |  |  |  |  |  |

### Note to Table 30:

(1) The Stratix V ES devices are limited to 600 MHz core clock tree performance.

Page 42 Switching Characteristics

Table 32. Block Performance Specifications for Stratix V DSP Devices (Part 2 of 2)

|                       |     | Peformance |           |      |                  |     |     |      |  |  |
|-----------------------|-----|------------|-----------|------|------------------|-----|-----|------|--|--|
| Mode                  | C1  | C2, C2L    | 12, 12L   | C3   | 13, 13L,<br>13YY | C4  | 14  | Unit |  |  |
|                       |     | Modes us   | ing Three | DSPs | •                |     |     |      |  |  |
| One complex 18 x 25   | 425 | 425        | 415       | 340  | 340              | 275 | 265 | MHz  |  |  |
| Modes using Four DSPs |     |            |           |      |                  |     |     |      |  |  |
| One complex 27 x 27   | 465 | 465        | 465       | 380  | 380              | 300 | 290 | MHz  |  |  |

# **Memory Block Specifications**

Table 33 lists the Stratix V memory block specifications.

Table 33. Memory Block Performance Specifications for Stratix V Devices (1), (2) (Part 1 of 2)

|        |                                    | ces Used |        |     | Pe         | erforman | ce  |         |                     |     |      |
|--------|------------------------------------|----------|--------|-----|------------|----------|-----|---------|---------------------|-----|------|
| Memory | Mode                               | ALUTS    | Memory | C1  | C2,<br>C2L | C3       | C4  | 12, I2L | 13,<br>13L,<br>13YY | 14  | Unit |
|        | Single port, all supported widths  | 0        | 1      | 450 | 450        | 400      | 315 | 450     | 400                 | 315 | MHz  |
| MLAB   | Simple dual-port,<br>x32/x64 depth | 0        | 1      | 450 | 450        | 400      | 315 | 450     | 400                 | 315 | MHz  |
| IVILAD | Simple dual-port, x16 depth (3)    | 0        | 1      | 675 | 675        | 533      | 400 | 675     | 533                 | 400 | MHz  |
|        | ROM, all supported widths          | 0        | 1      | 600 | 600        | 500      | 450 | 600     | 500                 | 450 | MHz  |

Table 33. Memory Block Performance Specifications for Stratix V Devices (1), (2) (Part 2 of 2)

|               |                                                                                                           | Resour | ces Used |     |            | Pe  | erforman | ce      |                     |     |      |
|---------------|-----------------------------------------------------------------------------------------------------------|--------|----------|-----|------------|-----|----------|---------|---------------------|-----|------|
| Memory        | Mode                                                                                                      | ALUTS  | Memory   | C1  | C2,<br>C2L | C3  | C4       | 12, 12L | 13,<br>13L,<br>13YY | 14  | Unit |
|               | Single-port, all supported widths                                                                         | 0      | 1        | 700 | 700        | 650 | 550      | 700     | 500                 | 450 | MHz  |
|               | Simple dual-port, all supported widths                                                                    | 0      | 1        | 700 | 700        | 650 | 550      | 700     | 500                 | 450 | MHz  |
|               | Simple dual-port with<br>the read-during-write<br>option set to <b>Old Data</b> ,<br>all supported widths | 0      | 1        | 525 | 525        | 455 | 400      | 525     | 455                 | 400 | MHz  |
| M20K<br>Block | Simple dual-port with ECC enabled, 512 × 32                                                               | 0      | 1        | 450 | 450        | 400 | 350      | 450     | 400                 | 350 | MHz  |
|               | Simple dual-port with ECC and optional pipeline registers enabled, 512 × 32                               | 0      | 1        | 600 | 600        | 500 | 450      | 600     | 500                 | 450 | MHz  |
|               | True dual port, all supported widths                                                                      | 0      | 1        | 700 | 700        | 650 | 550      | 700     | 500                 | 450 | MHz  |
|               | ROM, all supported widths                                                                                 | 0      | 1        | 700 | 700        | 650 | 550      | 700     | 500                 | 450 | MHz  |

### Notes to Table 33:

## **Temperature Sensing Diode Specifications**

Table 34 lists the internal TSD specification.

**Table 34. Internal Temperature Sensing Diode Specification** 

| Tei  | mperature<br>Range | Accuracy | Offset<br>Calibrated<br>Option | Sampling Rate  | Conversion<br>Time | Resolution | Minimum<br>Resolution<br>with no<br>Missing Codes |
|------|--------------------|----------|--------------------------------|----------------|--------------------|------------|---------------------------------------------------|
| -40° | °C to 100°C        | ±8°C     | No                             | 1 MHz, 500 KHz | < 100 ms           | 8 bits     | 8 bits                                            |

Table 35 lists the specifications for the Stratix V external temperature sensing diode.

Table 35. External Temperature Sensing Diode Specifications for Stratix V Devices

| Description                              | Min   | Тур   | Max   | Unit |
|------------------------------------------|-------|-------|-------|------|
| I <sub>bias</sub> , diode source current | 8     | _     | 200   | μΑ   |
| V <sub>bias,</sub> voltage across diode  | 0.3   | _     | 0.9   | V    |
| Series resistance                        | _     | _     | <1    | Ω    |
| Diode ideality factor                    | 1.006 | 1.008 | 1.010 | _    |

<sup>(1)</sup> To achieve the maximum memory block performance, use a memory block clock that comes through global clock routing from an on-chip PLL set to **50%** output duty cycle. Use the Quartus II software to report timing for this and other memory block clocking schemes.

<sup>(2)</sup> When you use the error detection cyclical redundancy check (CRC) feature, there is no degradation in F<sub>MAX</sub>.

<sup>(3)</sup> The F<sub>MAX</sub> specification is only achievable with Fitter options, **MLAB Implementation In 16-Bit Deep Mode** enabled.

Page 44 Switching Characteristics

# **Periphery Performance**

This section describes periphery performance, including high-speed I/O and external memory interface.

I/O performance supports several system interfaces, such as the **LVDS** high-speed I/O interface, external memory interface, and the **PCI/PCI-X** bus interface. General-purpose I/O standards such as 3.3-, 2.5-, 1.8-, and 1.5-**LVTTL/LVCMOS** are capable of a typical 167 MHz and 1.2-**LVCMOS** at 100 MHz interfacing frequency with a 10 pF load.



The actual achievable frequency depends on design- and system-specific factors. Ensure proper timing closure in your design and perform HSPICE/IBIS simulations based on your specific design and system setup to determine the maximum achievable frequency in your system.

# **High-Speed I/O Specification**

Table 36 lists high-speed I/O timing for Stratix V devices.

Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 1 of 4)

| _                                                                                                      |                                       |     |     |     |     |        |        |     |         |            |       |     |            |       |
|--------------------------------------------------------------------------------------------------------|---------------------------------------|-----|-----|-----|-----|--------|--------|-----|---------|------------|-------|-----|------------|-------|
| Cumbal                                                                                                 | Conditions                            |     | C1  |     | C2, | C2L, I | 2, I2L | C3, | 13, I3L | ., I3YY    | C4,I4 |     |            | Unit  |
| Symbol                                                                                                 | Conuntions                            | Min | Тур | Max | Min | Тур    | Max    | Min | Тур     | Max        | Min   | Тур | Max        | Ullit |
| f <sub>HSCLK_in</sub> (input<br>clock<br>frequency)<br>True<br>Differential<br>I/O Standards           | Clock boost factor<br>W = 1 to 40 (4) | 5   |     | 800 | 5   | _      | 800    | 5   |         | 625        | 5     |     | 525        | MHz   |
| f <sub>HSCLK_in</sub> (input<br>clock<br>frequency)<br>Single Ended<br>I/O<br>Standards <sup>(3)</sup> | Clock boost factor<br>W = 1 to 40 (4) | 5   |     | 800 | 5   | _      | 800    | 5   |         | 625        | 5     |     | 525        | MHz   |
| f <sub>HSCLK_in</sub> (input<br>clock<br>frequency)<br>Single Ended<br>I/O Standards                   | Clock boost factor<br>W = 1 to 40 (4) | 5   |     | 520 | 5   | _      | 520    | 5   |         | 420        | 5     |     | 420        | MHz   |
| f <sub>HSCLK_OUT</sub><br>(output clock<br>frequency)                                                  | _                                     | 5   |     | 800 | 5   | _      | 800    | 5   |         | 625<br>(5) | 5     |     | 525<br>(5) | MHz   |

Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 4 of 4)

| Cumbal                        | Conditions                                       |     | C1  |           | C2, | C2L, I | 2, I2L    | C3, | I3, I3I | ., I3YY   |     | C4,I | 4         | Unit     |
|-------------------------------|--------------------------------------------------|-----|-----|-----------|-----|--------|-----------|-----|---------|-----------|-----|------|-----------|----------|
| Symbol                        | Conuntions                                       | Min | Тур | Max       | Min | Тур    | Max       | Min | Тур     | Max       | Min | Тур  | Max       | Ullit    |
|                               | SERDES factor J<br>= 3 to 10                     | (6) | _   | (8)       | (6) |        | (8)       | (6) |         | (8)       | (6) | _    | (8)       | Mbps     |
| f <sub>HSDR</sub> (data rate) | SERDES factor J<br>= 2,<br>uses DDR<br>Registers | (6) |     | (7)       | (6) |        | (7)       | (6) |         | (7)       | (6) |      | (7)       | Mbps     |
|                               | SERDES factor J<br>= 1,<br>uses SDR<br>Register  | (6) | _   | (7)       | (6) | _      | (7)       | (6) | _       | (7)       | (6) | _    | (7)       | Mbps     |
| DPA Mode                      |                                                  |     |     |           |     |        |           |     |         |           |     |      |           |          |
| DPA run<br>length             | _                                                |     | _   | 1000<br>0 |     |        | 1000<br>0 | _   |         | 1000<br>0 | _   | _    | 1000<br>0 | UI       |
| Soft CDR mode                 | •                                                |     |     |           |     |        |           |     |         |           |     |      |           |          |
| Soft-CDR<br>PPM<br>tolerance  | _                                                | _   | _   | 300       | _   | _      | 300       | _   | _       | 300       | _   | _    | 300       | ±<br>PPM |
| Non DPA Mode                  | ,                                                |     |     |           |     |        |           |     |         |           |     |      |           |          |
| Sampling<br>Window            | _                                                | _   | _   | 300       | _   |        | 300       | _   |         | 300       | _   | _    | 300       | ps       |

### Notes to Table 36:

- (1) When J = 3 to 10, use the serializer/deserializer (SERDES) block.
- (2) When J = 1 or 2, bypass the SERDES block.
- (3) This only applies to DPA and soft-CDR modes.
- (4) Clock Boost Factor (W) is the ratio between the input data rate to the input clock rate.
- (5) This is achieved by using the **LVDS** clock network.
- (6) The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate.
- (7) The maximum ideal frequency is the SERDES factor (J) x the PLL maximum output frequency (fOUT) provided you can close the design timing and the signal integrity simulation is clean.
- (8) You can estimate the achievable maximum data rate for non-DPA mode by performing link timing closure analysis. You must consider the board skew margin, transmitter delay margin, and receiver sampling margin to determine the maximum data rate supported.
- (9) If the receiver with DPA enabled and transmitter are using shared PLLs, the minimum data rate is 150 Mbps.
- (10) You must calculate the leftover timing margin in the receiver by performing link timing closure analysis. You must consider the board skew margin, transmitter channel-to-channel skew, and receiver sampling margin to determine leftover timing margin.
- (11) The F<sub>MAX</sub> specification is based on the fast clock used for serial data. The interface F<sub>MAX</sub> is also dependent on the parallel clock domain which is design-dependent and requires timing analysis.
- (12) Stratix V RX LVDS will need DPA. For Stratix V TX LVDS, the receiver side component must have DPA.
- (13) Stratix V LVDS serialization and de-serialization factor needs to be x4 and above.
- (14) Requires package skew compensation with PCB trace length.
- (15) Do not mix single-ended I/O buffer within LVDS I/O bank.
- (16) Chip-to-chip communication only with a maximum load of 5 pF.
- (17) When using True LVDS RX channels for emulated LVDS TX channel, only serialization factors 1 and 2 are supported.

Configuration Specification Page 53

| Table 46. | JTAG Timino | Parameters a | nd Values | for Stratix V Devices |
|-----------|-------------|--------------|-----------|-----------------------|
|-----------|-------------|--------------|-----------|-----------------------|

| Symbol            | Description                              | Min | Max               | Unit |
|-------------------|------------------------------------------|-----|-------------------|------|
| t <sub>JPH</sub>  | JTAG port hold time                      | 5   | _                 | ns   |
| t <sub>JPCO</sub> | JTAG port clock to output                | _   | 11 <sup>(1)</sup> | ns   |
| t <sub>JPZX</sub> | JTAG port high impedance to valid output | _   | 14 <sup>(1)</sup> | ns   |
| t <sub>JPXZ</sub> | JTAG port valid output to high impedance | _   | 14 <sup>(1)</sup> | ns   |

#### Notes to Table 46:

- (1) A 1 ns adder is required for each  $V_{CCIO}$  voltage step down from 3.0 V. For example,  $t_{JPCO}$  = 12 ns if  $V_{CCIO}$  of the TDO I/O bank = 2.5 V, or 13 ns if it equals 1.8 V.
- (2) The minimum TCK clock period is 167 ns if VCCBAT is within the range 1.2V-1.5V when you perform the volatile key programming.

# **Raw Binary File Size**

For the POR delay specification, refer to the "POR Delay Specification" section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices".

Table 47 lists the uncompressed raw binary file (.rbf) sizes for Stratix V devices.

Table 47. Uncompressed .rbf Sizes for Stratix V Devices

| Family       | Device | Package                      | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) (4), (5) |
|--------------|--------|------------------------------|--------------------------------|---------------------------------|
|              | ECCVAO | H35, F40, F35 <sup>(2)</sup> | 213,798,880                    | 562,392                         |
|              | 5SGXA3 | H29, F35 <sup>(3)</sup>      | 137,598,880                    | 564,504                         |
|              | 5SGXA4 | _                            | 213,798,880                    | 563,672                         |
|              | 5SGXA5 | _                            | 269,979,008                    | 562,392                         |
|              | 5SGXA7 | _                            | 269,979,008                    | 562,392                         |
| Stratix V GX | 5SGXA9 | _                            | 342,742,976                    | 700,888                         |
|              | 5SGXAB | _                            | 342,742,976                    | 700,888                         |
|              | 5SGXB5 | _                            | 270,528,640                    | 584,344                         |
|              | 5SGXB6 | _                            | 270,528,640                    | 584,344                         |
|              | 5SGXB9 | _                            | 342,742,976                    | 700,888                         |
|              | 5SGXBB | _                            | 342,742,976                    | 700,888                         |
| Chrotin V CT | 5SGTC5 | _                            | 269,979,008                    | 562,392                         |
| Stratix V GT | 5SGTC7 | _                            | 269,979,008                    | 562,392                         |
|              | 5SGSD3 | _                            | 137,598,880                    | 564,504                         |
|              | FCCCD4 | F1517                        | 213,798,880                    | 563,672                         |
| Ctrativ V CC | 5SGSD4 | _                            | 137,598,880                    | 564,504                         |
| Stratix V GS | 5SGSD5 | _                            | 213,798,880                    | 563,672                         |
|              | 5SGSD6 | _                            | 293,441,888                    | 565,528                         |
|              | 5SGSD8 | _                            | 293,441,888                    | 565,528                         |

Configuration Specification Page 57

### FPP Configuration Timing when DCLK-to-DATA [] = 1

Figure 12 shows the timing waveform for FPP configuration when using a MAX II or MAX V device as an external host. This waveform shows timing when the DCLK-to-DATA[] ratio is 1.

Figure 12. FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is 1 (1), (2)



### Notes to Figure 12:

- (1) Use this timing waveform when the DCLK-to-DATA[] ratio is 1.
- (2) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic-high levels. When nCONFIG is pulled low, a reconfiguration cycle begins.
- (3) After power-up, the Stratix V device holds nSTATUS low for the time of the POR delay.
- (4) After power-up, before and during configuration, CONF DONE is low.
- (5) Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required.
- (6) For FPP ×16, use DATA [15..0]. For FPP ×8, use DATA [7..0]. DATA [31..0] are available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings.
- (7) To ensure a successful configuration, send the entire configuration data to the Stratix V device. CONF\_DONE is released high when the Stratix V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- (8) After the option bit to enable the <code>INIT\_DONE</code> pin is configured into the device, the <code>INIT\_DONE</code> goes low.

Page 62 Configuration Specification

Table 53. AS Timing Parameters for AS  $\times$ 1 and AS  $\times$ 4 Configurations in Stratix V Devices (1), (2) (Part 2 of 2)

| Symbol              | Parameter                                         | Minimum                                                                                 | Maximum | Units |
|---------------------|---------------------------------------------------|-----------------------------------------------------------------------------------------|---------|-------|
| t <sub>CD2UM</sub>  | CONF_DONE high to user mode (3)                   | 175                                                                                     | 437     | μS    |
| t <sub>CD2CU</sub>  | CONF_DONE high to CLKUSR enabled                  | 4 × maximum DCLK period                                                                 | _       | _     |
| t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | $\begin{array}{c} t_{\text{CD2CU}} + (8576 \times \\ \text{CLKUSR period}) \end{array}$ | _       | _     |

#### Notes to Table 53:

- (1) The minimum and maximum numbers apply only if you choose the internal oscillator as the clock source for initializing the device.
- $(2) \quad t_{\text{CF2CD}}, t_{\text{CF2ST0}}, t_{\text{CFG}}, t_{\text{STATUS}}, \text{ and } t_{\text{CF2ST1}} \text{ timing parameters are identical to the timing parameters for PS mode listed in Table 54 on page 63}.$
- (3) To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on this pin, refer to the Initialization section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.

# **Passive Serial Configuration Timing**

Figure 15 shows the timing waveform for a passive serial (PS) configuration when using a MAX II device, MAX V device, or microprocessor as an external host.

Figure 15. PS Configuration Timing Waveform (1)



#### Notes to Figure 15:

- (1) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic high levels. When nCONFIG is pulled low, a reconfiguration cycle begins.
- (2) After power-up, the Stratix V device holds nSTATUS low for the time of the POR delay.
- (3) After power-up, before and during configuration, CONF DONE is low.
- (4) Do not leave DCLK floating after configuration. You can drive it high or low, whichever is more convenient.
- (5) DATAO is available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings in the **Device and Pins Option**.
- (6) To ensure a successful configuration, send the entire configuration data to the Stratix V device. CONF\_DONE is released high after the Stratix V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- (7) After the option bit to enable the INIT DONE pin is configured into the device, the INIT DONE goes low.

Page 68 Glossary

# Table 60. Glossary (Part 4 of 4)

| Letter | Subject                | Definitions                                                                                                                                                      |
|--------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V      | V <sub>CM(DC)</sub>    | DC common mode input voltage.                                                                                                                                    |
|        | V <sub>ICM</sub>       | Input common mode voltage—The common mode of the differential signal at the receiver.                                                                            |
|        | V <sub>ID</sub>        | Input differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver.     |
|        | V <sub>DIF(AC)</sub>   | AC differential input voltage—Minimum AC input differential voltage required for switching.                                                                      |
|        | V <sub>DIF(DC)</sub>   | DC differential input voltage— Minimum DC input differential voltage required for switching.                                                                     |
|        | V <sub>IH</sub>        | Voltage input high—The minimum positive voltage applied to the input which is accepted by the device as a logic high.                                            |
|        | V <sub>IH(AC)</sub>    | High-level AC input voltage                                                                                                                                      |
|        | V <sub>IH(DC)</sub>    | High-level DC input voltage                                                                                                                                      |
|        | V <sub>IL</sub>        | Voltage input low—The maximum positive voltage applied to the input which is accepted by the device as a logic low.                                              |
|        | V <sub>IL(AC)</sub>    | Low-level AC input voltage                                                                                                                                       |
|        | V <sub>IL(DC)</sub>    | Low-level DC input voltage                                                                                                                                       |
|        | V <sub>OCM</sub>       | Output common mode voltage—The common mode of the differential signal at the transmitter.                                                                        |
|        | <b>V</b> <sub>OD</sub> | Output differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the transmitter. |
|        | V <sub>SWING</sub>     | Differential input voltage                                                                                                                                       |
|        | V <sub>X</sub>         | Input differential cross point voltage                                                                                                                           |
|        | <b>V</b> <sub>OX</sub> | Output differential cross point voltage                                                                                                                          |
| W      | W                      | High-speed I/O block—clock boost factor                                                                                                                          |
| Х      |                        |                                                                                                                                                                  |
| Υ      | _                      | _                                                                                                                                                                |
| Z      |                        |                                                                                                                                                                  |