



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

# **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 158500                                                     |
| Number of Logic Elements/Cells | 420000                                                     |
| Total RAM Bits                 | 37888000                                                   |
| Number of I/O                  | 600                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 0.82V ~ 0.88V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                            |
| Package / Case                 | 1152-BBGA, FCBGA                                           |
| Supplier Device Package        | 1152-FBGA (35x35)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5sgxma4k2f35c3n |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Page 2 Electrical Characteristics

Table 1. Stratix V GX and GS Commercial and Industrial Speed Grade Offering (1), (2), (3) (Part 2 of 2)

| Transceiver Speed        | Core Speed Grade |         |     |     |         |         |                    |     |  |  |  |
|--------------------------|------------------|---------|-----|-----|---------|---------|--------------------|-----|--|--|--|
| Grade                    | C1               | C2, C2L | C3  | C4  | 12, 12L | 13, 13L | I3YY               | 14  |  |  |  |
| 3<br>GX channel—8.5 Gbps | _                | Yes     | Yes | Yes | _       | Yes     | Yes <sup>(4)</sup> | Yes |  |  |  |

#### Notes to Table 1:

- (1) C = Commercial temperature grade; I = Industrial temperature grade.
- (2) Lower number refers to faster speed grade.
- (3) C2L, I2L, and I3L speed grades are for low-power devices.
- (4) I3YY speed grades can achieve up to 10.3125 Gbps.

Table 2 lists the industrial and commercial speed grades for the Stratix V GT devices.

Table 2. Stratix V GT Commercial and Industrial Speed Grade Offering (1), (2)

| Transacius Snood Crada                             |     | Core Speed Grade |     |     |  |  |  |  |  |  |
|----------------------------------------------------|-----|------------------|-----|-----|--|--|--|--|--|--|
| Transceiver Speed Grade                            | C1  | C2               | 12  | 13  |  |  |  |  |  |  |
| 2<br>GX channel—12.5 Gbps<br>GT channel—28.05 Gbps | Yes | Yes              | _   | _   |  |  |  |  |  |  |
| 3<br>GX channel—12.5 Gbps<br>GT channel—25.78 Gbps | Yes | Yes              | Yes | Yes |  |  |  |  |  |  |

#### Notes to Table 2:

- (1) C = Commercial temperature grade; I = Industrial temperature grade.
- (2) Lower number refers to faster speed grade.

# **Absolute Maximum Ratings**

Absolute maximum ratings define the maximum operating conditions for Stratix V devices. The values are based on experiments conducted with the devices and theoretical modeling of breakdown and damage mechanisms. The functional operation of the device is not implied for these conditions.



Conditions other than those listed in Table 3 may cause permanent damage to the device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse effects on the device.

Table 3. Absolute Maximum Ratings for Stratix V Devices (Part 1 of 2)

| Symbol              | Description                                                            | Minimum | Maximum | Unit |
|---------------------|------------------------------------------------------------------------|---------|---------|------|
| V <sub>CC</sub>     | Power supply for core voltage and periphery circuitry                  | -0.5    | 1.35    | V    |
| V <sub>CCPT</sub>   | Power supply for programmable power technology                         | -0.5    | 1.8     | V    |
| V <sub>CCPGM</sub>  | Power supply for configuration pins                                    | -0.5    | 3.9     | V    |
| V <sub>CC_AUX</sub> | Auxiliary supply for the programmable power technology                 | -0.5    | 3.4     | V    |
| V <sub>CCBAT</sub>  | Battery back-up power supply for design security volatile key register | -0.5    | 3.9     | V    |
| V <sub>CCPD</sub>   | I/O pre-driver power supply                                            | -0.5    | 3.9     | V    |
| V <sub>CCIO</sub>   | I/O power supply                                                       | -0.5    | 3.9     | V    |

Electrical Characteristics Page 5

# **Recommended Operating Conditions**

This section lists the functional operating limits for the AC and DC parameters for Stratix V devices. Table 6 lists the steady-state voltage and current values expected from Stratix V devices. Power supply ramps must all be strictly monotonic, without plateaus.

Table 6. Recommended Operating Conditions for Stratix V Devices (Part 1 of 2)

| Symbol                           | Description                                                                                            | Condition  | Min <sup>(4)</sup> | Тур  | Max <sup>(4)</sup> | Unit |
|----------------------------------|--------------------------------------------------------------------------------------------------------|------------|--------------------|------|--------------------|------|
|                                  | Core voltage and periphery circuitry power supply (C1, C2, I2, and I3YY speed grades)                  | _          | 0.87               | 0.9  | 0.93               | V    |
| V <sub>CC</sub>                  | Core voltage and periphery circuitry power supply (C2L, C3, C4, I2L, I3, I3L, and I4 speed grades) (3) | _          | 0.82               | 0.85 | 0.88               | V    |
| V <sub>CCPT</sub>                | Power supply for programmable power technology                                                         | _          | 1.45               | 1.50 | 1.55               | V    |
| V <sub>CC_AUX</sub>              | Auxiliary supply for the programmable power technology                                                 | _          | 2.375              | 2.5  | 2.625              | V    |
| V (1)                            | I/O pre-driver (3.0 V) power supply                                                                    |            | 2.85               | 3.0  | 3.15               | V    |
| V <sub>CCPD</sub> <sup>(1)</sup> | I/O pre-driver (2.5 V) power supply                                                                    |            | 2.375              | 2.5  | 2.625              | V    |
|                                  | I/O buffers (3.0 V) power supply                                                                       | _          | 2.85               | 3.0  | 3.15               | ٧    |
|                                  | I/O buffers (2.5 V) power supply                                                                       | _          | 2.375              | 2.5  | 2.625              | V    |
|                                  | I/O buffers (1.8 V) power supply                                                                       | _          | 1.71               | 1.8  | 1.89               | ٧    |
| $V_{CCIO}$                       | I/O buffers (1.5 V) power supply                                                                       | _          | 1.425              | 1.5  | 1.575              | V    |
|                                  | I/O buffers (1.35 V) power supply                                                                      |            | 1.283              | 1.35 | 1.45               | V    |
|                                  | I/O buffers (1.25 V) power supply                                                                      |            | 1.19               | 1.25 | 1.31               | V    |
|                                  | I/O buffers (1.2 V) power supply                                                                       | _          | 1.14               | 1.2  | 1.26               | V    |
|                                  | Configuration pins (3.0 V) power supply                                                                |            | 2.85               | 3.0  | 3.15               | V    |
| $V_{CCPGM}$                      | Configuration pins (2.5 V) power supply                                                                | _          | 2.375              | 2.5  | 2.625              | V    |
|                                  | Configuration pins (1.8 V) power supply                                                                | _          | 1.71               | 1.8  | 1.89               | V    |
| V <sub>CCA_FPLL</sub>            | PLL analog voltage regulator power supply                                                              |            | 2.375              | 2.5  | 2.625              | V    |
| V <sub>CCD_FPLL</sub>            | PLL digital voltage regulator power supply                                                             |            | 1.45               | 1.5  | 1.55               | V    |
| V <sub>CCBAT</sub> (2)           | Battery back-up power supply (For design security volatile key register)                               | _          | 1.2                | _    | 3.0                | V    |
| V <sub>I</sub>                   | DC input voltage                                                                                       | _          | -0.5               | _    | 3.6                | V    |
| V <sub>0</sub>                   | Output voltage                                                                                         | _          | 0                  | _    | V <sub>CCIO</sub>  | V    |
| т.                               | Operating junction temperature                                                                         | Commercial | 0                  | _    | 85                 | °C   |
| T <sub>J</sub>                   | Operating junction temperature                                                                         | Industrial | -40                | _    | 100                | °C   |

Page 8 Electrical Characteristics

Table 8 shows the transceiver power supply voltage requirements for various conditions.

**Table 8. Transceiver Power Supply Voltage Requirements** 

| Conditions                                                         | Core Speed Grade                  | VCCR_GXB & VCCT_GXB (2) | VCCA_GXB | VCCH_GXB | Unit |
|--------------------------------------------------------------------|-----------------------------------|-------------------------|----------|----------|------|
| If BOTH of the following conditions are true:                      |                                   |                         |          |          |      |
| ■ Data rate > 10.3 Gbps.                                           | All                               | 1.05                    |          |          |      |
| ■ DFE is used.                                                     |                                   |                         |          |          |      |
| If ANY of the following conditions are true <sup>(1)</sup> :       |                                   |                         | 3.0      |          |      |
| ATX PLL is used.                                                   |                                   |                         |          |          |      |
| ■ Data rate > 6.5Gbps.                                             | All                               | 1.0                     |          |          |      |
| ■ DFE (data rate ≤<br>10.3 Gbps), AEQ, or<br>EyeQ feature is used. |                                   |                         |          | 1.5      | V    |
| If ALL of the following                                            | C1, C2, I2, and I3YY              | 0.90                    | 2.5      |          |      |
| conditions are true:  ATX PLL is not used.                         |                                   |                         |          |          |      |
| ■ Data rate ≤ 6.5Gbps.                                             | C2L, C3, C4, I2L, I3, I3L, and I4 | 0.85                    | 2.5      |          |      |
| DFE, AEQ, and EyeQ are<br>not used.                                |                                   |                         |          |          |      |

#### Notes to Table 8:

- (1) Choose this power supply voltage requirement option if you plan to upgrade your design later with any of the listed conditions.
- (2) If the VCCR\_GXB and VCCT\_GXB supplies are set to 1.0 V or 1.05 V, they cannot be shared with the VCC core supply. If the VCCR\_GXB and VCCT\_GXB are set to either 0.90 V or 0.85 V, they can be shared with the VCC core supply.

### **DC Characteristics**

This section lists the supply current, I/O pin leakage current, input pin capacitance, on-chip termination tolerance, and hot socketing specifications.

# **Supply Current**

Supply current is the current drawn from the respective power rails used for power budgeting. Use the Excel-based Early Power Estimator (EPE) to get supply current estimates for your design because these currents vary greatly with the resources you use.

For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*.

Page 10 Electrical Characteristics

Table 11. OCT Calibration Accuracy Specifications for Stratix V Devices (1) (Part 2 of 2)

|                                                                                                                                            |                                                                                                                                        |                                                  |            | Calibratio | n Accuracy     |            |      |
|--------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|------------|------------|----------------|------------|------|
| Symbol                                                                                                                                     | Description                                                                                                                            | Conditions                                       | C1         | C2,I2      | C3,I3,<br>I3YY | C4,I4      | Unit |
| 50-Ω R <sub>S</sub>                                                                                                                        | Internal series termination with calibration (50- $\Omega$ setting)                                                                    | V <sub>CCIO</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15        | ±15        | ±15            | ±15        | %    |
| $34\text{-}\Omega$ and $40\text{-}\Omega$ $R_S$                                                                                            | Internal series termination with calibration (34- $\Omega$ and 40- $\Omega$ setting)                                                   | V <sub>CCIO</sub> = 1.5, 1.35,<br>1.25, 1.2 V    | ±15        | ±15        | ±15            | ±15        | %    |
| $48$ - $\Omega$ , $60$ - $\Omega$ , $80$ - $\Omega$ , and $240$ - $\Omega$ R <sub>S</sub>                                                  | Internal series termination with calibration (48- $\Omega$ , 60- $\Omega$ , 80- $\Omega$ , and 240- $\Omega$ setting)                  | V <sub>CCIO</sub> = 1.2 V                        | ±15        | ±15        | ±15            | ±15        | %    |
| 50-Ω R <sub>T</sub>                                                                                                                        | Internal parallel termination with calibration (50-Ω setting)                                                                          | V <sub>CCIO</sub> = 2.5, 1.8,<br>1.5, 1.2 V      | -10 to +40 | -10 to +40 | -10 to +40     | -10 to +40 | %    |
| $\begin{array}{c} 20\text{-}\Omega,30\text{-}\Omega,\\ 40\text{-}\Omega,60\text{-}\Omega,\\ \text{and}\\ 120\text{-}\OmegaR_T \end{array}$ | Internal parallel termination with calibration (20- $\Omega$ , 30- $\Omega$ , 40- $\Omega$ , 60- $\Omega$ , and 120- $\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35,<br>1.25 V         | -10 to +40 | -10 to +40 | -10 to +40     | -10 to +40 | %    |
| 60- $\Omega$ and 120- $\Omega$ R <sub>T</sub>                                                                                              | Internal parallel termination with calibration (60- $\Omega$ and 120- $\Omega$ setting)                                                | V <sub>CCIO</sub> = 1.2                          | -10 to +40 | -10 to +40 | -10 to +40     | -10 to +40 | %    |
| $\begin{array}{c} \textbf{25-}\Omega \\ \textbf{R}_{S\_left\_shift} \end{array}$                                                           | Internal left shift series termination with calibration (25- $\Omega$ R <sub>S_left_shift</sub> setting)                               | V <sub>CCIO</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15        | ±15        | ±15            | ±15        | %    |

### Note to Table 11:

Table 12 lists the Stratix V OCT without calibration resistance tolerance to PVT changes.

Table 12. OCT Without Calibration Resistance Tolerance Specifications for Stratix V Devices (Part 1 of 2)

|                             |                                                                        |                                   | Re  | sistance | Tolerance       |        |      |
|-----------------------------|------------------------------------------------------------------------|-----------------------------------|-----|----------|-----------------|--------|------|
| Symbol                      | Description                                                            | Conditions                        | C1  | C2,I2    | C3, I3,<br>I3YY | C4, I4 | Unit |
| 25-Ω R, 50-Ω R <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0 and 2.5 V | ±30 | ±30      | ±40             | ±40    | %    |
| 25-Ω R <sub>S</sub>         | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 1.8 and 1.5 V | ±30 | ±30      | ±40             | ±40    | %    |
| 25-Ω R <sub>S</sub>         | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 V         | ±35 | ±35      | ±50             | ±50    | %    |

<sup>(1)</sup> OCT calibration accuracy is valid at the time of calibration only.

Electrical Characteristics Page 15

Table 19. Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications for Stratix V Devices (Part 2 of 2)

| I/O Standard        | V <sub>IL(D(</sub> | ; <sub>)</sub> (V)        | V <sub>IH(D</sub>       | <sub>C)</sub> (V)        | V <sub>IL(AC)</sub> (V)    | V <sub>IH(AC)</sub> (V) | V <sub>OL</sub> (V)        | V <sub>OH</sub> (V)        | I <sub>ol</sub> (mA)   | l <sub>oh</sub> |
|---------------------|--------------------|---------------------------|-------------------------|--------------------------|----------------------------|-------------------------|----------------------------|----------------------------|------------------------|-----------------|
| i/O Stanuaru        | Min                | Max                       | Min                     | Max                      | Max                        | Min                     | Max                        | Min                        | I <sub>OI</sub> (IIIA) | (mA)            |
| HSTL-18<br>Class I  | _                  | V <sub>REF</sub> –<br>0.1 | V <sub>REF</sub> + 0.1  | _                        | V <sub>REF</sub> - 0.2     | V <sub>REF</sub> + 0.2  | 0.4                        | V <sub>CCIO</sub> – 0.4    | 8                      | -8              |
| HSTL-18<br>Class II | _                  | V <sub>REF</sub> – 0.1    | V <sub>REF</sub> + 0.1  | _                        | V <sub>REF</sub> - 0.2     | V <sub>REF</sub> + 0.2  | 0.4                        | V <sub>CCIO</sub> – 0.4    | 16                     | -16             |
| HSTL-15<br>Class I  | _                  | V <sub>REF</sub> – 0.1    | V <sub>REF</sub> + 0.1  | _                        | V <sub>REF</sub> - 0.2     | V <sub>REF</sub> + 0.2  | 0.4                        | V <sub>CCIO</sub> – 0.4    | 8                      | -8              |
| HSTL-15<br>Class II | _                  | V <sub>REF</sub> – 0.1    | V <sub>REF</sub> + 0.1  | _                        | V <sub>REF</sub> - 0.2     | V <sub>REF</sub> + 0.2  | 0.4                        | V <sub>CCIO</sub> – 0.4    | 16                     | -16             |
| HSTL-12<br>Class I  | -0.15              | V <sub>REF</sub> – 0.08   | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> – 0.15    | V <sub>REF</sub> + 0.15 | 0.25*<br>V <sub>CCIO</sub> | 0.75*<br>V <sub>CCIO</sub> | 8                      | -8              |
| HSTL-12<br>Class II | -0.15              | V <sub>REF</sub> – 0.08   | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> –<br>0.15 | V <sub>REF</sub> + 0.15 | 0.25*<br>V <sub>CCIO</sub> | 0.75*<br>V <sub>CCIO</sub> | 16                     | -16             |
| HSUL-12             | _                  | V <sub>REF</sub> – 0.13   | V <sub>REF</sub> + 0.13 | _                        | V <sub>REF</sub> – 0.22    | V <sub>REF</sub> + 0.22 | 0.1*<br>V <sub>CCIO</sub>  | 0.9*<br>V <sub>CCIO</sub>  | _                      |                 |

Table 20. Differential SSTL I/O Standards for Stratix V Devices

| I/O Standard            |       | V <sub>CCIO</sub> (V) |       | V <sub>SWIN</sub> | <sub>G(DC)</sub> (V)    |                              | V <sub>X(AC)</sub> (V) |                              | V <sub>SWING(</sub>                        | <sub>AC)</sub> (V)                            |
|-------------------------|-------|-----------------------|-------|-------------------|-------------------------|------------------------------|------------------------|------------------------------|--------------------------------------------|-----------------------------------------------|
| I/O Standard            | Min   | Тур                   | Max   | Min               | Max                     | Min                          | Тур                    | Max                          | Min                                        | Max                                           |
| SSTL-2 Class<br>I, II   | 2.375 | 2.5                   | 2.625 | 0.3               | V <sub>CCIO</sub> + 0.6 | V <sub>CCIO</sub> /2 – 0.2   | _                      | V <sub>CCIO</sub> /2 + 0.2   | 0.62                                       | V <sub>CCIO</sub> + 0.6                       |
| SSTL-18 Class<br>I, II  | 1.71  | 1.8                   | 1.89  | 0.25              | V <sub>CCIO</sub> + 0.6 | V <sub>CCIO</sub> /2 – 0.175 | _                      | V <sub>CCIO</sub> /2 + 0.175 | 0.5                                        | V <sub>CCIO</sub> + 0.6                       |
| SSTL-15 Class<br>I, II  | 1.425 | 1.5                   | 1.575 | 0.2               | (1)                     | V <sub>CCIO</sub> /2 – 0.15  | _                      | V <sub>CCIO</sub> /2 + 0.15  | 0.35                                       | _                                             |
| SSTL-135<br>Class I, II | 1.283 | 1.35                  | 1.45  | 0.2               | (1)                     | V <sub>CCIO</sub> /2 – 0.15  | V <sub>CCIO</sub> /2   | V <sub>CCIO</sub> /2 + 0.15  | 2(V <sub>IH(AC)</sub> - V <sub>REF</sub> ) | 2(V <sub>IL(AC)</sub><br>- V <sub>REF</sub> ) |
| SSTL-125<br>Class I, II | 1.19  | 1.25                  | 1.31  | 0.18              | (1)                     | V <sub>CCIO</sub> /2 – 0.15  | V <sub>CCIO</sub> /2   | V <sub>CCIO</sub> /2 + 0.15  | 2(V <sub>IH(AC)</sub> - V <sub>REF</sub> ) | _                                             |
| SSTL-12<br>Class I, II  | 1.14  | 1.2                   | 1.26  | 0.18              | _                       | V <sub>REF</sub><br>-0.15    | V <sub>CCIO</sub> /2   | V <sub>REF</sub> + 0.15      | -0.30                                      | 0.30                                          |

# Note to Table 20:

Table 21. Differential HSTL and HSUL I/O Standards for Stratix V Devices (Part 1 of 2)

| I/O                    |       | V <sub>CCIO</sub> (V) |       | V <sub>DIF(DC)</sub> (V) |     | $V_{DIF(DC)}(V)$ $V_{X(AC)}(V)$ |     |      |      | V <sub>CM(DC)</sub> (V | V <sub>DIF(AC)</sub> (V) |     |     |
|------------------------|-------|-----------------------|-------|--------------------------|-----|---------------------------------|-----|------|------|------------------------|--------------------------|-----|-----|
| Standard               | Min   | Тур                   | Max   | Min                      | Max | Min                             | Тур | Max  | Min  | Тур                    | Max                      | Min | Max |
| HSTL-18<br>Class I, II | 1.71  | 1.8                   | 1.89  | 0.2                      | _   | 0.78                            | _   | 1.12 | 0.78 | _                      | 1.12                     | 0.4 | _   |
| HSTL-15<br>Class I, II | 1.425 | 1.5                   | 1.575 | 0.2                      |     | 0.68                            | _   | 0.9  | 0.68 |                        | 0.9                      | 0.4 | _   |

<sup>(1)</sup> The maximum value for  $V_{SWING(DC)}$  is not defined. However, each single-ended signal needs to be within the respective single-ended limits  $(V_{IH(DC)})$  and  $V_{IL(DC)})$ .

Page 16 Electrical Characteristics

Table 21. Differential HSTL and HSUL I/O Standards for Stratix V Devices (Part 2 of 2)

| I/O                    | I/O V <sub>CCIO</sub> (V) V <sub>DIF(DC)</sub> (V) |     | <sub>DC)</sub> (V) |      | V <sub>X(AC)</sub> (V)  |                                 |                           | V <sub>CM(DC)</sub> (V          | V <sub>DIF(AC)</sub> (V)  |                           |                           |      |                             |
|------------------------|----------------------------------------------------|-----|--------------------|------|-------------------------|---------------------------------|---------------------------|---------------------------------|---------------------------|---------------------------|---------------------------|------|-----------------------------|
| Standard               | Min                                                | Тур | Max                | Min  | Max                     | Min                             | Тур                       | Max                             | Min                       | Тур                       | Max                       | Min  | Max                         |
| HSTL-12<br>Class I, II | 1.14                                               | 1.2 | 1.26               | 0.16 | V <sub>CCIO</sub> + 0.3 | _                               | 0.5*<br>V <sub>CCIO</sub> | _                               | 0.4*<br>V <sub>CCIO</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCIO</sub> | 0.3  | V <sub>CCIO</sub><br>+ 0.48 |
| HSUL-12                | 1.14                                               | 1.2 | 1.3                | 0.26 | 0.26                    | 0.5*V <sub>CCIO</sub><br>- 0.12 | 0.5*<br>V <sub>CCIO</sub> | 0.5*V <sub>CCIO</sub><br>+ 0.12 | 0.4*<br>V <sub>CCIO</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCIO</sub> | 0.44 | 0.44                        |

Table 22. Differential I/O Standard Specifications for Stratix V Devices (7)

| I/O                          | Vc                                                                                                                                                                                                                   | <sub>CIO</sub> (V) | (10)  |     | V <sub>ID</sub> (mV) <sup>(8)</sup> |     |      | $V_{ICM(DC)}$ (V)           | <sub>I(DC)</sub> (V) |       | V <sub>OD</sub> (V) <sup>(6)</sup> |     | V <sub>OCM</sub> (V) <sup>(6)</sup> |      |       |
|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------|-----|-------------------------------------|-----|------|-----------------------------|----------------------|-------|------------------------------------|-----|-------------------------------------|------|-------|
| Standard                     | Min                                                                                                                                                                                                                  | Тур                | Max   | Min | Condition                           | Max | Min  | Condition                   | Max                  | Min   | Тур                                | Max | Min                                 | Тур  | Max   |
| PCML                         | Transmitter, receiver, and input reference clock pins of the high-speed transceivers use the PCML I/O standard. For transmitter, receiver, and reference clock I/O pin specifications, refer to Table 23 on page 18. |                    |       |     |                                     |     |      |                             |                      |       |                                    |     |                                     |      |       |
| 2.5 V                        | 2.375                                                                                                                                                                                                                | 2.5                | 2.625 | 100 | V <sub>CM</sub> =                   | _   | 0.05 | D <sub>MAX</sub> ≤ 700 Mbps | 1.8                  | 0.247 | _                                  | 0.6 | 1.125                               | 1.25 | 1.375 |
| LVDS (1)                     | 2.373                                                                                                                                                                                                                | 2.3                | 2.023 | 100 | 1.25 V                              |     | 1.05 | D <sub>MAX</sub> > 700 Mbps | 1.55                 | 0.247 | _                                  | 0.6 | 1.125                               | 1.25 | 1.375 |
| BLVDS (5)                    | 2.375                                                                                                                                                                                                                | 2.5                | 2.625 | 100 | _                                   | _   | _    | _                           | _                    | _     | _                                  | _   | _                                   | _    | _     |
| RSDS<br>(HIO) <sup>(2)</sup> | 2.375                                                                                                                                                                                                                | 2.5                | 2.625 | 100 | V <sub>CM</sub> = 1.25 V            | _   | 0.3  | _                           | 1.4                  | 0.1   | 0.2                                | 0.6 | 0.5                                 | 1.2  | 1.4   |
| Mini-<br>LVDS<br>(HIO) (3)   | 2.375                                                                                                                                                                                                                | 2.5                | 2.625 | 200 | _                                   | 600 | 0.4  | _                           | 1.325                | 0.25  | _                                  | 0.6 | 1                                   | 1.2  | 1.4   |
| LVPECL (4                    | _                                                                                                                                                                                                                    | _                  | _     | 300 | _                                   | _   | 0.6  | D <sub>MAX</sub> ≤ 700 Mbps | 1.8                  | _     | _                                  | _   | _                                   | _    |       |
| ), (9)                       | _                                                                                                                                                                                                                    | _                  | _     | 300 | _                                   | _   | 1    | D <sub>MAX</sub> > 700 Mbps | 1.6                  | _     | _                                  | _   | _                                   | _    | _     |

#### Notes to Table 22:

- (1) For optimized LVDS receiver performance, the receiver voltage input range must be between 1.0 V to 1.6 V for data rates above 700 Mbps, and 0 V to 1.85 V for data rates below 700 Mbps.
- (2) For optimized RSDS receiver performance, the receiver voltage input range must be between 0.25 V to 1.45 V.
- (3) For optimized Mini-LVDS receiver performance, the receiver voltage input range must be between 0.3 V to 1.425 V.
- (4) For optimized LVPECL receiver performance, the receiver voltage input range must be between 0.85 V to 1.75 V for data rate above 700 Mbps and 0.45 V to 1.95 V for data rate below 700 Mbps.
- (5) There are no fixed  $V_{\text{ICM}}$ ,  $V_{\text{OD}}$ , and  $V_{\text{OCM}}$  specifications for BLVDS. They depend on the system topology.
- (6) RL range:  $90 \le RL \le 110 \Omega$ .
- (7) The 1.4-V and 1.5-V PCML transceiver I/O standard specifications are described in "Transceiver Performance Specifications" on page 18.
- (8) The minimum VID value is applicable over the entire common mode range, VCM.
- (9) LVPECL is only supported on dedicated clock input pins.
- (10) Differential inputs are powered by VCCPD which requires 2.5  $\rm V.$

# **Power Consumption**

Altera offers two ways to estimate power consumption for a design—the Excel-based Early Power Estimator and the Quartus<sup>®</sup> II PowerPlay Power Analyzer feature.

Switching Characteristics Page 19

Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 2 of 7)

| Symbol/                                                 | Conditions                                             | Trai  | nsceive<br>Grade         | r Speed<br>1          | Trai                                        | nsceive<br>Grade | r Speed<br>2 | Trai | nsceive<br>Grade | r Speed<br>3          | Unit        |
|---------------------------------------------------------|--------------------------------------------------------|-------|--------------------------|-----------------------|---------------------------------------------|------------------|--------------|------|------------------|-----------------------|-------------|
| Description                                             |                                                        | Min   | Тур                      | Max                   | Min                                         | Тур              | Max          | Min  | Тур              | Max                   |             |
| Spread-spectrum<br>downspread                           | PCle                                                   | _     | 0 to<br>-0.5             | _                     | _                                           | 0 to<br>-0.5     | _            | _    | 0 to<br>-0.5     | _                     | %           |
| On-chip<br>termination<br>resistors (21)                | _                                                      | _     | 100                      | _                     | _                                           | 100              | _            | _    | 100              | _                     | Ω           |
| Absolute V <sub>MAX</sub> <sup>(5)</sup>                | Dedicated<br>reference<br>clock pin                    | _     | _                        | 1.6                   | _                                           | _                | 1.6          | _    | _                | 1.6                   | V           |
|                                                         | RX reference clock pin                                 |       | _                        | 1.2                   | _                                           | _                | 1.2          | _    | _                | 1.2                   |             |
| Absolute V <sub>MIN</sub>                               | _                                                      | -0.4  |                          | _                     | -0.4                                        |                  | _            | -0.4 | _                | _                     | V           |
| Peak-to-peak<br>differential input<br>voltage           | _                                                      | 200   | _                        | 1600                  | 200                                         | _                | 1600         | 200  | _                | 1600                  | mV          |
| V <sub>ICM</sub> (AC                                    | Dedicated<br>reference<br>clock pin                    | 1050/ | 1000/90                  | 00/850 <sup>(2)</sup> | 1050/1000/900/850 (2) 1050/1000/900/850 (2) |                  |              |      |                  | 00/850 <sup>(2)</sup> | mV          |
| coupled) <sup>(3)</sup>                                 | RX reference clock pin                                 | 1.    | 1.0/0.9/0.85 (4) 1.0/0.9 |                       |                                             |                  |              | 1.   | 0/0.9/0          | .85 <sup>(4)</sup>    | V           |
| V <sub>ICM</sub> (DC coupled)                           | HCSL I/O<br>standard for<br>PCIe<br>reference<br>clock | 250   | _                        | 550                   | 250                                         | _                | 550          | 250  | _                | 550                   | mV          |
|                                                         | 100 Hz                                                 | _     | _                        | -70                   | _                                           | _                | -70          | _    | _                | -70                   | dBc/Hz      |
| Transmitter                                             | 1 kHz                                                  | _     | _                        | -90                   | _                                           | _                | -90          | _    | _                | -90                   | dBc/Hz      |
| REFCLK Phase<br>Noise                                   | 10 kHz                                                 |       | _                        | -100                  | _                                           | _                | -100         | _    | _                | -100                  | dBc/Hz      |
| (622 MHz) <sup>(20)</sup>                               | 100 kHz                                                | _     | _                        | -110                  | _                                           | _                | -110         | _    | _                | -110                  | dBc/Hz      |
|                                                         | ≥1 MHz                                                 | _     | _                        | -120                  |                                             | _                | -120         |      | _                | -120                  | dBc/Hz      |
| Transmitter<br>REFCLK Phase<br>Jitter<br>(100 MHz) (17) | 10 kHz to<br>1.5 MHz<br>(PCle)                         | _     | _                        | 3                     | _                                           | _                | 3            | _    | _                | 3                     | ps<br>(rms) |
| R <sub>REF</sub> (19)                                   | _                                                      | _     | 1800<br>±1%              | _                     | _                                           | 1800<br>±1%      | _            | _    | 180<br>0<br>±1%  | _                     | Ω           |
| Transceiver Clock                                       | <u> </u>                                               |       |                          | _                     |                                             |                  | _            |      |                  |                       |             |
| fixedclk clock frequency                                | PCIe<br>Receiver<br>Detect                             | _     | 100<br>or<br>125         | _                     | _                                           | 100<br>or<br>125 | _            | _    | 100<br>or<br>125 | _                     | MHz         |

Page 26 Switching Characteristics

Table 25 shows the approximate maximum data rate using the standard PCS.

Table 25. Stratix V Standard PCS Approximate Maximum Date Rate (1), (3)

| Made (2)            | Transceiver                     | PMA Width                                | 20                       | 20      | 16      | 16      | 10  | 10   | 8    | 8    |      |
|---------------------|---------------------------------|------------------------------------------|--------------------------|---------|---------|---------|-----|------|------|------|------|
| Mode <sup>(2)</sup> | Speed Grade                     | PCS/Core Width                           | 40                       | 20      | 32      | 16      | 20  | 10   | 16   | 8    |      |
|                     | 1                               | C1, C2, C2L, I2, I2L<br>core speed grade | 12.2                     | 11.4    | 9.76    | 9.12    | 6.5 | 5.8  | 5.2  | 4.72 |      |
|                     | 2                               | C1, C2, C2L, I2, I2L<br>core speed grade | 12.2                     | 11.4    | 9.76    | 9.12    | 6.5 | 5.8  | 5.2  | 4.72 |      |
| 2                   | C3, I3, I3L<br>core speed grade | 9.8                                      | 9.0                      | 7.84    | 7.2     | 5.3     | 4.7 | 4.24 | 3.76 |      |      |
| FIFO                | 3                               | C1, C2, C2L, I2, I2L core speed grade    | 8.5                      | 8.5     | 8.5     | 8.5     | 6.5 | 5.8  | 5.2  | 4.72 |      |
|                     |                                 | 3                                        | I3YY<br>core speed grade | 10.3125 | 10.3125 | 7.84    | 7.2 | 5.3  | 4.7  | 4.24 | 3.76 |
|                     |                                 | C3, I3, I3L<br>core speed grade          | 8.5                      | 8.5     | 7.84    | 7.2     | 5.3 | 4.7  | 4.24 | 3.76 |      |
|                     |                                 | C4, I4<br>core speed grade               | 8.5                      | 8.2     | 7.04    | 6.56    | 4.8 | 4.2  | 3.84 | 3.44 |      |
|                     | 1                               | C1, C2, C2L, I2, I2L<br>core speed grade | 12.2                     | 11.4    | 9.76    | 9.12    | 6.1 | 5.7  | 4.88 | 4.56 |      |
|                     | 2                               | C1, C2, C2L, I2, I2L<br>core speed grade | 12.2                     | 11.4    | 9.76    | 9.12    | 6.1 | 5.7  | 4.88 | 4.56 |      |
|                     | 2                               | C3, I3, I3L<br>core speed grade          | 9.8                      | 9.0     | 7.92    | 7.2     | 4.9 | 4.5  | 3.96 | 3.6  |      |
| Register            |                                 | C1, C2, C2L, I2, I2L<br>core speed grade | 10.3125                  | 10.3125 | 10.3125 | 10.3125 | 6.1 | 5.7  | 4.88 | 4.56 |      |
|                     | 3                               | I3YY<br>core speed grade                 | 10.3125                  | 10.3125 | 7.92    | 7.2     | 4.9 | 4.5  | 3.96 | 3.6  |      |
|                     | C3, I3, I3L<br>core speed grade |                                          | 8.5                      | 8.5     | 7.92    | 7.2     | 4.9 | 4.5  | 3.96 | 3.6  |      |
|                     |                                 | C4, I4<br>core speed grade               | 8.5                      | 8.2     | 7.04    | 6.56    | 4.4 | 4.1  | 3.52 | 3.28 |      |

### Notes to Table 25:

<sup>(1)</sup> The maximum data rate is in Gbps.

<sup>(2)</sup> The Phase Compensation FIFO can be configured in FIFO mode or register mode. In the FIFO mode, the pointers are not fixed, and the latency can vary. In the register mode the pointers are fixed for low latency.

<sup>(3)</sup> The maximum data rate is also constrained by the transceiver speed grade. Refer to Table 1 for the transceiver speed grade.

Page 30 Switching Characteristics

Table 28. Transceiver Specifications for Stratix V GT Devices (Part 1 of 5)  $^{(1)}$ 

| Symbol/                                                        | Conditions                                             | 5                                                    | Transceive<br>Speed Grade                                                          |      |      | Transceive<br>peed Grade |          | Unit     |  |  |
|----------------------------------------------------------------|--------------------------------------------------------|------------------------------------------------------|------------------------------------------------------------------------------------|------|------|--------------------------|----------|----------|--|--|
| Description                                                    |                                                        | Min                                                  | Тур                                                                                | Max  | Min  | Тур                      | Max      | <b>5</b> |  |  |
| Reference Clock                                                | l                                                      |                                                      | <u>I</u>                                                                           | U.   |      |                          | <u>I</u> | <u>I</u> |  |  |
| Supported I/O<br>Standards                                     | Dedicated<br>reference<br>clock pin                    | 1.2-V PCN                                            | 1.2-V PCML, 1.4-V PCML, 1.5-V PCML, 2.5-V PCML, Differential LVPECL, L<br>and HCSL |      |      |                          |          |          |  |  |
| otandardo                                                      | RX reference clock pin                                 | 1.4-V PCML, 1.5-V PCML, 2.5-V PCML, LVPECL, and LVDS |                                                                                    |      |      |                          |          |          |  |  |
| Input Reference Clock<br>Frequency (CMU<br>PLL) <sup>(6)</sup> | _                                                      | 40                                                   | _                                                                                  | 710  | 40   | _                        | 710      | MHz      |  |  |
| Input Reference Clock<br>Frequency (ATX PLL) (6)               | _                                                      | 100                                                  | _                                                                                  | 710  | 100  | _                        | 710      | MHz      |  |  |
| Rise time                                                      | 20% to 80%                                             | _                                                    | _                                                                                  | 400  | _    | _                        | 400      |          |  |  |
| Fall time                                                      | 80% to 20%                                             | _                                                    | _                                                                                  | 400  | _    | <u> </u>                 | 400      | ps       |  |  |
| Duty cycle                                                     | _                                                      | 45                                                   | _                                                                                  | 55   | 45   | _                        | 55       | %        |  |  |
| Spread-spectrum<br>modulating clock<br>frequency               | PCI Express<br>(PCIe)                                  | 30                                                   | _                                                                                  | 33   | 30   | _                        | 33       | kHz      |  |  |
| Spread-spectrum<br>downspread                                  | PCle                                                   |                                                      | 0 to -0.5                                                                          | _    | _    | 0 to -0.5                | _        | %        |  |  |
| On-chip termination resistors (19)                             | _                                                      | _                                                    | 100                                                                                | _    | _    | 100                      | _        | Ω        |  |  |
| Absolute V <sub>MAX</sub> (3)                                  | Dedicated<br>reference<br>clock pin                    | _                                                    | _                                                                                  | 1.6  | _    | _                        | 1.6      | V        |  |  |
|                                                                | RX reference<br>clock pin                              | _                                                    | _                                                                                  | 1.2  | _    | _                        | 1.2      |          |  |  |
| Absolute V <sub>MIN</sub>                                      | _                                                      | -0.4                                                 | _                                                                                  | _    | -0.4 |                          | _        | V        |  |  |
| Peak-to-peak<br>differential input<br>voltage                  | _                                                      | 200                                                  | _                                                                                  | 1600 | 200  | _                        | 1600     | mV       |  |  |
| V <sub>ICM</sub> (AC coupled)                                  | Dedicated<br>reference<br>clock pin                    |                                                      | 1050/1000                                                                          | 2)   | 1    | 050/1000                 | 2)       | mV       |  |  |
|                                                                | RX reference clock pin                                 | 1                                                    | .0/0.9/0.85                                                                        | (22) | 1.   | 0/0.9/0.85               | (22)     | V        |  |  |
| V <sub>ICM</sub> (DC coupled)                                  | HCSL I/O<br>standard for<br>PCIe<br>reference<br>clock | 250                                                  | _                                                                                  | 550  | 250  | _                        | 550      | mV       |  |  |

Page 32 Switching Characteristics

Table 28. Transceiver Specifications for Stratix V GT Devices (Part 3 of 5)  $^{(1)}$ 

| Symbol/                                                   | Conditions                       |     | Transceiver<br>Speed Grade |        |             | Transceive<br>peed Grade |        | Unit  |
|-----------------------------------------------------------|----------------------------------|-----|----------------------------|--------|-------------|--------------------------|--------|-------|
| Description                                               |                                  | Min | Тур                        | Max    | Min         | Тур                      | Max    |       |
| Differential on-chip termination resistors (7)            | GT channels                      | _   | 100                        | _      | _           | 100                      | _      | Ω     |
|                                                           | 85-Ω setting                     | _   | 85 ± 30%                   | _      | _           | 85<br>± 30%              | _      | Ω     |
| Differential on-chip termination resistors                | 100-Ω<br>setting                 | _   | 100<br>± 30%               | _      | _           | 100<br>± 30%             | _      | Ω     |
| for GX channels (19)                                      | 120-Ω<br>setting                 | _   | 120<br>± 30%               | _      | _           | 120<br>± 30%             | _      | Ω     |
|                                                           | 150-Ω<br>setting                 | _   | 150<br>± 30%               | _      | _           | 150<br>± 30%             | _      | Ω     |
| V <sub>ICM</sub> (AC coupled)                             | GT channels                      | _   | 650                        | _      | _           | 650                      | _      | mV    |
|                                                           | VCCR_GXB =<br>0.85 V or<br>0.9 V | _   | 600                        | _      | _           | 600                      | _      | mV    |
| VICM (AC and DC coupled) for GX Channels                  | VCCR_GXB = 1.0 V full bandwidth  | _   | 700                        | _      | _           | 700                      | _      | mV    |
|                                                           | VCCR_GXB = 1.0 V half bandwidth  | _   | 750                        | _      | _           | 750                      | _      | mV    |
| t <sub>LTR</sub> <sup>(9)</sup>                           | _                                | _   | _                          | 10     | _           | _                        | 10     | μs    |
| t <sub>LTD</sub> <sup>(10)</sup>                          | _                                | 4   | _                          | _      | 4           | _                        | _      | μs    |
| t <sub>LTD_manual</sub> (11)                              |                                  | 4   | _                          | _      | 4           | _                        | _      | μs    |
| t <sub>LTR_LTD_manual</sub> (12)                          |                                  | 15  | _                          | _      | 15          | _                        | _      | μs    |
| Run Length                                                | GT channels                      | _   | _                          | 72     | _           | _                        | 72     | CID   |
| nuii Leiigiii                                             | GX channels                      |     |                            |        | (8)         |                          |        |       |
| CDR PPM                                                   | GT channels                      | _   | _                          | 1000   | _           | _                        | 1000   | ± PPM |
| ODITITIVI                                                 | GX channels                      |     |                            |        | (8)         |                          |        |       |
| Programmable                                              | GT channels                      | _   | _                          | 14     | _           | _                        | 14     | dB    |
| equalization<br>(AC Gain) <sup>(5)</sup>                  | GX channels                      |     |                            |        | (8)         |                          |        |       |
| Programmable                                              | GT channels                      | _   | _                          | 7.5    | _           | _                        | 7.5    | dB    |
| DC gain <sup>(6)</sup>                                    | GX channels                      |     |                            |        | (8)         |                          |        |       |
| Differential on-chip termination resistors <sup>(7)</sup> | GT channels                      |     | 100                        | _      | _           | 100                      | _      | Ω     |
| Transmitter                                               | · '                              |     | •                          |        |             | •                        | •      |       |
| Supported I/O<br>Standards                                | _                                |     |                            | 1.4-V  | and 1.5-V F | PCML                     |        |       |
| Data rate<br>(Standard PCS)                               | GX channels                      | 600 | _                          | 8500   | 600         | _                        | 8500   | Mbps  |
| Data rate<br>(10G PCS)                                    | GX channels                      | 600 | _                          | 12,500 | 600         |                          | 12,500 | Mbps  |

Page 36 Switching Characteristics

Figure 4 shows the differential transmitter output waveform.

Figure 4. Differential Transmitter/Receiver Output/Input Waveform



Figure 5 shows the Stratix V AC gain curves for GT channels.

Figure 5. AC Gain Curves for GT Channels

Page 40 Switching Characteristics

Table 31. PLL Specifications for Stratix V Devices (Part 2 of 3)

| Symbol                                 | Parameter                                                                                                 | Min  | Тур     | Max                                          | Unit      |
|----------------------------------------|-----------------------------------------------------------------------------------------------------------|------|---------|----------------------------------------------|-----------|
| <b>→</b> (3) (4)                       | Input clock cycle-to-cycle jitter (f <sub>REF</sub> ≥ 100 MHz)                                            | _    | _       | 0.15                                         | UI (p-p)  |
| t <sub>INCCJ</sub> (3), (4)            | Input clock cycle-to-cycle jitter (f <sub>REF</sub> < 100 MHz)                                            | -750 |         | +750                                         | ps (p-p)  |
| + (5)                                  | Period Jitter for dedicated clock output ( $f_{OUT} \ge 100 \text{ MHz}$ )                                | _    | _       | 175 <sup>(1)</sup>                           | ps (p-p)  |
| t <sub>OUTPJ_DC</sub> (5)              | Period Jitter for dedicated clock output (f <sub>OUT</sub> < 100 MHz)                                     | _    | _       | 17.5 <sup>(1)</sup>                          | mUI (p-p) |
| + (5)                                  | Period Jitter for dedicated clock output in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )              | _    | _       | 250 <sup>(11)</sup> ,<br>175 <sup>(12)</sup> | ps (p-p)  |
| t <sub>FOUTPJ_DC</sub> (5)             | Period Jitter for dedicated clock output in fractional PLL (f <sub>OUT</sub> < 100 MHz)                   | _    | _       | 25 <sup>(11)</sup> ,<br>17.5 <sup>(12)</sup> | mUI (p-p) |
| + (5)                                  | Cycle-to-Cycle Jitter for a dedicated clock output $(f_{OUT} \ge 100 \text{ MHz})$                        | _    | _       | 175                                          | ps (p-p)  |
| t <sub>outccj_dc</sub> (5)             | Cycle-to-Cycle Jitter for a dedicated clock output (f <sub>OUT</sub> < 100 MHz)                           | _    | _       | 17.5                                         | mUI (p-p) |
| <b>+</b> (5)                           | Cycle-to-cycle Jitter for a dedicated clock output in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )    | _    | _       | 250 <sup>(11)</sup> ,<br>175 <sup>(12)</sup> | ps (p-p)  |
| t <sub>FOUTCCJ_DC</sub> <sup>(5)</sup> | Cycle-to-cycle Jitter for a dedicated clock output in fractional PLL (f <sub>OUT</sub> < 100 MHz)+        | _    | _       | 25 <sup>(11)</sup> ,<br>17.5 <sup>(12)</sup> | mUI (p-p) |
| t <sub>OUTPJ_IO</sub> (5),             | Period Jitter for a clock output on a regular I/O in integer PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )        | _    | _       | 600                                          | ps (p-p)  |
| (8)                                    | Period Jitter for a clock output on a regular I/O (f <sub>OUT</sub> < 100 MHz)                            | _    | _       | 60                                           | mUI (p-p) |
| t <sub>FOUTPJ 10</sub> (5),            | Period Jitter for a clock output on a regular I/O in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )     | _    | _       | 600 (10)                                     | ps (p-p)  |
| (8), (11)                              | Period Jitter for a clock output on a regular I/O in fractional PLL ( $f_{OUT}$ < 100 MHz)                | _    | _       | 60 (10)                                      | mUI (p-p) |
| t <sub>outccj_10</sub> (5),            | Cycle-to-cycle Jitter for a clock output on a regular I/O in integer PLL ( $f_{OUT} \ge 100$ MHz)         | _    | _       | 600                                          | ps (p-p)  |
| (8)                                    | Cycle-to-cycle Jitter for a clock output on a regular I/O in integer PLL ( $f_{OUT}$ < 100 MHz)           | _    | _       | 60 (10)                                      | mUI (p-p) |
| t <sub>FOUTCCJ_IO</sub>                | Cycle-to-cycle Jitter for a clock output on a regular I/O in fractional PLL ( $f_{OUT} \ge 100$ MHz)      | _    | _       | 600 (10)                                     | ps (p-p)  |
| (8), (11)                              | Cycle-to-cycle Jitter for a clock output on a regular I/O in fractional PLL ( $f_{\text{OUT}}$ < 100 MHz) | _    | _       | 60                                           | mUI (p-p) |
| t <sub>CASC_OUTPJ_DC</sub>             | Period Jitter for a dedicated clock output in cascaded PLLs ( $f_{OUT} \ge 100 \text{ MHz}$ )             | _    | _       | 175                                          | ps (p-p)  |
| (5), (6)                               | Period Jitter for a dedicated clock output in cascaded PLLs (f <sub>OUT</sub> < 100 MHz)                  | _    | _       | 17.5                                         | mUI (p-p) |
| f <sub>DRIFT</sub>                     | Frequency drift after PFDENA is disabled for a duration of 100 $\mu s$                                    | _    | _       | ±10                                          | %         |
| dK <sub>BIT</sub>                      | Bit number of Delta Sigma Modulator (DSM)                                                                 | 8    | 24      | 32                                           | Bits      |
| k <sub>VALUE</sub>                     | Numerator of Fraction                                                                                     | 128  | 8388608 | 2147483648                                   | _         |

Switching Characteristics Page 43

Table 33. Memory Block Performance Specifications for Stratix V Devices (1), (2) (Part 2 of 2)

|               |                                                                                                           | Resour | ces Used |     |            | Pe  | erforman | ce      |                     |     |      |
|---------------|-----------------------------------------------------------------------------------------------------------|--------|----------|-----|------------|-----|----------|---------|---------------------|-----|------|
| Memory        | Mode                                                                                                      | ALUTS  | Memory   | C1  | C2,<br>C2L | C3  | C4       | 12, 12L | 13,<br>13L,<br>13YY | 14  | Unit |
|               | Single-port, all supported widths                                                                         | 0      | 1        | 700 | 700        | 650 | 550      | 700     | 500                 | 450 | MHz  |
|               | Simple dual-port, all supported widths                                                                    | 0      | 1        | 700 | 700        | 650 | 550      | 700     | 500                 | 450 | MHz  |
|               | Simple dual-port with<br>the read-during-write<br>option set to <b>Old Data</b> ,<br>all supported widths | 0      | 1        | 525 | 525        | 455 | 400      | 525     | 455                 | 400 | MHz  |
| M20K<br>Block | Simple dual-port with ECC enabled, 512 × 32                                                               | 0      | 1        | 450 | 450        | 400 | 350      | 450     | 400                 | 350 | MHz  |
|               | Simple dual-port with<br>ECC and optional<br>pipeline registers<br>enabled, 512 × 32                      | 0      | 1        | 600 | 600        | 500 | 450      | 600     | 500                 | 450 | MHz  |
|               | True dual port, all supported widths                                                                      | 0      | 1        | 700 | 700        | 650 | 550      | 700     | 500                 | 450 | MHz  |
|               | ROM, all supported widths                                                                                 | 0      | 1        | 700 | 700        | 650 | 550      | 700     | 500                 | 450 | MHz  |

#### Notes to Table 33:

# **Temperature Sensing Diode Specifications**

Table 34 lists the internal TSD specification.

**Table 34. Internal Temperature Sensing Diode Specification** 

| Tei  | mperature<br>Range | Accuracy | Offset<br>Calibrated<br>Option | Sampling Rate  | Conversion<br>Time | Resolution | Minimum<br>Resolution<br>with no<br>Missing Codes |
|------|--------------------|----------|--------------------------------|----------------|--------------------|------------|---------------------------------------------------|
| -40° | °C to 100°C        | ±8°C     | No                             | 1 MHz, 500 KHz | < 100 ms           | 8 bits     | 8 bits                                            |

Table 35 lists the specifications for the Stratix V external temperature sensing diode.

Table 35. External Temperature Sensing Diode Specifications for Stratix V Devices

| Description                              | Min   | Тур   | Max   | Unit |
|------------------------------------------|-------|-------|-------|------|
| I <sub>bias</sub> , diode source current | 8     | _     | 200   | μΑ   |
| V <sub>bias,</sub> voltage across diode  | 0.3   | _     | 0.9   | V    |
| Series resistance                        | _     | _     | <1    | Ω    |
| Diode ideality factor                    | 1.006 | 1.008 | 1.010 | _    |

<sup>(1)</sup> To achieve the maximum memory block performance, use a memory block clock that comes through global clock routing from an on-chip PLL set to **50**% output duty cycle. Use the Quartus II software to report timing for this and other memory block clocking schemes.

<sup>(2)</sup> When you use the error detection cyclical redundancy check (CRC) feature, there is no degradation in F<sub>MAX</sub>.

<sup>(3)</sup> The F<sub>MAX</sub> specification is only achievable with Fitter options, **MLAB Implementation In 16-Bit Deep Mode** enabled.

Switching Characteristics Page 51

Table 42. Memory Output Clock Jitter Specification for Stratix V Devices (1), (Part 2 of 2) (2), (3)

| Clock<br>Network | Parameter                    | Symbol                | C1<br>Symbol |      | C2, C2L, I2, I2L |      | C3, I3, I3L,<br>I3YY |     | C4,I4 |     | Unit |
|------------------|------------------------------|-----------------------|--------------|------|------------------|------|----------------------|-----|-------|-----|------|
| NEIWUIK          |                              |                       | Min          | Max  | Min              | Max  | Min                  | Max | Min   | Max |      |
|                  | Clock period jitter          | $t_{\text{JIT(per)}}$ | -25          | 25   | -25              | 25   | -30                  | 30  | -35   | 35  | ps   |
| PHY<br>Clock     | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub>  | -50          | 50   | -50              | 50   | -60                  | 60  | -70   | 70  | ps   |
|                  | Duty cycle jitter            | $t_{JIT(duty)}$       | -37.5        | 37.5 | -37.5            | 37.5 | -45                  | 45  | -56   | 56  | ps   |

#### Notes to Table 42:

- (1) The clock jitter specification applies to the memory output clock pins generated using differential signal-splitter and DDIO circuits clocked by a PLL output routed on a PHY, regional, or global clock network as specified. Altera recommends using PHY clock networks whenever possible.
- (2) The clock jitter specification applies to the memory output clock pins clocked by an integer PLL.
- (3) The memory output clock jitter is applicable when an input jitter of 30 ps peak-to-peak is applied with bit error rate (BER) -12, equivalent to 14 sigma.

# **OCT Calibration Block Specifications**

Table 43 lists the OCT calibration block specifications for Stratix V devices.

Table 43. OCT Calibration Block Specifications for Stratix V Devices

| Symbol                | Description                                                                                                                                                                | Min | Тур  | Max | Unit   |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|--------|
| OCTUSRCLK             | Clock required by the OCT calibration blocks                                                                                                                               | _   | _    | 20  | MHz    |
| T <sub>OCTCAL</sub>   | Number of OCTUSRCLK clock cycles required for OCT $\ensuremath{R}_{\ensuremath{S}}/\ensuremath{R}_{\ensuremath{T}}$ calibration                                            |     | 1000 | _   | Cycles |
| T <sub>OCTSHIFT</sub> | Number of OCTUSRCLK clock cycles required for the OCT code to shift out                                                                                                    |     | 32   | _   | Cycles |
| T <sub>RS_RT</sub>    | Time required between the $\mathtt{dyn\_term\_ctrl}$ and oe signal transitions in a bidirectional I/O buffer to dynamically switch between OCT $R_S$ and $R_T$ (Figure 10) | _   | 2.5  | _   | ns     |

Figure 10 shows the timing diagram for the oe and dyn term ctrl signals.

Figure 10. Timing Diagram for oe and dyn\_term\_ctrl Signals



Page 54 Configuration Specification

Table 47. Uncompressed .rbf Sizes for Stratix V Devices

| Family          | Device | Package | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) (4), (5) |
|-----------------|--------|---------|--------------------------------|---------------------------------|
| Stratix V E (1) | 5SEE9  | _       | 342,742,976                    | 700,888                         |
| Stratix V L 17  | 5SEEB  | _       | 342,742,976                    | 700,888                         |

#### Notes to Table 47:

- (1) Stratix V E devices do not have PCI Express® (PCIe®) hard IP. Stratix V E devices do not support the CvP configuration scheme.
- (2) 36-transceiver devices.
- (3) 24-transceiver devices.
- (4) File size for the periphery image.
- (5) The IOCSR .rbf size is specifically for the CvP feature.

Use the data in Table 47 to estimate the file size before design compilation. Different configuration file formats, such as a hexadecimal (.hex) or tabular text file (.ttf) format, have different file sizes. For the different types of configuration file and file sizes, refer to the Quartus II software. However, for a specific version of the Quartus II software, any design targeted for the same device has the same uncompressed configuration file size. If you are using compression, the file size can vary after each compilation because the compression ratio depends on your design.

For more information about setting device configuration options, refer to *Configuration, Design Security, and Remote System Upgrades in Stratix V Devices.* For creating configuration files, refer to the *Quartus II Help*.

Table 48 lists the minimum configuration time estimates for Stratix V devices.

Table 48. Minimum Configuration Time Estimation for Stratix V Devices

|          | Member<br>Code | Active Serial <sup>(1)</sup> |            |                        | Fast Passive Parallel <sup>(2)</sup> |            |                        |
|----------|----------------|------------------------------|------------|------------------------|--------------------------------------|------------|------------------------|
| Variant  |                | Width                        | DCLK (MHz) | Min Config<br>Time (s) | Width                                | DCLK (MHz) | Min Config<br>Time (s) |
|          | А3             | 4                            | 100        | 0.534                  | 32                                   | 100        | 0.067                  |
|          |                | 4                            | 100        | 0.344                  | 32                                   | 100        | 0.043                  |
|          | A4             | 4                            | 100        | 0.534                  | 32                                   | 100        | 0.067                  |
|          | A5             | 4                            | 100        | 0.675                  | 32                                   | 100        | 0.084                  |
|          | A7             | 4                            | 100        | 0.675                  | 32                                   | 100        | 0.084                  |
| GX       | A9             | 4                            | 100        | 0.857                  | 32                                   | 100        | 0.107                  |
|          | AB             | 4                            | 100        | 0.857                  | 32                                   | 100        | 0.107                  |
|          | B5             | 4                            | 100        | 0.676                  | 32                                   | 100        | 0.085                  |
|          | B6             | 4                            | 100        | 0.676                  | 32                                   | 100        | 0.085                  |
|          | В9             | 4                            | 100        | 0.857                  | 32                                   | 100        | 0.107                  |
|          | BB             | 4                            | 100        | 0.857                  | 32                                   | 100        | 0.107                  |
| GT       | C5             | 4                            | 100        | 0.675                  | 32                                   | 100        | 0.084                  |
| <u> </u> | C7             | 4                            | 100        | 0.675                  | 32                                   | 100        | 0.084                  |

Configuration Specification Page 55

Table 48. Minimum Configuration Time Estimation for Stratix V Devices

|         | Member<br>Code | Active Serial <sup>(1)</sup> |            |                        | Fast Passive Parallel (2) |            |                        |
|---------|----------------|------------------------------|------------|------------------------|---------------------------|------------|------------------------|
| Variant |                | Width                        | DCLK (MHz) | Min Config<br>Time (s) | Width                     | DCLK (MHz) | Min Config<br>Time (s) |
|         | D3             | 4                            | 100        | 0.344                  | 32                        | 100        | 0.043                  |
|         | D4             | 4                            | 100        | 0.534                  | 32                        | 100        | 0.067                  |
| GS      |                | 4                            | 100        | 0.344                  | 32                        | 100        | 0.043                  |
| us      | D5             | 4                            | 100        | 0.534                  | 32                        | 100        | 0.067                  |
|         | D6             | 4                            | 100        | 0.741                  | 32                        | 100        | 0.093                  |
|         | D8             | 4                            | 100        | 0.741                  | 32                        | 100        | 0.093                  |
| E       | E9             | 4                            | 100        | 0.857                  | 32                        | 100        | 0.107                  |
| Ē       | EB             | 4                            | 100        | 0.857                  | 32                        | 100        | 0.107                  |

### Notes to Table 48:

# **Fast Passive Parallel Configuration Timing**

This section describes the fast passive parallel (FPP) configuration timing parameters for Stratix V devices.

# DCLK-to-DATA[] Ratio for FPP Configuration

FPP configuration requires a different DCLK-to-DATA[] ratio when you enable the design security, decompression, or both features. Table 49 lists the DCLK-to-DATA[] ratio for each combination.

Table 49. DCLK-to-DATA[] Ratio (1) (Part 1 of 2)

| Configuration<br>Scheme | Decompression | Design Security | DCLK-to-DATA[]<br>Ratio |
|-------------------------|---------------|-----------------|-------------------------|
|                         | Disabled      | Disabled        | 1                       |
| FPP ×8                  | Disabled      | Enabled         | 1                       |
| IFF X0                  | Enabled       | Disabled        | 2                       |
|                         | Enabled       | Enabled         | 2                       |
|                         | Disabled      | Disabled        | 1                       |
| FPP ×16                 | Disabled      | Enabled         | 2                       |
| IFF XIO                 | Enabled       | Disabled        | 4                       |
|                         | Enabled       | Enabled         | 4                       |

<sup>(1)</sup> DCLK frequency of 100 MHz using external CLKUSR.

<sup>(2)</sup> Max FPGA FPP bandwidth may exceed bandwidth available from some external storage or control logic.

Configuration Specification Page 57

# FPP Configuration Timing when DCLK-to-DATA [] = 1

Figure 12 shows the timing waveform for FPP configuration when using a MAX II or MAX V device as an external host. This waveform shows timing when the DCLK-to-DATA[] ratio is 1.

Figure 12. FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is 1 (1), (2)



#### Notes to Figure 12:

- (1) Use this timing waveform when the DCLK-to-DATA[] ratio is 1.
- (2) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic-high levels. When nCONFIG is pulled low, a reconfiguration cycle begins.
- (3) After power-up, the Stratix V device holds nSTATUS low for the time of the POR delay.
- (4) After power-up, before and during configuration, CONF DONE is low.
- (5) Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required.
- (6) For FPP ×16, use DATA [15..0]. For FPP ×8, use DATA [7..0]. DATA [31..0] are available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings.
- (7) To ensure a successful configuration, send the entire configuration data to the Stratix V device. CONF\_DONE is released high when the Stratix V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- (8) After the option bit to enable the <code>INIT\_DONE</code> pin is configured into the device, the <code>INIT\_DONE</code> goes low.

Page 58 Configuration Specification

Table 50 lists the timing parameters for Stratix V devices for FPP configuration when the DCLK-to-DATA[] ratio is 1.

Table 50. FPP Timing Parameters for Stratix V Devices (1)

| Symbol                 | Parameter                                         | Minimum                                                    | Maximum              | Units |
|------------------------|---------------------------------------------------|------------------------------------------------------------|----------------------|-------|
| t <sub>CF2CD</sub>     | nCONFIG low to CONF_DONE low                      | _                                                          | 600                  | ns    |
| t <sub>CF2ST0</sub>    | nconfig low to nstatus low                        | _                                                          | 600                  | ns    |
| t <sub>CFG</sub>       | nCONFIG low pulse width                           | 2                                                          | _                    | μS    |
| t <sub>STATUS</sub>    | nstatus low pulse width                           | 268                                                        | 1,506 <sup>(2)</sup> | μ\$   |
| t <sub>CF2ST1</sub>    | nCONFIG high to nSTATUS high                      | _                                                          | 1,506 <sup>(3)</sup> | μ\$   |
| t <sub>CF2CK</sub> (6) | nCONFIG high to first rising edge on DCLK         | 1,506                                                      | _                    | μ\$   |
| t <sub>ST2CK</sub> (6) | nSTATUS high to first rising edge of DCLK         | 2                                                          | _                    | μ\$   |
| t <sub>DSU</sub>       | DATA[] setup time before rising edge on DCLK      | 5.5                                                        | _                    | ns    |
| t <sub>DH</sub>        | DATA[] hold time after rising edge on DCLK        | 0                                                          | _                    | ns    |
| t <sub>CH</sub>        | DCLK high time                                    | $0.45 \times 1/f_{MAX}$                                    | _                    | S     |
| t <sub>CL</sub>        | DCLK low time                                     | $0.45 \times 1/f_{MAX}$                                    | _                    | S     |
| t <sub>CLK</sub>       | DCLK period                                       | 1/f <sub>MAX</sub>                                         | _                    | S     |
| f                      | DCLK frequency (FPP ×8/×16)                       | _                                                          | 125                  | MHz   |
| f <sub>MAX</sub>       | DCLK frequency (FPP ×32)                          | _                                                          | 100                  | MHz   |
| t <sub>CD2UM</sub>     | CONF_DONE high to user mode (4)                   | 175                                                        | 437                  | μS    |
| t <sub>CD2CU</sub>     | GOVER DOVER high to GUVERN anabled                | 4 × maximum                                                |                      |       |
|                        | CONF_DONE high to CLKUSR enabled                  | DCLK period                                                | _                    | _     |
| t <sub>CD2UMC</sub>    | CONF_DONE high to user mode with CLKUSR option on | t <sub>CD2CU</sub> + (8576 × CLKUSR period) <sup>(5)</sup> | _                    | _     |

#### Notes to Table 50:

- (1) Use these timing parameters when the decompression and design security features are disabled.
- (2) This value is applicable if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width.
- (3) This value is applicable if you do not delay configuration by externally holding the nstatus low.
- (4) The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device.
- (5) To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the Initialization section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.
- (6) If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification.

# FPP Configuration Timing when DCLK-to-DATA [] > 1

Figure 13 shows the timing waveform for FPP configuration when using a MAX II device, MAX V device, or microprocessor as an external host. This waveform shows timing when the DCLK-to-DATA [] ratio is more than 1.

Configuration Specification Page 59



Figure 13. FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is >1 (1), (2)

### Notes to Figure 13:

- (1) Use this timing waveform and parameters when the DCLK-to-DATA [] ratio is >1. To find out the DCLK-to-DATA [] ratio for your system, refer to Table 49 on page 55.
- (2) The beginning of this waveform shows the device in user mode. In user mode, nconfig, nstatus, and conf\_done are at logic high levels. When nconfig is pulled low, a reconfiguration cycle begins.
- (3) After power-up, the Stratix V device holds nSTATUS low for the time as specified by the POR delay.
- (4) After power-up, before and during configuration, CONF DONE is low.
- (5) Do not leave DCLK floating after configuration. You can drive it high or low, whichever is more convenient.
- (6) "r" denotes the DCLK-to-DATA[] ratio. For the DCLK-to-DATA[] ratio based on the decompression and the design security feature enable settings, refer to Table 49 on page 55.
- (7) If needed, pause DCLK by holding it low. When DCLK restarts, the external host must provide data on the DATA [31..0] pins prior to sending the first DCLK rising edge.
- (8) To ensure a successful configuration, send the entire configuration data to the Stratix V device. CONF\_DONE is released high after the Stratix V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- (9) After the option bit to enable the INIT DONE pin is configured into the device, the INIT DONE goes low.

Page 66 Glossary

Table 60. Glossary (Part 2 of 4)

| Letter           | Subject                       | Definitions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|------------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| G                |                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| Н                | _                             | <del>-</del>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 1                |                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| J                | JTAG Timing<br>Specifications | High-speed I/O block—Deserialization factor (width of parallel data bus).  JTAG Timing Specifications:  TMS  TDI  TCK  TJPSU  TJ |  |
| K<br>L<br>M<br>N | _                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| P                | PLL<br>Specifications         | Diagram of PLL Specifications (1)  CLKOUT Pins  Four Core Clock  Reconfigurable in User Mode  External Feedback  Note:  (1) Core Clock can only be fed by dedicated clock input pins or PLL outputs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| Q                | _                             | <del>-</del>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| R                | R <sub>L</sub>                | Receiver differential input discrete resistor (external to the Stratix V device).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|                  | _ <u>-</u>                    | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |