Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 158500 | | Number of Logic Elements/Cells | 420000 | | Total RAM Bits | 37888000 | | Number of I/O | 600 | | Number of Gates | - | | Voltage - Supply | 0.82V ~ 0.88V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 1517-BBGA, FCBGA | | Supplier Device Package | 1517-FBGA (40x40) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/5sgxma4k2f40i3ln | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Electrical Characteristics Page 5 ## **Recommended Operating Conditions** This section lists the functional operating limits for the AC and DC parameters for Stratix V devices. Table 6 lists the steady-state voltage and current values expected from Stratix V devices. Power supply ramps must all be strictly monotonic, without plateaus. Table 6. Recommended Operating Conditions for Stratix V Devices (Part 1 of 2) | Symbol | Description | Condition | Min <sup>(4)</sup> | Тур | Max <sup>(4)</sup> | Unit | |----------------------------------|--------------------------------------------------------------------------------------------------------|------------|--------------------|------|--------------------|------| | | Core voltage and periphery circuitry power supply (C1, C2, I2, and I3YY speed grades) | _ | 0.87 | 0.9 | 0.93 | V | | V <sub>CC</sub> | Core voltage and periphery circuitry power supply (C2L, C3, C4, I2L, I3, I3L, and I4 speed grades) (3) | _ | 0.82 | 0.85 | 0.88 | V | | V <sub>CCPT</sub> | Power supply for programmable power technology | _ | 1.45 | 1.50 | 1.55 | V | | V <sub>CC_AUX</sub> | Auxiliary supply for the programmable power technology | _ | 2.375 | 2.5 | 2.625 | V | | V (1) | I/O pre-driver (3.0 V) power supply | | 2.85 | 3.0 | 3.15 | V | | V <sub>CCPD</sub> <sup>(1)</sup> | I/O pre-driver (2.5 V) power supply | | 2.375 | 2.5 | 2.625 | V | | | I/O buffers (3.0 V) power supply | _ | 2.85 | 3.0 | 3.15 | ٧ | | | I/O buffers (2.5 V) power supply | _ | 2.375 | 2.5 | 2.625 | V | | | I/O buffers (1.8 V) power supply | _ | 1.71 | 1.8 | 1.89 | ٧ | | $V_{CCIO}$ | I/O buffers (1.5 V) power supply | _ | 1.425 | 1.5 | 1.575 | V | | | I/O buffers (1.35 V) power supply | | 1.283 | 1.35 | 1.45 | V | | | I/O buffers (1.25 V) power supply | | 1.19 | 1.25 | 1.31 | V | | | I/O buffers (1.2 V) power supply | _ | 1.14 | 1.2 | 1.26 | V | | | Configuration pins (3.0 V) power supply | | 2.85 | 3.0 | 3.15 | V | | $V_{CCPGM}$ | Configuration pins (2.5 V) power supply | _ | 2.375 | 2.5 | 2.625 | V | | | Configuration pins (1.8 V) power supply | _ | 1.71 | 1.8 | 1.89 | V | | V <sub>CCA_FPLL</sub> | PLL analog voltage regulator power supply | | 2.375 | 2.5 | 2.625 | V | | V <sub>CCD_FPLL</sub> | PLL digital voltage regulator power supply | | 1.45 | 1.5 | 1.55 | V | | V <sub>CCBAT</sub> (2) | Battery back-up power supply (For design security volatile key register) | _ | 1.2 | _ | 3.0 | V | | V <sub>I</sub> | DC input voltage | _ | -0.5 | _ | 3.6 | V | | V <sub>0</sub> | Output voltage | _ | 0 | _ | V <sub>CCIO</sub> | V | | т. | Operating junction temperature | Commercial | 0 | _ | 85 | °C | | T <sub>J</sub> | Operating junction temperature | Industrial | -40 | _ | 100 | °C | Electrical Characteristics Page 9 ### I/O Pin Leakage Current Table 9 lists the Stratix V I/O pin leakage current specifications. Table 9. I/O Pin Leakage Current for Stratix V Devices (1) | Symbol | Description | Conditions | Min | Тур | Max | Unit | |-----------------|--------------------|--------------------------------------------|-----|-----|-----|------| | I <sub>I</sub> | Input pin | $V_I = 0 V to V_{CCIOMAX}$ | -30 | _ | 30 | μΑ | | I <sub>OZ</sub> | Tri-stated I/O pin | $V_0 = 0 V \text{ to } V_{\text{CCIOMAX}}$ | -30 | | 30 | μΑ | ### Note to Table 9: (1) If $V_0 = V_{CCIO}$ to $V_{CCIOMax}$ , 100 $\mu A$ of leakage current per I/O is expected. ### **Bus Hold Specifications** Table 10 lists the Stratix V device family bus hold specifications. Table 10. Bus Hold Parameters for Stratix V Devices | | | | | | | | V | CIO | | | | | | |-------------------------------|-------------------|------------------------------------------------|-------|------|-------|------|-------|------|-------|------|-------|------|------| | Parameter | Symbol | Conditions | 1.2 | 2 V | 1.9 | 5 V | 1.8 | B V | 2. | 5 V | 3.0 | V | Unit | | | | | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | | | Low<br>sustaining<br>current | I <sub>SUSL</sub> | V <sub>IN</sub> > V <sub>IL</sub><br>(maximum) | 22.5 | _ | 25.0 | _ | 30.0 | _ | 50.0 | _ | 70.0 | _ | μА | | High<br>sustaining<br>current | I <sub>SUSH</sub> | V <sub>IN</sub> < V <sub>IH</sub><br>(minimum) | -22.5 | _ | -25.0 | _ | -30.0 | _ | -50.0 | | -70.0 | | μА | | Low<br>overdrive<br>current | I <sub>ODL</sub> | 0V < V <sub>IN</sub> < V <sub>CCIO</sub> | _ | 120 | _ | 160 | _ | 200 | _ | 300 | _ | 500 | μА | | High<br>overdrive<br>current | I <sub>ODH</sub> | 0V < V <sub>IN</sub> < V <sub>CCIO</sub> | _ | -120 | _ | -160 | _ | -200 | _ | -300 | _ | -500 | μА | | Bus-hold<br>trip point | $V_{TRIP}$ | _ | 0.45 | 0.95 | 0.50 | 1.00 | 0.68 | 1.07 | 0.70 | 1.70 | 0.80 | 2.00 | V | ### **On-Chip Termination (OCT) Specifications** If you enable OCT calibration, calibration is automatically performed at power-up for I/Os connected to the calibration block. Table 11 lists the Stratix V OCT termination calibration accuracy specifications. Table 11. OCT Calibration Accuracy Specifications for Stratix V Devices (1) (Part 1 of 2) | | | | | Calibratio | n Accuracy | | | |---------------------|---------------------------------------------------------------------|--------------------------------------------------|------------|------------|----------------|-------|------| | Symbol | Description | Conditions | <b>C</b> 1 | C2,I2 | C3,I3,<br>I3YY | C4,I4 | Unit | | 25-Ω R <sub>S</sub> | Internal series termination with calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15 | ±15 | ±15 | ±15 | % | Page 10 Electrical Characteristics Table 11. OCT Calibration Accuracy Specifications for Stratix V Devices (1) (Part 2 of 2) | | | | | Calibratio | n Accuracy | | | |--------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|------------|------------|----------------|------------|------| | Symbol | Description | Conditions | C1 | C2,I2 | C3,I3,<br>I3YY | C4,I4 | Unit | | 50-Ω R <sub>S</sub> | Internal series termination with calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15 | ±15 | ±15 | ±15 | % | | $34\text{-}\Omega$ and $40\text{-}\Omega$ $R_S$ | Internal series termination with calibration (34- $\Omega$ and 40- $\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35,<br>1.25, 1.2 V | ±15 | ±15 | ±15 | ±15 | % | | $48$ - $\Omega$ , $60$ - $\Omega$ , $80$ - $\Omega$ , and $240$ - $\Omega$ R <sub>S</sub> | Internal series termination with calibration (48- $\Omega$ , 60- $\Omega$ , 80- $\Omega$ , and 240- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 V | ±15 | ±15 | ±15 | ±15 | % | | 50-Ω R <sub>T</sub> | Internal parallel termination with calibration (50-Ω setting) | V <sub>CCIO</sub> = 2.5, 1.8,<br>1.5, 1.2 V | -10 to +40 | -10 to +40 | -10 to +40 | -10 to +40 | % | | $\begin{array}{c} 20\text{-}\Omega,30\text{-}\Omega,\\ 40\text{-}\Omega,60\text{-}\Omega,\\ \text{and}\\ 120\text{-}\OmegaR_T \end{array}$ | Internal parallel termination with calibration (20- $\Omega$ , 30- $\Omega$ , 40- $\Omega$ , 60- $\Omega$ , and 120- $\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35,<br>1.25 V | -10 to +40 | -10 to +40 | -10 to +40 | -10 to +40 | % | | 60- $\Omega$ and 120- $\Omega$ R <sub>T</sub> | Internal parallel termination with calibration (60- $\Omega$ and 120- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 | -10 to +40 | -10 to +40 | -10 to +40 | -10 to +40 | % | | $\begin{array}{c} \textbf{25-}\Omega \\ \textbf{R}_{S\_left\_shift} \end{array}$ | Internal left shift series termination with calibration (25- $\Omega$ R <sub>S_left_shift</sub> setting) | V <sub>CCIO</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15 | ±15 | ±15 | ±15 | % | ### Note to Table 11: Table 12 lists the Stratix V OCT without calibration resistance tolerance to PVT changes. Table 12. OCT Without Calibration Resistance Tolerance Specifications for Stratix V Devices (Part 1 of 2) | | | | Re | esistance | Tolerance | ! | | |-----------------------------|------------------------------------------------------------------------|-----------------------------------|------------|-----------|-----------------|--------|------| | Symbol | Description | Conditions | <b>C</b> 1 | C2,I2 | C3, I3,<br>I3YY | C4, I4 | Unit | | 25-Ω R, 50-Ω R <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CC10</sub> = 3.0 and 2.5 V | ±30 | ±30 | ±40 | ±40 | % | | 25-Ω R <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CC10</sub> = 1.8 and 1.5 V | ±30 | ±30 | ±40 | ±40 | % | | 25-Ω R <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 V | ±35 | ±35 | ±50 | ±50 | % | <sup>(1)</sup> OCT calibration accuracy is valid at the time of calibration only. Electrical Characteristics Page 13 ## **Internal Weak Pull-Up Resistor** Table 16 lists the weak pull-up resistor values for Stratix V devices. Table 16. Internal Weak Pull-Up Resistor for Stratix V Devices (1), (2) | Symbol | Description | V <sub>CC10</sub> Conditions<br>(V) <sup>(3)</sup> | Value <sup>(4)</sup> | Unit | |-----------------|-------------------------------------------------------------------------------|----------------------------------------------------|----------------------|------| | | | 3.0 ±5% | 25 | kΩ | | | | 2.5 ±5% | 25 | kΩ | | | Value of the I/O pin pull-up resistor before | 1.8 ±5% | 25 | kΩ | | R <sub>PU</sub> | and during configuration, as well as user mode if you enable the programmable | 1.5 ±5% | 25 | kΩ | | | pull-up resistor option. | 1.35 ±5% | 25 | kΩ | | | | 1.25 ±5% | 25 | kΩ | | | | 1.2 ±5% | 25 | kΩ | #### Notes to Table 16: - (1) All I/O pins have an option to enable the weak pull-up resistor except the configuration, test, and JTAG pins. - (2) The internal weak pull-down feature is only available for the JTAG TCK pin. The typical value for this internal weak pull-down resistor is approximately 25 k $\Omega$ . - (3) The pin pull-up resistance values may be lower if an external source drives the pin higher than $V_{\text{CCIO}}$ . - (4) These specifications are valid with a ±10% tolerance to cover changes over PVT. ## I/O Standard Specifications Table 17 through Table 22 list the input voltage ( $V_{IH}$ and $V_{IL}$ ), output voltage ( $V_{OH}$ and $V_{OL}$ ), and current drive characteristics ( $I_{OH}$ and $I_{OL}$ ) for various I/O standards supported by Stratix V devices. These tables also show the Stratix V device family I/O standard specifications. The $V_{OL}$ and $V_{OH}$ values are valid at the corresponding $I_{OH}$ and $I_{OL}$ , respectively. For an explanation of the terms used in Table 17 through Table 22, refer to "Glossary" on page 65. For tolerance calculations across all SSTL and HSTL I/O standards, refer to Altera knowledge base solution rd07262012\_486. Table 17. Single-Ended I/O Standards for Stratix V Devices | 1/0 | | V <sub>CCIO</sub> (V) | | VII | _(V) | V <sub>IH</sub> | (V) | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) | I <sub>OL</sub> | I <sub>OH</sub> | |----------|-------|-----------------------|-------|------|-----------------------------|-----------------------------|-------------------------|-----------------------------|-----------------------------|-----------------|-----------------| | Standard | Min | Тур | Max | Min | Max | Min | Max | Max | Min | (mĀ) | (mA) | | LVTTL | 2.85 | 3 | 3.15 | -0.3 | 0.8 | 1.7 | 3.6 | 0.4 | 2.4 | 2 | -2 | | LVCMOS | 2.85 | 3 | 3.15 | -0.3 | 0.8 | 1.7 | 3.6 | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | 2.5 V | 2.375 | 2.5 | 2.625 | -0.3 | 0.7 | 1.7 | 3.6 | 0.4 | 2 | 1 | -1 | | 1.8 V | 1.71 | 1.8 | 1.89 | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.45 | V <sub>CCIO</sub> –<br>0.45 | 2 | -2 | | 1.5 V | 1.425 | 1.5 | 1.575 | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.25 *<br>V <sub>CCIO</sub> | 0.75 *<br>V <sub>CCIO</sub> | 2 | -2 | | 1.2 V | 1.14 | 1.2 | 1.26 | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.25 *<br>V <sub>CCIO</sub> | 0.75 *<br>V <sub>CCIO</sub> | 2 | -2 | Page 16 Electrical Characteristics Table 21. Differential HSTL and HSUL I/O Standards for Stratix V Devices (Part 2 of 2) | I/O | V <sub>CCIO</sub> (V) | | | V <sub>DIF(DC)</sub> (V) | | V <sub>X(AC)</sub> (V) | | | | V <sub>CM(DC)</sub> (V | ) | V <sub>DIF(AC)</sub> (V) | | |------------------------|-----------------------|-----|------|--------------------------|-------------------------|---------------------------------|---------------------------|---------------------------------|---------------------------|---------------------------|---------------------------|--------------------------|-----------------------------| | Standard | Min | Тур | Max | Min | Max | Min | Тур | Max | Min | Тур | Max | Min | Max | | HSTL-12<br>Class I, II | 1.14 | 1.2 | 1.26 | 0.16 | V <sub>CCIO</sub> + 0.3 | _ | 0.5*<br>V <sub>CCIO</sub> | _ | 0.4*<br>V <sub>CCIO</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCIO</sub> | 0.3 | V <sub>CCIO</sub><br>+ 0.48 | | HSUL-12 | 1.14 | 1.2 | 1.3 | 0.26 | 0.26 | 0.5*V <sub>CCIO</sub><br>- 0.12 | 0.5*<br>V <sub>CCIO</sub> | 0.5*V <sub>CCIO</sub><br>+ 0.12 | 0.4*<br>V <sub>CCIO</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCIO</sub> | 0.44 | 0.44 | Table 22. Differential I/O Standard Specifications for Stratix V Devices (7) | I/O | Vc | <sub>CIO</sub> (V) | (10) | | V <sub>ID</sub> (mV) <sup>(8)</sup> | | | $V_{ICM(DC)}$ (V) | | V <sub>OD</sub> (V) <sup>(6)</sup> | | | <b>V<sub>OCM</sub> (V)</b> (6) | | | |------------------------------|---------------------------------------|--------------------|-------|------|-------------------------------------|-----|-------|--------------------------------|-------|------------------------------------|------|-------|--------------------------------|------|-------| | Standard | Min | Тур | Max | Min | Condition | Max | Min | Condition | Max | Min | Тур | Max | Min | Тур | Max | | PCML | Trar | nsmitte | | | | | | of the high-s<br>I/O pin speci | | | | | | | . For | | 2.5 V | 1 2 3 / 5 1 2 5 1 2 6 2 5 1 1 1 1 1 1 | V <sub>CM</sub> = | _ | 0.05 | D <sub>MAX</sub> ≤ 700 Mbps | 1.8 | 0.247 | | 0.6 | 1.125 | 1.25 | 1.375 | | | | | LVDS (1) | 2.373 | 2.3 | 2.023 | 100 | 1.25 V | | 1.05 | D <sub>MAX</sub> > 700 Mbps | 1.55 | 0.247 | _ | 0.6 | 1.125 | 1.25 | 1.375 | | BLVDS (5) | 2.375 | 2.5 | 2.625 | 100 | _ | _ | _ | _ | _ | _ | _ | _ | _ | | _ | | RSDS<br>(HIO) <sup>(2)</sup> | 2.375 | 2.5 | 2.625 | 100 | V <sub>CM</sub> = 1.25 V | _ | 0.3 | _ | 1.4 | 0.1 | 0.2 | 0.6 | 0.5 | 1.2 | 1.4 | | Mini-<br>LVDS<br>(HIO) (3) | 2.375 | 2.5 | 2.625 | 200 | _ | 600 | 0.4 | _ | 1.325 | 0.25 | _ | 0.6 | 1 | 1.2 | 1.4 | | LVPECL (4 | _ | _ | _ | 300 | _ | _ | 0.6 | D <sub>MAX</sub> ≤ 700 Mbps | 1.8 | _ | _ | _ | _ | _ | _ | | ), (9) | _ | _ | _ | 300 | _ | _ | 1 | D <sub>MAX</sub> > 700 Mbps | 1.6 | _ | _ | _ | _ | _ | _ | ### Notes to Table 22: - (1) For optimized LVDS receiver performance, the receiver voltage input range must be between 1.0 V to 1.6 V for data rates above 700 Mbps, and 0 V to 1.85 V for data rates below 700 Mbps. - (2) For optimized RSDS receiver performance, the receiver voltage input range must be between 0.25 V to 1.45 V. - (3) For optimized Mini-LVDS receiver performance, the receiver voltage input range must be between 0.3 V to 1.425 V. - (4) For optimized LVPECL receiver performance, the receiver voltage input range must be between 0.85 V to 1.75 V for data rate above 700 Mbps and 0.45 V to 1.95 V for data rate below 700 Mbps. - (5) There are no fixed $V_{\text{ICM}}$ , $V_{\text{OD}}$ , and $V_{\text{OCM}}$ specifications for BLVDS. They depend on the system topology. - (6) RL range: $90 \le RL \le 110 \Omega$ . - (7) The 1.4-V and 1.5-V PCML transceiver I/O standard specifications are described in "Transceiver Performance Specifications" on page 18. - (8) The minimum VID value is applicable over the entire common mode range, VCM. - (9) LVPECL is only supported on dedicated clock input pins. - (10) Differential inputs are powered by VCCPD which requires 2.5 $\rm V.$ ## **Power Consumption** Altera offers two ways to estimate power consumption for a design—the Excel-based Early Power Estimator and the Quartus<sup>®</sup> II PowerPlay Power Analyzer feature. Page 24 Switching Characteristics Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 7 of 7) | Symbol/<br>Description | Conditions | Transceiver Speed<br>Grade 1 | | | Trar | sceive<br>Grade | r Speed<br>2 | Tran | Unit | | | |----------------------------|------------|------------------------------|-----|-----|------|-----------------|--------------|------|------|-----|----| | | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | t <sub>pll_lock</sub> (16) | _ | _ | _ | 10 | _ | _ | 10 | _ | _ | 10 | μs | #### Notes to Table 23: - (1) Speed grades shown in Table 23 refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the *Stratix V Device Overview*. - (2) The reference clock common mode voltage is equal to the $V_{CCR\_GXB}$ power supply level. - (3) This supply must be connected to 1.0 V if the transceiver is configured at a data rate > 6.5 Gbps, and to 1.05 V if configured at a data rate > 10.3 Gbps when DFE is used. For data rates up to 6.5 Gbps, you can connect this supply to 0.85 V. - (4) This supply follows VCCR\_GXB. - (5) The device cannot tolerate prolonged operation at this absolute maximum. - (6) The differential eye opening specification at the receiver input pins assumes that **Receiver Equalization** is disabled. If you enable **Receiver Equalization**, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level. - (7) The Quartus II software automatically selects the appropriate slew rate depending on the configured data rate or functional mode. - (8) The input reference clock frequency options depend on the data rate and the device speed grade. - (9) The line data rate may be limited by PCS-FPGA interface speed grade. - (10) Refer to Figure 1 for the GX channel AC gain curves. The total effective AC gain is the AC gain minus the DC gain. - (11) t<sub>LTR</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset. - (12) t<sub>I TD</sub> is time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high. - (13) t<sub>LTD\_manual</sub> is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode. - (14) t<sub>LTR\_LTD\_manual</sub> is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode. - (15) $t_{pll\ powerdown}$ is the PLL powerdown minimum pulse width. - (16) t<sub>nll lock</sub> is the time required for the transmitter CMU/ATX PLL to lock to the input reference clock frequency after coming out of reset. - (17) To calculate the REFCLK rms phase jitter requirement for PCle at reference clock frequencies other than 100 MHz, use the following formula: REFCLK rms phase jitter at f(MHz) = REFCLK rms phase jitter at 100 MHz × 100/f. - (18) The maximum peak to peak differential input voltage V<sub>ID</sub> after device configuration is equal to 4 × (absolute V<sub>MAX</sub> for receiver pin V<sub>ICM</sub>). - (19) For ES devices, $R_{REF}$ is 2000 $\Omega$ ±1%. - (20) To calculate the REFCLK phase noise requirement at frequencies other than 622 MHz, use the following formula: REFCLK phase noise at f(MHz) = REFCLK phase noise at 622 MHz + 20\*log(f/622). - (21) SFP/+ optical modules require the host interface to have RD+/- differentially terminated with 100 Ω. The internal OCT feature is available after the Stratix V FPGA configuration is completed. Altera recommends that FPGA configuration is completed before inserting the optical module. Otherwise, minimize unnecessary removal and insertion with unconfigured devices. - (22) Refer to Figure 2. - (23) For oversampling designs to support data rates less than the minimum specification, the CDR needs to be in LTR mode only. - (24) I3YY devices can achieve data rates up to 10.3125 Gbps. - (25) When you use fPLL as a TXPLL of the transceiver. - (26) REFCLK performance requires to meet transmitter REFCLK phase noise specification. - (27) Minimum eye opening of 85 mV is only for the unstressed input eye condition. Switching Characteristics Page 29 Figure 2 shows the differential transmitter output waveform. Figure 2. Differential Transmitter Output Waveform Figure 3 shows the Stratix V AC gain curves for GX channels. Figure 3. AC Gain Curves for GX Channels (full bandwidth) Stratix V GT devices contain both GX and GT channels. All transceiver specifications for the GX channels not listed in Table 28 are the same as those listed in Table 23. Table 28 lists the Stratix V GT transceiver specifications. Page 30 Switching Characteristics Table 28. Transceiver Specifications for Stratix V GT Devices (Part 1 of 5) $^{(1)}$ | Symbol/ | Conditions | 5 | Transceive<br>Speed Grade | | | Transceive<br>peed Grade | | Unit | |----------------------------------------------------------------|--------------------------------------------------------|-----------|---------------------------|--------------|------------------------|--------------------------|--------------|------------| | Description | | Min | Тур | Max | Min | Тур | Max | | | Reference Clock | • | • | • | • | • | • | • | | | Supported I/O<br>Standards | Dedicated<br>reference<br>clock pin | 1.2-V PCN | /IL, 1.4-V PC | ML, 1.5-V P | CML, 2.5-V<br>and HCSL | PCML, Diffe | rential LVPE | ECL, LVDS, | | Standards | RX reference clock pin | | 1.4-V PCML | ., 1.5-V PCN | IL, 2.5-V PC | ML, LVPEC | L, and LVDS | <b>;</b> | | Input Reference Clock<br>Frequency (CMU<br>PLL) <sup>(6)</sup> | _ | 40 | _ | 710 | 40 | _ | 710 | MHz | | Input Reference Clock<br>Frequency (ATX PLL) (6) | _ | 100 | _ | 710 | 100 | _ | 710 | MHz | | Rise time | 20% to 80% | _ | _ | 400 | _ | _ | 400 | | | Fall time | 80% to 20% | _ | _ | 400 | _ | <u> </u> | 400 | ps | | Duty cycle | _ | 45 | _ | 55 | 45 | _ | 55 | % | | Spread-spectrum<br>modulating clock<br>frequency | PCI Express<br>(PCIe) | 30 | _ | 33 | 30 | _ | 33 | kHz | | Spread-spectrum<br>downspread | PCle | _ | 0 to -0.5 | _ | _ | 0 to -0.5 | _ | % | | On-chip termination resistors (19) | _ | _ | 100 | _ | _ | 100 | _ | Ω | | Absolute V <sub>MAX</sub> (3) | Dedicated<br>reference<br>clock pin | _ | _ | 1.6 | _ | _ | 1.6 | V | | | RX reference<br>clock pin | _ | _ | 1.2 | _ | _ | 1.2 | | | Absolute V <sub>MIN</sub> | _ | -0.4 | _ | _ | -0.4 | _ | _ | V | | Peak-to-peak<br>differential input<br>voltage | _ | 200 | _ | 1600 | 200 | _ | 1600 | mV | | V <sub>ICM</sub> (AC coupled) | Dedicated<br>reference<br>clock pin | | 1050/1000 | 2) | | 1050/1000 | 2) | mV | | | RX reference clock pin | 1 | .0/0.9/0.85 | (22) | 1.0/0.9/0.85 (22) | | | V | | V <sub>ICM</sub> (DC coupled) | HCSL I/O<br>standard for<br>PCIe<br>reference<br>clock | 250 | _ | 550 | 250 | _ | 550 | mV | Page 36 Switching Characteristics Figure 4 shows the differential transmitter output waveform. Figure 4. Differential Transmitter/Receiver Output/Input Waveform Figure 5 shows the Stratix V AC gain curves for GT channels. Figure 5. AC Gain Curves for GT Channels Switching Characteristics Page 37 Figure 6 shows the Stratix V DC gain curves for GT channels. ### Figure 6. DC Gain Curves for GT Channels ### **Transceiver Characterization** This section summarizes the Stratix V transceiver characterization results for compliance with the following protocols: - Interlaken - 40G (XLAUI)/100G (CAUI) - 10GBase-KR - QSGMII - XAUI - SFI - Gigabit Ethernet (Gbe / GIGE) - SPAUI - Serial Rapid IO (SRIO) - CPRI - OBSAI - Hyper Transport (HT) - SATA - SAS - CEI Page 38 Switching Characteristics - XFI - ASI - HiGig/HiGig+ - HiGig2/HiGig2+ - Serial Data Converter (SDC) - GPON - SDI - SONET - Fibre Channel (FC) - PCIe - QPI - SFF-8431 Download the Stratix V Characterization Report Tool to view the characterization report summary for these protocols. ## **Core Performance Specifications** This section describes the clock tree, phase-locked loop (PLL), digital signal processing (DSP), memory blocks, configuration, and JTAG specifications. ## **Clock Tree Specifications** Table 30 lists the clock tree specifications for Stratix V devices. Table 30. Clock Tree Performance for Stratix V Devices (1) | | Performance | | | | | | | |------------------------------|--------------------------|--------|------|-----|--|--|--| | Symbol | C1, C2, C2L, I2, and I2L | C4, I4 | Unit | | | | | | Global and<br>Regional Clock | 717 | 650 | 580 | MHz | | | | | Periphery Clock | 550 | 500 | 500 | MHz | | | | ### Note to Table 30: (1) The Stratix V ES devices are limited to 600 MHz core clock tree performance. Page 42 Switching Characteristics Table 32. Block Performance Specifications for Stratix V DSP Devices (Part 2 of 2) | | | Peformance | | | | | | | |-----------------------|-----|------------|-----------|------|------------------|-----|-----|------| | Mode | C1 | C2, C2L | 12, 12L | C3 | 13, 13L,<br>13YY | C4 | 14 | Unit | | | | Modes us | ing Three | DSPs | • | | | | | One complex 18 x 25 | 425 | 425 | 415 | 340 | 340 | 275 | 265 | MHz | | Modes using Four DSPs | | | | | | | | | | One complex 27 x 27 | 465 | 465 | 465 | 380 | 380 | 300 | 290 | MHz | ## **Memory Block Specifications** Table 33 lists the Stratix V memory block specifications. Table 33. Memory Block Performance Specifications for Stratix V Devices (1), (2) (Part 1 of 2) | | Resources Used | | ces Used | Performance | | | | | | | | |--------|------------------------------------|-------|----------|-------------|------------|------------|-----|---------|---------------------|-----|------| | Memory | Mode | ALUTS | Memory | C1 | C2,<br>C2L | <b>C</b> 3 | C4 | 12, I2L | 13,<br>13L,<br>13YY | 14 | Unit | | | Single port, all supported widths | 0 | 1 | 450 | 450 | 400 | 315 | 450 | 400 | 315 | MHz | | MLAB | Simple dual-port,<br>x32/x64 depth | 0 | 1 | 450 | 450 | 400 | 315 | 450 | 400 | 315 | MHz | | IVILAD | Simple dual-port, x16 depth (3) | 0 | 1 | 675 | 675 | 533 | 400 | 675 | 533 | 400 | MHz | | | ROM, all supported widths | 0 | 1 | 600 | 600 | 500 | 450 | 600 | 500 | 450 | MHz | Switching Characteristics Page 49 Table 38. LVDS Soft-CDR/DPA Sinusoidal Jitter Mask Values for a Data Rate $\geq$ 1.25 Gbps | Jitter F | Sinusoidal Jitter (UI) | | |----------|------------------------|--------| | F1 | 10,000 | 25.000 | | F2 | 17,565 | 25.000 | | F3 | 1,493,000 | 0.350 | | F4 | 50,000,000 | 0.350 | Figure 9 shows the **LVDS** soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate < 1.25 Gbps. Figure 9. LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification for a Data Rate < 1.25 Gbps ## DLL Range, DQS Logic Block, and Memory Output Clock Jitter Specifications Table 39 lists the DLL range specification for Stratix V devices. The DLL is always in 8-tap mode in Stratix V devices. Table 39. DLL Range Specifications for Stratix V Devices (1) | C1 | C2, C2L, I2, I2L | C3, I3, I3L, I3YY | C4,I4 | Unit | |---------|------------------|-------------------|---------|------| | 300-933 | 300-933 | 300-890 | 300-890 | MHz | ### Note to Table 39: (1) Stratix V devices support memory interface frequencies lower than 300 MHz, although the reference clock that feeds the DLL must be at least 300 MHz. To support interfaces below 300 MHz, multiply the reference clock feeding the DLL to ensure the frequency is within the supported range of the DLL. Table 40 lists the DQS phase offset delay per stage for Stratix V devices. Table 40. DQS Phase Offset Delay Per Setting for Stratix V Devices (1), (2) (Part 1 of 2) | Speed Grade | Min | Max | Unit | |------------------|-----|-----|------| | C1 | 8 | 14 | ps | | C2, C2L, I2, I2L | 8 | 14 | ps | | C3,I3, I3L, I3YY | 8 | 15 | ps | Switching Characteristics Page 51 Table 42. Memory Output Clock Jitter Specification for Stratix V Devices (1), (Part 2 of 2) (2), (3) | Clock Parameter | | Symbol | C | 1 | C2, C2L | , I2, I2L | C3, I3 | | C4 | ,14 | Unit | |-----------------|------------------------------|------------------------|-------|------|---------|-----------|--------|-----|-----|-----|------| | Network | irk Symmoto | | Min | Max | Min | Max | Min | Max | Min | Max | | | | Clock period jitter | t <sub>JIT(per)</sub> | -25 | 25 | -25 | 25 | -30 | 30 | -35 | 35 | ps | | PHY<br>Clock | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub> | -50 | 50 | -50 | 50 | -60 | 60 | -70 | 70 | ps | | | Duty cycle jitter | t <sub>JIT(duty)</sub> | -37.5 | 37.5 | -37.5 | 37.5 | -45 | 45 | -56 | 56 | ps | #### Notes to Table 42: - (1) The clock jitter specification applies to the memory output clock pins generated using differential signal-splitter and DDIO circuits clocked by a PLL output routed on a PHY, regional, or global clock network as specified. Altera recommends using PHY clock networks whenever possible. - (2) The clock jitter specification applies to the memory output clock pins clocked by an integer PLL. - (3) The memory output clock jitter is applicable when an input jitter of 30 ps peak-to-peak is applied with bit error rate (BER) -12, equivalent to 14 sigma. ## **OCT Calibration Block Specifications** Table 43 lists the OCT calibration block specifications for Stratix V devices. Table 43. OCT Calibration Block Specifications for Stratix V Devices | Symbol | Description | Min | Тур | Max | Unit | |-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|--------| | OCTUSRCLK | Clock required by the OCT calibration blocks | | _ | 20 | MHz | | T <sub>OCTCAL</sub> | Number of OCTUSRCLK clock cycles required for OCT $\ensuremath{R}_{\ensuremath{S}}/\ensuremath{R}_{\ensuremath{T}}$ calibration | _ | 1000 | _ | Cycles | | T <sub>OCTSHIFT</sub> | Number of OCTUSRCLK clock cycles required for the OCT code to shift out | _ | 32 | _ | Cycles | | T <sub>RS_RT</sub> | Time required between the $\mathtt{dyn\_term\_ctrl}$ and oe signal transitions in a bidirectional I/O buffer to dynamically switch between OCT $R_S$ and $R_T$ (Figure 10) | _ | 2.5 | _ | ns | Figure 10 shows the timing diagram for the oe and dyn term ctrl signals. Figure 10. Timing Diagram for oe and dyn\_term\_ctrl Signals Configuration Specification Page 53 | Table 46. | JTAG Timino | Parameters a | nd Values | for Stratix V Devices | |-----------|-------------|--------------|-----------|-----------------------| |-----------|-------------|--------------|-----------|-----------------------| | Symbol | Description | Min | Max | Unit | |-------------------|------------------------------------------|-----|-------------------|------| | t <sub>JPH</sub> | JTAG port hold time | 5 | _ | ns | | t <sub>JPCO</sub> | JTAG port clock to output | _ | 11 <sup>(1)</sup> | ns | | t <sub>JPZX</sub> | JTAG port high impedance to valid output | _ | 14 <sup>(1)</sup> | ns | | t <sub>JPXZ</sub> | JTAG port valid output to high impedance | _ | 14 <sup>(1)</sup> | ns | #### Notes to Table 46: - (1) A 1 ns adder is required for each $V_{CCIO}$ voltage step down from 3.0 V. For example, $t_{JPCO}$ = 12 ns if $V_{CCIO}$ of the TDO I/O bank = 2.5 V, or 13 ns if it equals 1.8 V. - (2) The minimum TCK clock period is 167 ns if VCCBAT is within the range 1.2V-1.5V when you perform the volatile key programming. ## **Raw Binary File Size** For the POR delay specification, refer to the "POR Delay Specification" section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices". Table 47 lists the uncompressed raw binary file (.rbf) sizes for Stratix V devices. Table 47. Uncompressed .rbf Sizes for Stratix V Devices | Family | Device | Package | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) (4), (5) | |--------------|--------|------------------------------|--------------------------------|---------------------------------| | | ECCVAO | H35, F40, F35 <sup>(2)</sup> | 213,798,880 | 562,392 | | | 5SGXA3 | H29, F35 <sup>(3)</sup> | 137,598,880 | 564,504 | | | 5SGXA4 | _ | 213,798,880 | 563,672 | | | 5SGXA5 | _ | 269,979,008 | 562,392 | | | 5SGXA7 | _ | 269,979,008 | 562,392 | | Stratix V GX | 5SGXA9 | _ | 342,742,976 | 700,888 | | | 5SGXAB | _ | 342,742,976 | 700,888 | | | 5SGXB5 | _ | 270,528,640 | 584,344 | | | 5SGXB6 | _ | 270,528,640 | 584,344 | | | 5SGXB9 | _ | 342,742,976 | 700,888 | | | 5SGXBB | _ | 342,742,976 | 700,888 | | Chrotin V CT | 5SGTC5 | _ | 269,979,008 | 562,392 | | Stratix V GT | 5SGTC7 | _ | 269,979,008 | 562,392 | | | 5SGSD3 | _ | 137,598,880 | 564,504 | | | FCCCD4 | F1517 | 213,798,880 | 563,672 | | Ctrativ V CC | 5SGSD4 | _ | 137,598,880 | 564,504 | | Stratix V GS | 5SGSD5 | _ | 213,798,880 | 563,672 | | | 5SGSD6 | _ | 293,441,888 | 565,528 | | | 5SGSD8 | _ | 293,441,888 | 565,528 | Page 54 Configuration Specification Table 47. Uncompressed .rbf Sizes for Stratix V Devices | Family | Device | Package | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) (4), (5) | |-----------------|--------|---------|--------------------------------|---------------------------------| | Stratix V E (1) | 5SEE9 | _ | 342,742,976 | 700,888 | | | 5SEEB | _ | 342,742,976 | 700,888 | #### Notes to Table 47: - (1) Stratix V E devices do not have PCI Express® (PCIe®) hard IP. Stratix V E devices do not support the CvP configuration scheme. - (2) 36-transceiver devices. - (3) 24-transceiver devices. - (4) File size for the periphery image. - (5) The IOCSR .rbf size is specifically for the CvP feature. Use the data in Table 47 to estimate the file size before design compilation. Different configuration file formats, such as a hexadecimal (.hex) or tabular text file (.ttf) format, have different file sizes. For the different types of configuration file and file sizes, refer to the Quartus II software. However, for a specific version of the Quartus II software, any design targeted for the same device has the same uncompressed configuration file size. If you are using compression, the file size can vary after each compilation because the compression ratio depends on your design. For more information about setting device configuration options, refer to *Configuration, Design Security, and Remote System Upgrades in Stratix V Devices.* For creating configuration files, refer to the *Quartus II Help*. Table 48 lists the minimum configuration time estimates for Stratix V devices. Table 48. Minimum Configuration Time Estimation for Stratix V Devices | Variant | Member<br>Code | Active Serial <sup>(1)</sup> | | | Fast Passive Parallel <sup>(2)</sup> | | | |---------|----------------|------------------------------|------------|------------------------|--------------------------------------|------------|------------------------| | | | Width | DCLK (MHz) | Min Config<br>Time (s) | Width | DCLK (MHz) | Min Config<br>Time (s) | | | А3 | 4 | 100 | 0.534 | 32 | 100 | 0.067 | | | | 4 | 100 | 0.344 | 32 | 100 | 0.043 | | | A4 | 4 | 100 | 0.534 | 32 | 100 | 0.067 | | | A5 | 4 | 100 | 0.675 | 32 | 100 | 0.084 | | | A7 | 4 | 100 | 0.675 | 32 | 100 | 0.084 | | GX | A9 | 4 | 100 | 0.857 | 32 | 100 | 0.107 | | | AB | 4 | 100 | 0.857 | 32 | 100 | 0.107 | | | B5 | 4 | 100 | 0.676 | 32 | 100 | 0.085 | | | B6 | 4 | 100 | 0.676 | 32 | 100 | 0.085 | | | В9 | 4 | 100 | 0.857 | 32 | 100 | 0.107 | | | BB | 4 | 100 | 0.857 | 32 | 100 | 0.107 | | GT | C5 | 4 | 100 | 0.675 | 32 | 100 | 0.084 | | | C7 | 4 | 100 | 0.675 | 32 | 100 | 0.084 | Configuration Specification Page 57 ## FPP Configuration Timing when DCLK-to-DATA [] = 1 Figure 12 shows the timing waveform for FPP configuration when using a MAX II or MAX V device as an external host. This waveform shows timing when the DCLK-to-DATA[] ratio is 1. Figure 12. FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is 1 (1), (2) ### Notes to Figure 12: - (1) Use this timing waveform when the DCLK-to-DATA[] ratio is 1. - (2) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic-high levels. When nCONFIG is pulled low, a reconfiguration cycle begins. - (3) After power-up, the Stratix V device holds nSTATUS low for the time of the POR delay. - (4) After power-up, before and during configuration, CONF DONE is low. - (5) Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required. - (6) For FPP ×16, use DATA [15..0]. For FPP ×8, use DATA [7..0]. DATA [31..0] are available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings. - (7) To ensure a successful configuration, send the entire configuration data to the Stratix V device. CONF\_DONE is released high when the Stratix V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode. - (8) After the option bit to enable the <code>INIT\_DONE</code> pin is configured into the device, the <code>INIT\_DONE</code> goes low. Page 68 Glossary ## Table 60. Glossary (Part 4 of 4) | Letter | Subject | Definitions | |--------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | V <sub>CM(DC)</sub> | DC common mode input voltage. | | | V <sub>ICM</sub> | Input common mode voltage—The common mode of the differential signal at the receiver. | | | V <sub>ID</sub> | Input differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver. | | | V <sub>DIF(AC)</sub> | AC differential input voltage—Minimum AC input differential voltage required for switching. | | | V <sub>DIF(DC)</sub> | DC differential input voltage— Minimum DC input differential voltage required for switching. | | | V <sub>IH</sub> | Voltage input high—The minimum positive voltage applied to the input which is accepted by the device as a logic high. | | | V <sub>IH(AC)</sub> | High-level AC input voltage | | | V <sub>IH(DC)</sub> | High-level DC input voltage | | V | <b>V</b> <sub>IL</sub> | Voltage input low—The maximum positive voltage applied to the input which is accepted by the device as a logic low. | | | V <sub>IL(AC)</sub> | Low-level AC input voltage | | | V <sub>IL(DC)</sub> | Low-level DC input voltage | | | V <sub>OCM</sub> | Output common mode voltage—The common mode of the differential signal at the transmitter. | | | <b>V</b> <sub>OD</sub> | Output differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the transmitter. | | | V <sub>SWING</sub> | Differential input voltage | | | V <sub>X</sub> | Input differential cross point voltage | | | V <sub>OX</sub> | Output differential cross point voltage | | W | W | High-speed I/O block—clock boost factor | | Χ | | | | Υ | | _ | | Z | | | Page 70 Document Revision History Table 61. Document Revision History (Part 2 of 3) | Date | Version | Changes | |---------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | ■ Added the I3YY speed grade and changed the data rates for the GX channel in Table 1. | | | | ■ Added the I3YY speed grade to the V <sub>CC</sub> description in Table 6. | | | | ■ Added the I3YY speed grade to V <sub>CCHIP_L</sub> , V <sub>CCHIP_R</sub> , V <sub>CCHSSI_L</sub> , and V <sub>CCHSSI_R</sub> descriptions in Table 7. | | | | ■ Added 240-Ω to Table 11. | | | | ■ Changed CDR PPM tolerance in Table 23. | | | | ■ Added additional max data rate for fPLL in Table 23. | | | | ■ Added the I3YY speed grade and changed the data rates for transceiver speed grade 3 in Table 25. | | | | ■ Added the I3YY speed grade and changed the data rates for transceiver speed grade 3 in Table 26. | | | | ■ Changed CDR PPM tolerance in Table 28. | | | | ■ Added additional max data rate for fPLL in Table 28. | | | | ■ Changed the mode descriptions for MLAB and M20K in Table 33. | | | | ■ Changed the Max value of f <sub>HSCLK_OUT</sub> for the C2, C2L, I2, I2L speed grades in Table 36. | | November 2014 | 3.3 | ■ Changed the frequency ranges for C1 and C2 in Table 39. | | | | ■ Changed the .rbf file sizes for 5SGSD6 and 5SGSD8 in Table 47. | | | | ■ Added note about nSTATUS to Table 50, Table 51, Table 54. | | | | ■ Changed the available settings in Table 58. | | | | ■ Changed the note in "Periphery Performance". | | | | ■ Updated the "I/O Standard Specifications" section. | | | | ■ Updated the "Raw Binary File Size" section. | | | | ■ Updated the receiver voltage input range in Table 22. | | | | ■ Updated the max frequency for the LVDS clock network in Table 36. | | | | ■ Updated the DCLK note to Figure 11. | | | | ■ Updated Table 23 VO <sub>CM</sub> (DC Coupled) condition. | | | | ■ Updated Table 6 and Table 7. | | | | ■ Added the DCLK specification to Table 55. | | | | ■ Updated the notes for Table 47. | | | | ■ Updated the list of parameters for Table 56. | | November 2013 | 3.2 | ■ Updated Table 28 | | November 2013 | 3.1 | ■ Updated Table 33 | | November 2013 | 3.0 | ■ Updated Table 23 and Table 28 | | October 2013 | 2.9 | ■ Updated the "Transceiver Characterization" section | | | | ■ Updated Table 3, Table 12, Table 14, Table 19, Table 20, Table 23, Table 24, Table 28, Table 30, Table 31, Table 32, Table 33, Table 36, Table 39, Table 40, Table 41, Table 42, Table 47, Table 53, Table 58, and Table 59 | | October 2013 | 2.8 | ■ Added Figure 1 and Figure 3 | | | | ■ Added the "Transceiver Characterization" section | | | | ■ Removed all "Preliminary" designations. | Document Revision History Page 71 Table 61. Document Revision History (Part 3 of 3) | Date | Version | Changes | | | |----------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | May 2013 | 2.7 | ■ Updated Table 2, Table 6, Table 7, Table 20, Table 23, Table 27, Table 47, Table 60 | | | | | | ■ Added Table 24, Table 48 | | | | | | ■ Updated Figure 9, Figure 10, Figure 11, Figure 12 | | | | February 2013 | 2.6 | ■ Updated Table 7, Table 9, Table 20, Table 23, Table 27, Table 30, Table 31, Table 35, Table 46 | | | | | | ■ Updated "Maximum Allowed Overshoot and Undershoot Voltage" | | | | | | ■ Updated Table 3, Table 6, Table 7, Table 8, Table 23, Table 24, Table 25, Table 27, Table 30, Table 32, Table 35 | | | | | | ■ Added Table 33 | | | | | | Added "Fast Passive Parallel Configuration Timing" | | | | D | 0.5 | ■ Added "Active Serial Configuration Timing" | | | | December 2012 | 2.5 | ■ Added "Passive Serial Configuration Timing" | | | | | | ■ Added "Remote System Upgrades" | | | | | | ■ Added "User Watchdog Internal Circuitry Timing Specification" | | | | | | ■ Added "Initialization" | | | | | | ■ Added "Raw Binary File Size" | | | | | 2.4 | ■ Added Figure 1, Figure 2, and Figure 3. | | | | June 2012 | | ■ Updated Table 1, Table 2, Table 3, Table 6, Table 11, Table 22, Table 23, Table 27, Table 29, Table 30, Table 31, Table 32, Table 35, Table 38, Table 39, Table 40, Table 41, Table 43, Table 56, and Table 59. | | | | | | <ul><li>Various edits throughout to fix bugs.</li></ul> | | | | | | ■ Changed title of document to Stratix V Device Datasheet. | | | | | | ■ Removed document from the Stratix V handbook and made it a separate document. | | | | February 2012 | 2.3 | ■ Updated Table 1–22, Table 1–29, Table 1–31, and Table 1–31. | | | | December 2011 | 2.2 | ■ Added Table 2–31. | | | | December 2011 | | ■ Updated Table 2–28 and Table 2–34. | | | | Navarahar 0044 | 2.1 | ■ Added Table 2–2 and Table 2–21 and updated Table 2–5 with information about Stratix V GT devices. | | | | November 2011 | | ■ Updated Table 2–11, Table 2–13, Table 2–20, and Table 2–25. | | | | | | ■ Various edits throughout to fix SPRs. | | | | | 2.0 | ■ Updated Table 2–4, Table 2–18, Table 2–19, Table 2–21, Table 2–22, Table 2–23, and Table 2–24. | | | | May 2011 | | ■ Updated the "DQ Logic Block and Memory Output Clock Jitter Specifications" title. | | | | | | ■ Chapter moved to Volume 1. | | | | | | ■ Minor text edits. | | | | December 2010 | 1.1 | ■ Updated Table 1–2, Table 1–4, Table 1–19, and Table 1–23. | | | | | | Converted chapter to the new template. | | | | | | ■ Minor text edits. | | | | July 2010 | 1.0 | Initial release. | | |