



Welcome to **E-XFL.COM** 

# **Understanding Embedded - FPGAs (Field Programmable Gate Array)**

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 158500                                                     |
| Number of Logic Elements/Cells | 420000                                                     |
| Total RAM Bits                 | 37888000                                                   |
| Number of I/O                  | 600                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 0.87V ~ 0.93V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                            |
| Package / Case                 | 1517-BBGA, FCBGA                                           |
| Supplier Device Package        | 1517-FBGA (40x40)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5sgxma4k3f40c2n |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## **Recommended Operating Conditions**

This section lists the functional operating limits for the AC and DC parameters for Stratix V devices. Table 6 lists the steady-state voltage and current values expected from Stratix V devices. Power supply ramps must all be strictly monotonic, without plateaus.

Table 6. Recommended Operating Conditions for Stratix V Devices (Part 1 of 2)

| Symbol                           | Description                                                                                            | Condition  | Min <sup>(4)</sup> | Тур  | Max <sup>(4)</sup> | Unit |
|----------------------------------|--------------------------------------------------------------------------------------------------------|------------|--------------------|------|--------------------|------|
|                                  | Core voltage and periphery circuitry power supply (C1, C2, I2, and I3YY speed grades)                  | _          | 0.87               | 0.9  | 0.93               | V    |
| V <sub>CC</sub>                  | Core voltage and periphery circuitry power supply (C2L, C3, C4, I2L, I3, I3L, and I4 speed grades) (3) | _          | 0.82               | 0.85 | 0.88               | V    |
| V <sub>CCPT</sub>                | Power supply for programmable power technology                                                         | _          | 1.45               | 1.50 | 1.55               | V    |
| V <sub>CC_AUX</sub>              | Auxiliary supply for the programmable power technology                                                 | _          | 2.375              | 2.5  | 2.625              | V    |
| V (1)                            | I/O pre-driver (3.0 V) power supply                                                                    |            | 2.85               | 3.0  | 3.15               | V    |
| V <sub>CCPD</sub> <sup>(1)</sup> | I/O pre-driver (2.5 V) power supply                                                                    |            | 2.375              | 2.5  | 2.625              | V    |
|                                  | I/O buffers (3.0 V) power supply                                                                       | _          | 2.85               | 3.0  | 3.15               | ٧    |
|                                  | I/O buffers (2.5 V) power supply                                                                       | _          | 2.375              | 2.5  | 2.625              | V    |
|                                  | I/O buffers (1.8 V) power supply                                                                       | _          | 1.71               | 1.8  | 1.89               | ٧    |
| $V_{CCIO}$                       | I/O buffers (1.5 V) power supply                                                                       | _          | 1.425              | 1.5  | 1.575              | V    |
|                                  | I/O buffers (1.35 V) power supply                                                                      |            | 1.283              | 1.35 | 1.45               | V    |
|                                  | I/O buffers (1.25 V) power supply                                                                      |            | 1.19               | 1.25 | 1.31               | V    |
|                                  | I/O buffers (1.2 V) power supply                                                                       | _          | 1.14               | 1.2  | 1.26               | V    |
|                                  | Configuration pins (3.0 V) power supply                                                                |            | 2.85               | 3.0  | 3.15               | V    |
| $V_{CCPGM}$                      | Configuration pins (2.5 V) power supply                                                                | _          | 2.375              | 2.5  | 2.625              | V    |
|                                  | Configuration pins (1.8 V) power supply                                                                | _          | 1.71               | 1.8  | 1.89               | V    |
| V <sub>CCA_FPLL</sub>            | PLL analog voltage regulator power supply                                                              |            | 2.375              | 2.5  | 2.625              | V    |
| V <sub>CCD_FPLL</sub>            | PLL digital voltage regulator power supply                                                             |            | 1.45               | 1.5  | 1.55               | V    |
| V <sub>CCBAT</sub> (2)           | Battery back-up power supply (For design security volatile key register)                               | _          | 1.2                | _    | 3.0                | V    |
| V <sub>I</sub>                   | DC input voltage                                                                                       | _          | -0.5               | _    | 3.6                | V    |
| V <sub>0</sub>                   | Output voltage                                                                                         | _          | 0                  | _    | V <sub>CCIO</sub>  | V    |
| т.                               | Operating junction temperature                                                                         | Commercial | 0                  | _    | 85                 | °C   |
| T <sub>J</sub>                   | Operating junction temperature                                                                         | Industrial | -40                | _    | 100                | °C   |

Table 7. Recommended Transceiver Power Supply Operating Conditions for Stratix V GX, GS, and GT Devices (Part 2 of 2)

| Symbol                | Description                                                  | Devices    | Minimum <sup>(4)</sup> | Typical | Maximum <sup>(4)</sup> | Unit |
|-----------------------|--------------------------------------------------------------|------------|------------------------|---------|------------------------|------|
|                       |                                                              |            | 0.82                   | 0.85    | 0.88                   |      |
| V <sub>CCR_GXBR</sub> | Receiver analog power supply (right side)                    | GX, GS, GT | 0.87                   | 0.90    | 0.93                   | V    |
| (2)                   | neceiver analog power supply (right side)                    | ux, us, u1 | 0.97                   | 1.0     | 1.03                   | v    |
|                       |                                                              |            | 1.03                   | 1.05    | 1.07                   |      |
| V <sub>CCR_GTBR</sub> | Receiver analog power supply for GT channels (right side)    | GT         | 1.02                   | 1.05    | 1.08                   | V    |
|                       |                                                              |            | 0.82                   | 0.85    | 0.88                   |      |
| V <sub>CCT_GXBL</sub> | Transmitter analog newer cupply (left side)                  | GX, GS, GT | 0.87                   | 0.90    | 0.93                   | V    |
| (2)                   | Transmitter analog power supply (left side)                  | ux, us, u1 | 0.97                   | 1.0     | 1.03                   | V    |
|                       |                                                              |            | 1.03                   | 1.05    | 1.07                   |      |
|                       |                                                              |            | 0.82                   | 0.85    | 0.88                   |      |
| V <sub>CCT_GXBR</sub> | Transmitter analog power supply (right side)                 | GX, GS, GT | 0.87                   | 0.90    | 0.93                   | V    |
| (2)                   | Transmitter analog power supply (right side)                 | ux, us, u1 | 0.97                   | 1.0     | 1.03                   | V    |
|                       |                                                              |            | 1.03                   | 1.05    | 1.07                   |      |
| V <sub>CCT_GTBR</sub> | Transmitter analog power supply for GT channels (right side) | GT         | 1.02                   | 1.05    | 1.08                   | V    |
| V <sub>CCL_GTBR</sub> | Transmitter clock network power supply                       | GT         | 1.02                   | 1.05    | 1.08                   | V    |
| V <sub>CCH_GXBL</sub> | Transmitter output buffer power supply (left side)           | GX, GS, GT | 1.425                  | 1.5     | 1.575                  | V    |
| V <sub>CCH_GXBR</sub> | Transmitter output buffer power supply (right side)          | GX, GS, GT | 1.425                  | 1.5     | 1.575                  | V    |

#### Notes to Table 7:

<sup>(1)</sup> This supply must be connected to 3.0 V if the CMU PLL, receiver CDR, or both, are configured at a base data rate > 6.5 Gbps. Up to 6.5 Gbps, you can connect this supply to either 3.0 V or 2.5 V.

<sup>(2)</sup> Refer to Table 8 to select the correct power supply level for your design.

<sup>(3)</sup> When using ATX PLLs, the supply must be 3.0 V.

<sup>(4)</sup> This value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

### I/O Pin Leakage Current

Table 9 lists the Stratix V I/O pin leakage current specifications.

Table 9. I/O Pin Leakage Current for Stratix V Devices (1)

| Symbol          | Description        | Conditions                                 | Min | Тур | Max | Unit |
|-----------------|--------------------|--------------------------------------------|-----|-----|-----|------|
| I <sub>I</sub>  | Input pin          | $V_I = 0 V to V_{CCIOMAX}$                 | -30 | _   | 30  | μA   |
| I <sub>OZ</sub> | Tri-stated I/O pin | $V_0 = 0 V \text{ to } V_{\text{CCIOMAX}}$ | -30 |     | 30  | μΑ   |

### Note to Table 9:

(1) If  $V_0 = V_{CCIO}$  to  $V_{CCIOMax}$ , 100  $\mu A$  of leakage current per I/O is expected.

### **Bus Hold Specifications**

Table 10 lists the Stratix V device family bus hold specifications.

Table 10. Bus Hold Parameters for Stratix V Devices

|                               |                   |                                                |       |      |       |      | V     | CIO  |       |      |       |      |      |
|-------------------------------|-------------------|------------------------------------------------|-------|------|-------|------|-------|------|-------|------|-------|------|------|
| Parameter                     | Symbol            | Conditions                                     | 1.2   | 2 V  | 1.9   | 5 V  | 1.8 V |      | 2.5 V |      | 3.0 V |      | Unit |
|                               |                   |                                                | Min   | Max  |      |
| Low<br>sustaining<br>current  | I <sub>SUSL</sub> | V <sub>IN</sub> > V <sub>IL</sub><br>(maximum) | 22.5  | _    | 25.0  | _    | 30.0  | _    | 50.0  | _    | 70.0  | _    | μА   |
| High<br>sustaining<br>current | I <sub>SUSH</sub> | V <sub>IN</sub> < V <sub>IH</sub><br>(minimum) | -22.5 | _    | -25.0 | _    | -30.0 | _    | -50.0 |      | -70.0 |      | μА   |
| Low<br>overdrive<br>current   | I <sub>ODL</sub>  | 0V < V <sub>IN</sub> < V <sub>CCIO</sub>       | _     | 120  | _     | 160  | _     | 200  | _     | 300  | _     | 500  | μА   |
| High<br>overdrive<br>current  | I <sub>ODH</sub>  | 0V < V <sub>IN</sub> < V <sub>CCIO</sub>       | _     | -120 | _     | -160 | _     | -200 | _     | -300 | _     | -500 | μА   |
| Bus-hold<br>trip point        | $V_{TRIP}$        | _                                              | 0.45  | 0.95 | 0.50  | 1.00 | 0.68  | 1.07 | 0.70  | 1.70 | 0.80  | 2.00 | V    |

### **On-Chip Termination (OCT) Specifications**

If you enable OCT calibration, calibration is automatically performed at power-up for I/Os connected to the calibration block. Table 11 lists the Stratix V OCT termination calibration accuracy specifications.

Table 11. OCT Calibration Accuracy Specifications for Stratix V Devices (1) (Part 1 of 2)

|                     |                                                                     |                                                  |            | Calibration Accuracy |                |       |      |  |  |  |
|---------------------|---------------------------------------------------------------------|--------------------------------------------------|------------|----------------------|----------------|-------|------|--|--|--|
| Symbol              | Description                                                         | Conditions                                       | <b>C</b> 1 | C2,I2                | C3,I3,<br>I3YY | C4,I4 | Unit |  |  |  |
| 25-Ω R <sub>S</sub> | Internal series termination with calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15        | ±15                  | ±15            | ±15   | %    |  |  |  |

Page 14 Electrical Characteristics

Table 18. Single-Ended SSTL, HSTL, and HSUL I/O Reference Voltage Specifications for Stratix V Devices

| I/O Standard            |       | V <sub>CCIO</sub> (V) |       |                             | V <sub>REF</sub> (V)    |                             |                             | V <sub>TT</sub> (V)        |                             |
|-------------------------|-------|-----------------------|-------|-----------------------------|-------------------------|-----------------------------|-----------------------------|----------------------------|-----------------------------|
| I/O Standard            | Min   | Тур                   | Max   | Min                         | Тур                     | Max                         | Min                         | Тур                        | Мах                         |
| SSTL-2<br>Class I, II   | 2.375 | 2.5                   | 2.625 | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | V <sub>REF</sub> – 0.04     | $V_{REF}$                  | V <sub>REF</sub> + 0.04     |
| SSTL-18<br>Class I, II  | 1.71  | 1.8                   | 1.89  | 0.833                       | 0.9                     | 0.969                       | V <sub>REF</sub> – 0.04     | V <sub>REF</sub>           | V <sub>REF</sub> + 0.04     |
| SSTL-15<br>Class I, II  | 1.425 | 1.5                   | 1.575 | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | 0.49 *<br>V <sub>CCIO</sub> | 0.5 *<br>VCCIO             | 0.51 *<br>V <sub>CCIO</sub> |
| SSTL-135<br>Class I, II | 1.283 | 1.35                  | 1.418 | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | 0.49 *<br>V <sub>CCIO</sub> | 0.5 *<br>V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> |
| SSTL-125<br>Class I, II | 1.19  | 1.25                  | 1.26  | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | 0.49 *<br>V <sub>CCIO</sub> | 0.5 *<br>VCCIO             | 0.51 *<br>V <sub>CCIO</sub> |
| SSTL-12<br>Class I, II  | 1.14  | 1.20                  | 1.26  | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | 0.49 *<br>V <sub>CCIO</sub> | 0.5 *<br>VCCIO             | 0.51 *<br>V <sub>CCIO</sub> |
| HSTL-18<br>Class I, II  | 1.71  | 1.8                   | 1.89  | 0.85                        | 0.9                     | 0.95                        | _                           | V <sub>CCIO</sub> /2       | _                           |
| HSTL-15<br>Class I, II  | 1.425 | 1.5                   | 1.575 | 0.68                        | 0.75                    | 0.9                         | _                           | V <sub>CCIO</sub> /2       | _                           |
| HSTL-12<br>Class I, II  | 1.14  | 1.2                   | 1.26  | 0.47 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.53 *<br>V <sub>CCIO</sub> | _                           | V <sub>CCIO</sub> /2       | _                           |
| HSUL-12                 | 1.14  | 1.2                   | 1.3   | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | _                           | _                          | _                           |

Table 19. Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications for Stratix V Devices (Part 1 of 2)

| I/O Standard            | V <sub>IL(D(</sub> | <sub>C)</sub> (V)        | V <sub>IH(D</sub>        | <sub>C)</sub> (V)       | V <sub>IL(AC)</sub> (V)    | V <sub>IH(AC)</sub> (V)  | V <sub>OL</sub> (V)        | V <sub>OH</sub> (V)        | I (mA)               | I <sub>oh</sub> |
|-------------------------|--------------------|--------------------------|--------------------------|-------------------------|----------------------------|--------------------------|----------------------------|----------------------------|----------------------|-----------------|
| i/U Stanuaru            | Min                | Max                      | Min                      | Max                     | Max                        | Min                      | Max                        | Min                        | I <sub>ol</sub> (mA) | (mA)            |
| SSTL-2<br>Class I       | -0.3               | V <sub>REF</sub> – 0.15  | V <sub>REF</sub> + 0.15  | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> –<br>0.31 | V <sub>REF</sub> + 0.31  | V <sub>TT</sub> –<br>0.608 | V <sub>TT</sub> + 0.608    | 8.1                  | -8.1            |
| SSTL-2<br>Class II      | -0.3               | V <sub>REF</sub> – 0.15  | V <sub>REF</sub> + 0.15  | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> – 0.31    | V <sub>REF</sub> + 0.31  | V <sub>TT</sub> – 0.81     | V <sub>TT</sub> + 0.81     | 16.2                 | -16.2           |
| SSTL-18<br>Class I      | -0.3               | V <sub>REF</sub> – 0.125 | V <sub>REF</sub> + 0.125 | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> – 0.25    | V <sub>REF</sub> + 0.25  | V <sub>TT</sub> – 0.603    | V <sub>TT</sub> + 0.603    | 6.7                  | -6.7            |
| SSTL-18<br>Class II     | -0.3               | V <sub>REF</sub> – 0.125 | V <sub>REF</sub> + 0.125 | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> –<br>0.25 | V <sub>REF</sub> + 0.25  | 0.28                       | V <sub>CCIO</sub> - 0.28   | 13.4                 | -13.4           |
| SSTL-15<br>Class I      | _                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | _                       | V <sub>REF</sub> – 0.175   | V <sub>REF</sub> + 0.175 | 0.2 *<br>V <sub>CCIO</sub> | 0.8 *<br>V <sub>CCIO</sub> | 8                    | -8              |
| SSTL-15<br>Class II     | _                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | _                       | V <sub>REF</sub> – 0.175   | V <sub>REF</sub> + 0.175 | 0.2 *<br>V <sub>CCIO</sub> | 0.8 *<br>V <sub>CCIO</sub> | 16                   | -16             |
| SSTL-135<br>Class I, II | _                  | V <sub>REF</sub> – 0.09  | V <sub>REF</sub> + 0.09  | _                       | V <sub>REF</sub> –<br>0.16 | V <sub>REF</sub> + 0.16  | 0.2 *<br>V <sub>CCIO</sub> | 0.8 *<br>V <sub>CCIO</sub> | _                    | _               |
| SSTL-125<br>Class I, II | _                  | V <sub>REF</sub> – 0.85  | V <sub>REF</sub> + 0.85  | _                       | V <sub>REF</sub> –<br>0.15 | V <sub>REF</sub> + 0.15  | 0.2 *<br>V <sub>CCIO</sub> | 0.8 *<br>V <sub>CCIO</sub> | _                    | _               |
| SSTL-12<br>Class I, II  | _                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | _                       | V <sub>REF</sub> –<br>0.15 | V <sub>REF</sub> + 0.15  | 0.2 *<br>V <sub>CCIO</sub> | 0.8 *<br>V <sub>CCIO</sub> | _                    | _               |

Page 16 Electrical Characteristics

Table 21. Differential HSTL and HSUL I/O Standards for Stratix V Devices (Part 2 of 2)

| I/O                    |      | V <sub>CCIO</sub> (V) |      | V <sub>DIF(I</sub> | <sub>DC)</sub> (V)      |                                 | V <sub>X(AC)</sub> (V)    |                                 |                           | V <sub>CM(DC)</sub> (V    | )                         | V <sub>DIF(AC)</sub> (V) |                             |
|------------------------|------|-----------------------|------|--------------------|-------------------------|---------------------------------|---------------------------|---------------------------------|---------------------------|---------------------------|---------------------------|--------------------------|-----------------------------|
| Standard               | Min  | Тур                   | Max  | Min                | Max                     | Min                             | Тур                       | Max                             | Min                       | Тур                       | Max                       | Min                      | Max                         |
| HSTL-12<br>Class I, II | 1.14 | 1.2                   | 1.26 | 0.16               | V <sub>CCIO</sub> + 0.3 | _                               | 0.5*<br>V <sub>CCIO</sub> | _                               | 0.4*<br>V <sub>CCIO</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCIO</sub> | 0.3                      | V <sub>CCIO</sub><br>+ 0.48 |
| HSUL-12                | 1.14 | 1.2                   | 1.3  | 0.26               | 0.26                    | 0.5*V <sub>CCIO</sub><br>- 0.12 | 0.5*<br>V <sub>CCIO</sub> | 0.5*V <sub>CCIO</sub><br>+ 0.12 | 0.4*<br>V <sub>CCIO</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCIO</sub> | 0.44                     | 0.44                        |

Table 22. Differential I/O Standard Specifications for Stratix V Devices (7)

| I/O                          | Vc    | <sub>CIO</sub> (V) | (10)  |     | V <sub>ID</sub> (mV) <sup>(8)</sup> |     |      | $V_{ICM(DC)}$ (V)              |       | V <sub>OD</sub> (V) <sup>(6)</sup> |     |     | V <sub>OCM</sub> (V) <sup>(6)</sup> |      |       |
|------------------------------|-------|--------------------|-------|-----|-------------------------------------|-----|------|--------------------------------|-------|------------------------------------|-----|-----|-------------------------------------|------|-------|
| Standard                     | Min   | Тур                | Max   | Min | Condition                           | Max | Min  | Condition                      | Max   | Min                                | Тур | Max | Min                                 | Тур  | Max   |
| PCML                         | Trar  | nsmitte            |       |     |                                     |     |      | of the high-s<br>I/O pin speci |       |                                    |     |     |                                     |      | . For |
| 2.5 V                        | 2.375 | 2.5                | 2.625 | 100 | V <sub>CM</sub> =                   | _   |      | D <sub>MAX</sub> ≤ 700 Mbps    | 1.8   | 0.247                              |     | 0.6 | 1.125                               | 1.25 | 1.375 |
| LVDS (1)                     | 2.373 | 2.3                | 2.023 | 100 | 1.25 V                              |     | 1.05 | D <sub>MAX</sub> > 700 Mbps    | 1.55  | 0.247                              | _   | 0.6 | 1.125                               | 1.25 | 1.375 |
| BLVDS (5)                    | 2.375 | 2.5                | 2.625 | 100 | _                                   | _   | _    | _                              | _     | _                                  | _   | _   | _                                   |      | _     |
| RSDS<br>(HIO) <sup>(2)</sup> | 2.375 | 2.5                | 2.625 | 100 | V <sub>CM</sub> = 1.25 V            | _   | 0.3  | _                              | 1.4   | 0.1                                | 0.2 | 0.6 | 0.5                                 | 1.2  | 1.4   |
| Mini-<br>LVDS<br>(HIO) (3)   | 2.375 | 2.5                | 2.625 | 200 | _                                   | 600 | 0.4  | _                              | 1.325 | 0.25                               | _   | 0.6 | 1                                   | 1.2  | 1.4   |
| LVPECL (4                    | _     | _                  | _     | 300 | _                                   | _   | 0.6  | D <sub>MAX</sub> ≤ 700 Mbps    | 1.8   | _                                  | _   | _   | _                                   | _    | _     |
| ), (9)                       | _     | _                  | _     | 300 | _                                   | _   | 1    | D <sub>MAX</sub> > 700 Mbps    | 1.6   | _                                  | _   | _   | _                                   | _    | _     |

### Notes to Table 22:

- (1) For optimized LVDS receiver performance, the receiver voltage input range must be between 1.0 V to 1.6 V for data rates above 700 Mbps, and 0 V to 1.85 V for data rates below 700 Mbps.
- (2) For optimized RSDS receiver performance, the receiver voltage input range must be between 0.25 V to 1.45 V.
- (3) For optimized Mini-LVDS receiver performance, the receiver voltage input range must be between 0.3 V to 1.425 V.
- (4) For optimized LVPECL receiver performance, the receiver voltage input range must be between 0.85 V to 1.75 V for data rate above 700 Mbps and 0.45 V to 1.95 V for data rate below 700 Mbps.
- (5) There are no fixed  $V_{\text{ICM}}$ ,  $V_{\text{OD}}$ , and  $V_{\text{OCM}}$  specifications for BLVDS. They depend on the system topology.
- (6) RL range:  $90 \le RL \le 110 \Omega$ .
- (7) The 1.4-V and 1.5-V PCML transceiver I/O standard specifications are described in "Transceiver Performance Specifications" on page 18.
- (8) The minimum VID value is applicable over the entire common mode range, VCM.
- (9) LVPECL is only supported on dedicated clock input pins.
- (10) Differential inputs are powered by VCCPD which requires 2.5  $\rm V.$

## **Power Consumption**

Altera offers two ways to estimate power consumption for a design—the Excel-based Early Power Estimator and the Quartus<sup>®</sup> II PowerPlay Power Analyzer feature.



You typically use the interactive Excel-based Early Power Estimator before designing the FPGA to get a magnitude estimate of the device power. The Quartus II PowerPlay Power Analyzer provides better quality estimates based on the specifics of the design after you complete place-and-route. The PowerPlay Power Analyzer can apply a combination of user-entered, simulation-derived, and estimated signal activities that, when combined with detailed circuit models, yields very accurate power estimates.

For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*.

Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 4 of 7)

| Symbol/                                       | Conditions                                                                  | Tra | nsceive<br>Grade | r Speed<br>1 | Trai | nsceive<br>Grade | r Speed<br>2 | Trai | nsceive<br>Grade | r Speed<br>3 | Unit |
|-----------------------------------------------|-----------------------------------------------------------------------------|-----|------------------|--------------|------|------------------|--------------|------|------------------|--------------|------|
| Description                                   |                                                                             | Min | Тур              | Max          | Min  | Тур              | Max          | Min  | Тур              | Max          |      |
|                                               | 85– $\Omega$ setting                                                        | _   | 85 ±<br>30%      | _            | _    | 85 ± 30%         | _            | _    | 85 ± 30%         | _            | Ω    |
| Differential on-                              | 100–Ω<br>setting                                                            | _   | 100<br>±<br>30%  |              | _    | 100<br>±<br>30%  | _            | _    | 100<br>±<br>30%  | _            | Ω    |
| chip termination<br>resistors <sup>(21)</sup> | 120–Ω<br>setting                                                            | _   | 120<br>±<br>30%  | _            | _    | 120<br>±<br>30%  | _            | _    | 120<br>±<br>30%  | _            | Ω    |
|                                               | 150-Ω<br>setting                                                            | _   | 150<br>±<br>30%  | _            | _    | 150<br>±<br>30%  | _            | _    | 150<br>±<br>30%  | _            | Ω    |
|                                               | V <sub>CCR_GXB</sub> = 0.85 V or 0.9 V full bandwidth                       | _   | 600              | _            | _    | 600              | _            | _    | 600              | _            | mV   |
| V <sub>ICM</sub><br>(AC and DC<br>coupled)    | V <sub>CCR_GXB</sub> = 0.85 V or 0.9 V half bandwidth                       | _   | 600              | _            | _    | 600              | _            | _    | 600              | _            | mV   |
| coupleu)                                      | $V_{CCR\_GXB} = \\ 1.0 \text{ V/1.05 V} \\ \text{full} \\ \text{bandwidth}$ | _   | 700              | _            | _    | 700              | _            | _    | 700              | _            | mV   |
|                                               | V <sub>CCR_GXB</sub> = 1.0 V half bandwidth                                 | _   | 750              | _            | _    | 750              | _            | _    | 750              | _            | mV   |
| t <sub>LTR</sub> (11)                         | _                                                                           | _   | _                | 10           | _    | _                | 10           | _    | _                | 10           | μs   |
| t <sub>LTD</sub> (12)                         | _                                                                           | 4   | _                |              | 4    |                  |              | 4    |                  |              | μs   |
| t <sub>LTD_manual</sub> (13)                  | _                                                                           | 4   | _                |              | 4    |                  |              | 4    |                  |              | μs   |
| t <sub>LTR_LTD_manual</sub> (14)              |                                                                             | 15  |                  |              | 15   |                  | _            | 15   | _                |              | μs   |
| Run Length                                    |                                                                             | _   | _                | 200          | _    |                  | 200          | _    | -                | 200          | UI   |
| Programmable equalization (AC Gain) (10)      | Full<br>bandwidth<br>(6.25 GHz)<br>Half<br>bandwidth<br>(3.125 GHz)         | _   | _                | 16           | _    | _                | 16           | _    | _                | 16           | dB   |

Page 24 Switching Characteristics

Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 7 of 7)

| Symbol/<br>Description     | Conditions | Transceiver Speed<br>Grade 1 |     |     | Trar | sceive<br>Grade | r Speed<br>2 | Tran | Unit |     |    |
|----------------------------|------------|------------------------------|-----|-----|------|-----------------|--------------|------|------|-----|----|
| Description                |            | Min                          | Тур | Max | Min  | Тур             | Max          | Min  | Тур  | Max |    |
| t <sub>pll_lock</sub> (16) | _          | _                            | _   | 10  | _    | _               | 10           | _    | _    | 10  | μs |

#### Notes to Table 23:

- (1) Speed grades shown in Table 23 refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the *Stratix V Device Overview*.
- (2) The reference clock common mode voltage is equal to the  $V_{CCR\_GXB}$  power supply level.
- (3) This supply must be connected to 1.0 V if the transceiver is configured at a data rate > 6.5 Gbps, and to 1.05 V if configured at a data rate > 10.3 Gbps when DFE is used. For data rates up to 6.5 Gbps, you can connect this supply to 0.85 V.
- (4) This supply follows VCCR\_GXB.
- (5) The device cannot tolerate prolonged operation at this absolute maximum.
- (6) The differential eye opening specification at the receiver input pins assumes that **Receiver Equalization** is disabled. If you enable **Receiver Equalization**, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level.
- (7) The Quartus II software automatically selects the appropriate slew rate depending on the configured data rate or functional mode.
- (8) The input reference clock frequency options depend on the data rate and the device speed grade.
- (9) The line data rate may be limited by PCS-FPGA interface speed grade.
- (10) Refer to Figure 1 for the GX channel AC gain curves. The total effective AC gain is the AC gain minus the DC gain.
- (11) t<sub>LTR</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset.
- (12) t<sub>I TD</sub> is time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high.
- (13) t<sub>LTD\_manual</sub> is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode.
- (14) t<sub>LTR\_LTD\_manual</sub> is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode.
- (15)  $t_{pll\ powerdown}$  is the PLL powerdown minimum pulse width.
- (16) t<sub>nll lock</sub> is the time required for the transmitter CMU/ATX PLL to lock to the input reference clock frequency after coming out of reset.
- (17) To calculate the REFCLK rms phase jitter requirement for PCle at reference clock frequencies other than 100 MHz, use the following formula: REFCLK rms phase jitter at f(MHz) = REFCLK rms phase jitter at 100 MHz × 100/f.
- (18) The maximum peak to peak differential input voltage V<sub>ID</sub> after device configuration is equal to 4 × (absolute V<sub>MAX</sub> for receiver pin V<sub>ICM</sub>).
- (19) For ES devices,  $R_{REF}$  is 2000  $\Omega$  ±1%.
- (20) To calculate the REFCLK phase noise requirement at frequencies other than 622 MHz, use the following formula: REFCLK phase noise at f(MHz) = REFCLK phase noise at 622 MHz + 20\*log(f/622).
- (21) SFP/+ optical modules require the host interface to have RD+/- differentially terminated with 100 Ω. The internal OCT feature is available after the Stratix V FPGA configuration is completed. Altera recommends that FPGA configuration is completed before inserting the optical module. Otherwise, minimize unnecessary removal and insertion with unconfigured devices.
- (22) Refer to Figure 2.
- (23) For oversampling designs to support data rates less than the minimum specification, the CDR needs to be in LTR mode only.
- (24) I3YY devices can achieve data rates up to 10.3125 Gbps.
- (25) When you use fPLL as a TXPLL of the transceiver.
- (26) REFCLK performance requires to meet transmitter REFCLK phase noise specification.
- (27) Minimum eye opening of 85 mV is only for the unstressed input eye condition.

Table 28. Transceiver Specifications for Stratix V GT Devices (Part 2 of 5)  $^{(1)}$ 

| Symbol/                                                                                                          | Conditions                                                    | S      | Transceive<br>peed Grade |              |              | Transceive<br>Deed Grade |             | Unit     |
|------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|--------|--------------------------|--------------|--------------|--------------------------|-------------|----------|
| Description                                                                                                      |                                                               | Min    | Тур                      | Max          | Min          | Тур                      | Max         | 1        |
|                                                                                                                  | 100 Hz                                                        | _      | _                        | -70          | _            | _                        | -70         |          |
| Transmitter REFCLK                                                                                               | 1 kHz                                                         | _      | _                        | -90          |              | _                        | -90         |          |
| Phase Noise (622                                                                                                 | 10 kHz                                                        | _      | _                        | -100         | _            | _                        | -100        | dBc/Hz   |
| MHz) <sup>(18)</sup>                                                                                             | 100 kHz                                                       | _      | _                        | -110         | _            | _                        | -110        |          |
|                                                                                                                  | ≥1 MHz                                                        |        | _                        | -120         | _            |                          | -120        | 1        |
| Transmitter REFCLK<br>Phase Jitter (100<br>MHz) <sup>(15)</sup>                                                  | 10 kHz to<br>1.5 MHz<br>(PCle)                                | _      | _                        | 3            | _            | _                        | 3           | ps (rms) |
| RREF (17)                                                                                                        | _                                                             | _      | 1800<br>± 1%             | _            | _            | 1800<br>± 1%             | _           | Ω        |
| Transceiver Clocks                                                                                               |                                                               |        |                          |              |              |                          |             |          |
| fixedclk clock<br>frequency                                                                                      | PCIe<br>Receiver<br>Detect                                    | _      | 100 or<br>125            | _            | _            | 100 or<br>125            | _           | MHz      |
| Reconfiguration clock<br>(mgmt_clk_clk)<br>frequency                                                             |                                                               | 100    | _                        | 125          | 100          |                          | 125         | MHz      |
| Receiver                                                                                                         |                                                               |        |                          |              |              |                          |             |          |
| Supported I/O<br>Standards                                                                                       | _                                                             |        | 1.4-V PCML               | , 1.5-V PCML | _, 2.5-V PCI | ML, LVPEC                | L, and LVDS | 6        |
| Data rate<br>(Standard PCS) (21)                                                                                 | GX channels                                                   | 600    | _                        | 8500         | 600          | _                        | 8500        | Mbps     |
| Data rate<br>(10G PCS) (21)                                                                                      | GX channels                                                   | 600    | _                        | 12,500       | 600          | _                        | 12,500      | Mbps     |
| Data rate                                                                                                        | GT channels                                                   | 19,600 | _                        | 28,050       | 19,600       | _                        | 25,780      | Mbps     |
| Absolute V <sub>MAX</sub> for a receiver pin <sup>(3)</sup>                                                      | GT channels                                                   | _      | _                        | 1.2          | _            | _                        | 1.2         | V        |
| Absolute V <sub>MIN</sub> for a receiver pin                                                                     | GT channels                                                   | -0.4   | _                        | _            | -0.4         | _                        | _           | V        |
| Maximum peak-to-peak                                                                                             | GT channels                                                   |        | _                        | 1.6          | _            |                          | 1.6         | V        |
| differential input<br>voltage V <sub>ID</sub> (diff p-p)<br>before device<br>configuration <sup>(20)</sup>       | GX channels                                                   |        |                          |              | (8)          |                          |             |          |
|                                                                                                                  | GT channels                                                   |        |                          |              |              |                          |             |          |
| Maximum peak-to-peak differential input voltage V <sub>ID</sub> (diff p-p) after device configuration (16), (20) | $V_{CCR\_GTB} = 1.05 \text{ V} $ $(V_{ICM} = 0.65 \text{ V})$ | _      | _                        | 2.2          | _            | _                        | 2.2         | V        |
| oomiguration ', ' /                                                                                              | GX channels                                                   |        |                          |              | (8)          |                          | •           | •        |
| Minimum differential                                                                                             | GT channels                                                   | 200    | _                        | _            | 200          |                          | _           | mV       |
| eye opening at receiver serial input pins <sup>(4)</sup> , <sup>(20)</sup>                                       | GX channels                                                   |        |                          |              | (8)          |                          |             |          |

Table 28. Transceiver Specifications for Stratix V GT Devices (Part 4 of 5)  $^{(1)}$ 

| Symbol/                                                            | Conditions                                   |        | Transceive<br>peed Grade |                                | ր<br>Տր | Unit |                                |      |  |
|--------------------------------------------------------------------|----------------------------------------------|--------|--------------------------|--------------------------------|---------|------|--------------------------------|------|--|
| Description                                                        |                                              | Min    | Тур                      | Max                            | Min     | Тур  | Max                            |      |  |
| Data rate                                                          | GT channels                                  | 19,600 | _                        | 28,050                         | 19,600  | _    | 25,780                         | Mbps |  |
| Differential on-chip                                               | GT channels                                  | _      | 100                      | _                              |         | 100  | <u> </u>                       | Ω    |  |
| termination resistors                                              | GX channels                                  |        |                          | •                              | (8)     |      | <u>'</u>                       |      |  |
| \/                                                                 | GT channels                                  | _      | 500                      | _                              | _       | 500  | _                              | mV   |  |
| V <sub>OCM</sub> (AC coupled)                                      | GX channels                                  |        |                          | •                              | (8)     |      | <u>'</u>                       |      |  |
| Diag/Fall time                                                     | GT channels                                  | _      | 15                       | _                              | _       | 15   | _                              | ps   |  |
| Rise/Fall time                                                     | GX channels                                  |        | <u>I</u>                 |                                | (8)     |      |                                |      |  |
| Intra-differential pair<br>skew                                    | GX channels                                  | ls (8) |                          |                                |         |      |                                |      |  |
| Intra-transceiver block<br>transmitter channel-to-<br>channel skew | GX channels                                  |        |                          |                                | (8)     |      |                                |      |  |
| Inter-transceiver block<br>transmitter channel-to-<br>channel skew | GX channels                                  |        |                          |                                | (8)     |      |                                |      |  |
| CMU PLL                                                            |                                              |        |                          |                                |         |      |                                |      |  |
| Supported Data Range                                               | _                                            | 600    | _                        | 12500                          | 600     | _    | 8500                           | Mbps |  |
| t <sub>pll_powerdown</sub> (13)                                    | _                                            | 1      | _                        | _                              | 1       | _    | _                              | μs   |  |
| t <sub>pll_lock</sub> (14)                                         | _                                            | _      | _                        | 10                             | _       | _    | 10                             | μs   |  |
| ATX PLL                                                            |                                              |        |                          |                                |         |      |                                |      |  |
|                                                                    | VCO post-<br>divider L=2                     | 8000   | _                        | 12500                          | 8000    | _    | 8500                           | Mbps |  |
|                                                                    | L=4                                          | 4000   | _                        | 6600                           | 4000    | _    | 6600                           | Mbps |  |
| Supported Data Rate                                                | L=8                                          | 2000   | _                        | 3300                           | 2000    | _    | 3300                           | Mbps |  |
| Range for GX Channels                                              | L=8,<br>Local/Central<br>Clock Divider<br>=2 | 1000   | _                        | 1762.5                         | 1000    | _    | 1762.5                         | Mbps |  |
| Supported Data Rate<br>Range for GT Channels                       | VCO post-<br>divider L=2                     | 9800   | _                        | 14025                          | 9800    | _    | 12890                          | Mbps |  |
| t <sub>pll_powerdown</sub> (13)                                    | _                                            | 1      | _                        | _                              | 1       | _    | _                              | μs   |  |
| t <sub>pll_lock</sub> (14)                                         | _                                            | _      | _                        | 10                             | _       | _    | 10                             | μs   |  |
| fPLL                                                               |                                              |        | •                        |                                |         |      |                                |      |  |
| Supported Data Range                                               | _                                            | 600    | _                        | 3250/<br>3.125 <sup>(23)</sup> | 600     | _    | 3250/<br>3.125 <sup>(23)</sup> | Mbps |  |
| t <sub>pll_powerdown</sub> (13)                                    | _                                            | 1      | _                        | _                              | 1       | _    | _                              | μs   |  |

Table 31. PLL Specifications for Stratix V Devices (Part 3 of 3)

|   | Symbol | Parameter                                                  | Min    | Тур  | Max   | Unit |
|---|--------|------------------------------------------------------------|--------|------|-------|------|
| f | RES    | Resolution of VCO frequency (f <sub>INPFD</sub> = 100 MHz) | 390625 | 5.96 | 0.023 | Hz   |

#### Notes to Table 31:

- (1) This specification is limited in the Quartus II software by the I/O maximum frequency. The maximum I/O frequency is different for each I/O standard.
- (2) This specification is limited by the lower of the two: I/O f<sub>MAX</sub> or f<sub>OUT</sub> of the PLL.
- (3) A high input jitter directly affects the PLL output jitter. To have low PLL output clock jitter, you must provide a clean clock source < 120 ps.
- (4)  $f_{REF}$  is fIN/N when N = 1.
- (5) Peak-to-peak jitter with a probability level of 10<sup>-12</sup> (14 sigma, 99.9999999974404% confidence level). The output jitter specification applies to the intrinsic jitter of the PLL, when an input jitter of 30 ps is applied. The external memory interface clock output jitter specifications use a different measurement method and are available in Table 44 on page 52.
- (6) The cascaded PLL specification is only applicable with the following condition:
  - a. Upstream PLL: 0.59Mhz \le Upstream PLL BW < 1 MHz
  - b. Downstream PLL: Downstream PLL BW > 2 MHz
- (7) High bandwidth PLL settings are not supported in external feedback mode.
- (8) The external memory interface clock output jitter specifications use a different measurement method, which is available in Table 42 on page 50.
- (9) The VCO frequency reported by the Quartus II software in the PLL Usage Summary section of the compilation report takes into consideration the VCO post-scale counter K value. Therefore, if the counter K has a value of 2, the frequency reported can be lower than the f<sub>VCO</sub> specification.
- (10) This specification only covers fractional PLL for low bandwidth. The  $f_{VCO}$  for fractional value range 0.05 0.95 must be  $\geq$  1000 MHz, while  $f_{VCO}$  for fractional value range 0.20 0.80 must be  $\geq$  1200 MHz.
- (11) This specification only covered fractional PLL for low bandwidth. The f<sub>VCO</sub> for fractional value range 0.05-0.95 must be ≥ 1000 MHz.
- (12) This specification only covered fractional PLL for low bandwidth. The f<sub>VCO</sub> for fractional value range 0.20-0.80 must be ≥ 1200 MHz.

### **DSP Block Specifications**

Table 32 lists the Stratix V DSP block performance specifications.

Table 32. Block Performance Specifications for Stratix V DSP Devices (Part 1 of 2)

|                                              |     |         | F          | Peformano | e                |     |     |      |
|----------------------------------------------|-----|---------|------------|-----------|------------------|-----|-----|------|
| Mode                                         | C1  | C2, C2L | 12, 12L    | C3        | 13, 13L,<br>13YY | C4  | 14  | Unit |
|                                              |     | Modes ι | ısing one  | DSP       |                  |     |     |      |
| Three 9 x 9                                  | 600 | 600     | 600        | 480       | 480              | 420 | 420 | MHz  |
| One 18 x 18                                  | 600 | 600     | 600        | 480       | 480              | 420 | 400 | MHz  |
| Two partial 18 x 18 (or 16 x 16)             | 600 | 600     | 600        | 480       | 480              | 420 | 400 | MHz  |
| One 27 x 27                                  | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
| One 36 x 18                                  | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
| One sum of two 18 x 18(One sum of 2 16 x 16) | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
| One sum of square                            | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
| One 18 x 18 plus 36 (a x b) + c              | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
|                                              |     | Modes u | sing two I | )SPs      |                  |     |     | •    |
| Three 18 x 18                                | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
| One sum of four 18 x 18                      | 475 | 475     | 475        | 380       | 380              | 300 | 300 | MHz  |
| One sum of two 27 x 27                       | 465 | 465     | 450        | 380       | 380              | 300 | 290 | MHz  |
| One sum of two 36 x 18                       | 475 | 475     | 475        | 380       | 380              | 300 | 300 | MHz  |
| One complex 18 x 18                          | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
| One 36 x 36                                  | 475 | 475     | 475        | 380       | 380              | 300 | 300 | MHz  |

Page 42 Switching Characteristics

Table 32. Block Performance Specifications for Stratix V DSP Devices (Part 2 of 2)

|                        |     | Peformance |         |     |                  |     |     |      |  |  |
|------------------------|-----|------------|---------|-----|------------------|-----|-----|------|--|--|
| Mode                   | C1  | C2, C2L    | 12, 12L | C3  | 13, 13L,<br>13YY | C4  | 14  | Unit |  |  |
| Modes using Three DSPs |     |            |         |     |                  |     |     |      |  |  |
| One complex 18 x 25    | 425 | 425        | 415     | 340 | 340              | 275 | 265 | MHz  |  |  |
| Modes using Four DSPs  |     |            |         |     |                  |     |     |      |  |  |
| One complex 27 x 27    | 465 | 465        | 465     | 380 | 380              | 300 | 290 | MHz  |  |  |

## **Memory Block Specifications**

Table 33 lists the Stratix V memory block specifications.

Table 33. Memory Block Performance Specifications for Stratix V Devices (1), (2) (Part 1 of 2)

|        |                                    | Resour | ces Used | Performance |            |     |     |         |                     |     |      |
|--------|------------------------------------|--------|----------|-------------|------------|-----|-----|---------|---------------------|-----|------|
| Memory | Mode                               | ALUTS  | Memory   | <b>C</b> 1  | C2,<br>C2L | C3  | C4  | 12, I2L | 13,<br>13L,<br>13YY | 14  | Unit |
|        | Single port, all supported widths  | 0      | 1        | 450         | 450        | 400 | 315 | 450     | 400                 | 315 | MHz  |
| MLAB   | Simple dual-port,<br>x32/x64 depth | 0      | 1        | 450         | 450        | 400 | 315 | 450     | 400                 | 315 | MHz  |
| IVILAD | Simple dual-port, x16 depth (3)    | 0      | 1        | 675         | 675        | 533 | 400 | 675     | 533                 | 400 | MHz  |
|        | ROM, all supported widths          | 0      | 1        | 600         | 600        | 500 | 450 | 600     | 500                 | 450 | MHz  |

Page 44 Switching Characteristics

## **Periphery Performance**

This section describes periphery performance, including high-speed I/O and external memory interface.

I/O performance supports several system interfaces, such as the **LVDS** high-speed I/O interface, external memory interface, and the **PCI/PCI-X** bus interface. General-purpose I/O standards such as 3.3-, 2.5-, 1.8-, and 1.5-**LVTTL/LVCMOS** are capable of a typical 167 MHz and 1.2-**LVCMOS** at 100 MHz interfacing frequency with a 10 pF load.



The actual achievable frequency depends on design- and system-specific factors. Ensure proper timing closure in your design and perform HSPICE/IBIS simulations based on your specific design and system setup to determine the maximum achievable frequency in your system.

### **High-Speed I/O Specification**

Table 36 lists high-speed I/O timing for Stratix V devices.

Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 1 of 4)

| _                                                                                                      |                                       |     |     |     |     |        |        |     |         |            |     |      |            |       |
|--------------------------------------------------------------------------------------------------------|---------------------------------------|-----|-----|-----|-----|--------|--------|-----|---------|------------|-----|------|------------|-------|
| Cumbal                                                                                                 | Conditions                            |     | C1  |     | C2, | C2L, I | 2, I2L | C3, | 13, I3L | ., I3YY    |     | C4,I | 4          | Unit  |
| Symbol                                                                                                 | Conditions                            | Min | Тур | Max | Min | Тур    | Max    | Min | Тур     | Max        | Min | Тур  | Max        | Ullit |
| f <sub>HSCLK_in</sub> (input<br>clock<br>frequency)<br>True<br>Differential<br>I/O Standards           | Clock boost factor<br>W = 1 to 40 (4) | 5   |     | 800 | 5   | _      | 800    | 5   |         | 625        | 5   |      | 525        | MHz   |
| f <sub>HSCLK_in</sub> (input<br>clock<br>frequency)<br>Single Ended<br>I/O<br>Standards <sup>(3)</sup> | Clock boost factor<br>W = 1 to 40 (4) | 5   |     | 800 | 5   | _      | 800    | 5   |         | 625        | 5   |      | 525        | MHz   |
| f <sub>HSCLK_in</sub> (input<br>clock<br>frequency)<br>Single Ended<br>I/O Standards                   | Clock boost factor<br>W = 1 to 40 (4) | 5   |     | 520 | 5   | _      | 520    | 5   |         | 420        | 5   |      | 420        | MHz   |
| f <sub>HSCLK_OUT</sub><br>(output clock<br>frequency)                                                  | _                                     | 5   |     | 800 | 5   | _      | 800    | 5   |         | 625<br>(5) | 5   |      | 525<br>(5) | MHz   |

Page 46 Switching Characteristics

Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 3 of 4)

|                                       |                                                                                           |     | C1  |      | C2, | C2L, I | 2, I2L | C3, | 13, I3L | ., I3YY |     | C4,I4 | 4    |      |
|---------------------------------------|-------------------------------------------------------------------------------------------|-----|-----|------|-----|--------|--------|-----|---------|---------|-----|-------|------|------|
| Symbol                                | Conditions                                                                                | Min | Тур | Max  | Min | Тур    | Max    | Min | Тур     | Max     | Min | Тур   | Max  | Unit |
| t <sub>DUTY</sub>                     | Transmitter output clock duty cycle for both True and Emulated Differential I/O Standards | 45  | 50  | 55   | 45  | 50     | 55     | 45  | 50      | 55      | 45  | 50    | 55   | %    |
|                                       | True Differential<br>I/O Standards                                                        | _   | _   | 160  | _   | _      | 160    | _   | _       | 200     | _   | _     | 200  | ps   |
| t <sub>RISE</sub> & t <sub>FALL</sub> | Emulated Differential I/O Standards with three external output resistor networks          | _   |     | 250  | _   | _      | 250    | _   |         | 250     | _   |       | 300  | ps   |
|                                       | True Differential<br>I/O Standards                                                        | _   | _   | 150  | _   |        | 150    |     | _       | 150     |     | _     | 150  | ps   |
| TCCS                                  | Emulated<br>Differential I/O<br>Standards                                                 | _   | _   | 300  | _   | _      | 300    | _   |         | 300     | _   |       | 300  | ps   |
| Receiver                              |                                                                                           |     |     |      |     |        |        |     |         |         |     |       |      |      |
|                                       | SERDES factor J<br>= 3 to 10 (11), (12),<br>(13), (14), (15), (16)                        | 150 | _   | 1434 | 150 | _      | 1434   | 150 | _       | 1250    | 150 | _     | 1050 | Mbps |
| True<br>Differential<br>I/O Standards | SERDES factor J ≥ 4  LVDS RX with DPA (12), (14), (15), (16)                              | 150 | _   | 1600 | 150 | _      | 1600   | 150 | _       | 1600    | 150 | _     | 1250 | Mbps |
| - f <sub>HSDRDPA</sub><br>(data rate) | SERDES factor J<br>= 2,<br>uses DDR<br>Registers                                          | (6) | _   | (7)  | (6) | _      | (7)    | (6) |         | (7)     | (6) |       | (7)  | Mbps |
|                                       | SERDES factor J<br>= 1,<br>uses SDR<br>Register                                           | (6) | _   | (7)  | (6) | _      | (7)    | (6) |         | (7)     | (6) | _     | (7)  | Mbps |

Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 4 of 4)

| Cumbal                        | Conditions                                       |     | C1  |           | C2, | C2L, I | 2, I2L    | C3, I3, I3L, I3YY |     |           | C4,I4 |     |           | Unit     |
|-------------------------------|--------------------------------------------------|-----|-----|-----------|-----|--------|-----------|-------------------|-----|-----------|-------|-----|-----------|----------|
| Symbol                        | Conuntions                                       | Min | Тур | Max       | Min | Тур    | Max       | Min               | Тур | Max       | Min   | Тур | Max       | Ullit    |
|                               | SERDES factor J<br>= 3 to 10                     | (6) | _   | (8)       | (6) |        | (8)       | (6)               |     | (8)       | (6)   | _   | (8)       | Mbps     |
| f <sub>HSDR</sub> (data rate) | SERDES factor J<br>= 2,<br>uses DDR<br>Registers | (6) |     | (7)       | (6) |        | (7)       | (6)               |     | (7)       | (6)   |     | (7)       | Mbps     |
|                               | SERDES factor J<br>= 1,<br>uses SDR<br>Register  | (6) | _   | (7)       | (6) | _      | (7)       | (6)               | _   | (7)       | (6)   | _   | (7)       | Mbps     |
| DPA Mode                      |                                                  |     |     |           |     |        |           |                   |     |           |       |     |           |          |
| DPA run<br>length             | _                                                | _   | _   | 1000<br>0 | _   |        | 1000<br>0 | _                 |     | 1000<br>0 | _     | _   | 1000<br>0 | UI       |
| Soft CDR mode                 | •                                                |     |     |           |     |        |           |                   |     |           |       |     |           |          |
| Soft-CDR<br>PPM<br>tolerance  | _                                                | _   | _   | 300       | _   | _      | 300       | _                 | _   | 300       | _     | _   | 300       | ±<br>PPM |
| Non DPA Mode                  | Non DPA Mode                                     |     |     |           |     |        |           |                   |     |           |       |     |           |          |
| Sampling<br>Window            | _                                                | _   | _   | 300       | _   |        | 300       | _                 |     | 300       | _     | _   | 300       | ps       |

### Notes to Table 36:

- (1) When J = 3 to 10, use the serializer/deserializer (SERDES) block.
- (2) When J = 1 or 2, bypass the SERDES block.
- (3) This only applies to DPA and soft-CDR modes.
- (4) Clock Boost Factor (W) is the ratio between the input data rate to the input clock rate.
- (5) This is achieved by using the **LVDS** clock network.
- (6) The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate.
- (7) The maximum ideal frequency is the SERDES factor (J) x the PLL maximum output frequency (fOUT) provided you can close the design timing and the signal integrity simulation is clean.
- (8) You can estimate the achievable maximum data rate for non-DPA mode by performing link timing closure analysis. You must consider the board skew margin, transmitter delay margin, and receiver sampling margin to determine the maximum data rate supported.
- (9) If the receiver with DPA enabled and transmitter are using shared PLLs, the minimum data rate is 150 Mbps.
- (10) You must calculate the leftover timing margin in the receiver by performing link timing closure analysis. You must consider the board skew margin, transmitter channel-to-channel skew, and receiver sampling margin to determine leftover timing margin.
- (11) The F<sub>MAX</sub> specification is based on the fast clock used for serial data. The interface F<sub>MAX</sub> is also dependent on the parallel clock domain which is design-dependent and requires timing analysis.
- (12) Stratix V RX LVDS will need DPA. For Stratix V TX LVDS, the receiver side component must have DPA.
- (13) Stratix V LVDS serialization and de-serialization factor needs to be x4 and above.
- (14) Requires package skew compensation with PCB trace length.
- (15) Do not mix single-ended I/O buffer within LVDS I/O bank.
- (16) Chip-to-chip communication only with a maximum load of 5 pF.
- (17) When using True LVDS RX channels for emulated LVDS TX channel, only serialization factors 1 and 2 are supported.

Page 48 Switching Characteristics

Figure 7 shows the dynamic phase alignment (DPA) lock time specifications with the DPA PLL calibration option enabled.

Figure 7. DPA Lock Time Specification with DPA PLL Calibration Enabled



Table 37 lists the DPA lock time specifications for Stratix V devices.

Table 37. DPA Lock Time Specifications for Stratix V GX Devices Only (1), (2), (3)

| Standard           | Training Pattern     | Number of Data<br>Transitions in One<br>Repetition of the<br>Training Pattern | Number of<br>Repetitions per 256<br>Data Transitions <sup>(4)</sup> | Maximum              |
|--------------------|----------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------|
| SPI-4              | 00000000001111111111 | 2                                                                             | 128                                                                 | 640 data transitions |
| Parallel Rapid I/O | 00001111             | 2                                                                             | 128                                                                 | 640 data transitions |
| Faranei napiu 1/0  | 10010000             | 4                                                                             | 64                                                                  | 640 data transitions |
| Miscellaneous      | 10101010             | 8                                                                             | 32                                                                  | 640 data transitions |
| IVIISCEIIAIIEOUS   | 01010101             | 8                                                                             | 32                                                                  | 640 data transitions |

#### Notes to Table 37:

- (1) The DPA lock time is for one channel.
- (2) One data transition is defined as a 0-to-1 or 1-to-0 transition.
- (3) The DPA lock time stated in this table applies to both commercial and industrial grade.
- (4) This is the number of repetitions for the stated training pattern to achieve the 256 data transitions.

Figure 8 shows the **LVDS** soft-clock data recovery (CDR)/DPA sinusoidal jitter tolerance specification for a data rate  $\geq$  1.25 Gbps. Table 38 lists the **LVDS** soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate  $\geq$  1.25 Gbps.

Figure 8. LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification for a Data Rate  $\geq$  1.25 Gbps

LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification

25

8.5

0.35

0.1

F1 F2

F3

F4

Jitter Frequency (Hz)

Configuration Specification Page 57

### FPP Configuration Timing when DCLK-to-DATA [] = 1

Figure 12 shows the timing waveform for FPP configuration when using a MAX II or MAX V device as an external host. This waveform shows timing when the DCLK-to-DATA[] ratio is 1.

Figure 12. FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is 1 (1), (2)



### Notes to Figure 12:

- (1) Use this timing waveform when the DCLK-to-DATA[] ratio is 1.
- (2) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic-high levels. When nCONFIG is pulled low, a reconfiguration cycle begins.
- (3) After power-up, the Stratix V device holds nSTATUS low for the time of the POR delay.
- (4) After power-up, before and during configuration, CONF DONE is low.
- (5) Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required.
- (6) For FPP ×16, use DATA [15..0]. For FPP ×8, use DATA [7..0]. DATA [31..0] are available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings.
- (7) To ensure a successful configuration, send the entire configuration data to the Stratix V device. CONF\_DONE is released high when the Stratix V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- (8) After the option bit to enable the <code>INIT\_DONE</code> pin is configured into the device, the <code>INIT\_DONE</code> goes low.

Page 64 I/O Timing

## **Remote System Upgrades**

Table 56 lists the timing parameter specifications for the remote system upgrade circuitry.

**Table 56. Remote System Upgrade Circuitry Timing Specifications** 

| Parameter                    | Minimum | Maximum | Unit |
|------------------------------|---------|---------|------|
| t <sub>RU_nCONFIG</sub> (1)  | 250     | _       | ns   |
| t <sub>RU_nRSTIMER</sub> (2) | 250     | _       | ns   |

#### Notes to Table 56:

- (1) This is equivalent to strobing the reconfiguration input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the Remote System Upgrade State Machine section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.
- (2) This is equivalent to strobing the reset\_timer input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the User Watchdog Timer section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.

## **User Watchdog Internal Circuitry Timing Specification**

Table 57 lists the operating range of the 12.5-MHz internal oscillator.

Table 57. 12.5-MHz Internal Oscillator Specifications

| Minimum | Typical | Maximum | Units |
|---------|---------|---------|-------|
| 5.3     | 7.9     | 12.5    | MHz   |

## I/O Timing

Altera offers two ways to determine I/O timing—the Excel-based I/O Timing and the Quartus II Timing Analyzer.

Excel-based I/O timing provides pin timing performance for each device density and speed grade. The data is typically used prior to designing the FPGA to get an estimate of the timing budget as part of the link timing analysis. The Quartus II Timing Analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after you complete place-and-route.

You can download the Excel-based I/O Timing spreadsheet from the Stratix V Devices Documentation web page.

## **Programmable IOE Delay**

Table 58 lists the Stratix V IOE programmable delay settings.

Table 58. IOE Programmable Delay for Stratix V Devices (Part 1 of 2)

| Parameter        | Available | Min        | Fast       |            |       |       | Slow M | Slow Model |       |             |       |      |
|------------------|-----------|------------|------------|------------|-------|-------|--------|------------|-------|-------------|-------|------|
| rarameter<br>(1) | Settings  | Offset (2) | Industrial | Commercial | C1    | C2    | C3     | C4         | 12    | 13,<br>13YY | 14    | Unit |
| D1               | 64        | 0          | 0.464      | 0.493      | 0.838 | 0.838 | 0.924  | 1.011      | 0.844 | 0.921       | 1.006 | ns   |
| D2               | 32        | 0          | 0.230      | 0.244      | 0.415 | 0.415 | 0.459  | 0.503      | 0.417 | 0.456       | 0.500 | ns   |

Glossary Page 65

Table 58. IOE Programmable Delay for Stratix V Devices (Part 2 of 2)

| Parameter | Available | Min        | Fast       | Model      | Slow Model |       |       |       |       |             |       |      |
|-----------|-----------|------------|------------|------------|------------|-------|-------|-------|-------|-------------|-------|------|
| (1)       | Settings  | Offset (2) | Industrial | Commercial | C1         | C2    | C3    | C4    | 12    | 13,<br>13YY | 14    | Unit |
| D3        | 8         | 0          | 1.587      | 1.699      | 2.793      | 2.793 | 2.992 | 3.192 | 2.811 | 3.047       | 3.257 | ns   |
| D4        | 64        | 0          | 0.464      | 0.492      | 0.838      | 0.838 | 0.924 | 1.011 | 0.843 | 0.920       | 1.006 | ns   |
| D5        | 64        | 0          | 0.464      | 0.493      | 0.838      | 0.838 | 0.924 | 1.011 | 0.844 | 0.921       | 1.006 | ns   |
| D6        | 32        | 0          | 0.229      | 0.244      | 0.415      | 0.415 | 0.458 | 0.503 | 0.418 | 0.456       | 0.499 | ns   |

### Notes to Table 58:

- (1) You can set this value in the Quartus II software by selecting D1, D2, D3, D5, and D6 in the Assignment Name column of Assignment Editor.
- (2) Minimum offset does not include the intrinsic delay.

## **Programmable Output Buffer Delay**

Table 59 lists the delay chain settings that control the rising and falling edge delays of the output buffer. The default delay is 0 ps.

Table 59. Programmable Output Buffer Delay for Stratix V Devices (1)

| Symbol              | Parameter                        | Typical     | Unit |  |
|---------------------|----------------------------------|-------------|------|--|
|                     |                                  | 0 (default) | ps   |  |
| D                   | Rising and/or falling edge delay | 25          | ps   |  |
| D <sub>OUTBUF</sub> |                                  | 50          | ps   |  |
|                     |                                  | 75          | ps   |  |

### Note to Table 59:

## **Glossary**

Table 60 lists the glossary for this chapter.

Table 60. Glossary (Part 1 of 4)

| Letter | Subject Definitions  |                                                                                                               |  |
|--------|----------------------|---------------------------------------------------------------------------------------------------------------|--|
| Α      |                      |                                                                                                               |  |
| В      | _                    | _                                                                                                             |  |
| С      |                      |                                                                                                               |  |
| D      |                      |                                                                                                               |  |
| E      |                      |                                                                                                               |  |
|        | f <sub>HSCLK</sub>   | Left and right PLL input clock frequency.                                                                     |  |
| F      | f <sub>HSDR</sub>    | High-speed I/O block—Maximum and minimum <b>LVDS</b> data transfer rate (f <sub>HSDR</sub> = 1/TUI), non-DPA. |  |
|        | f <sub>HSDRDPA</sub> | High-speed I/O block—Maximum and minimum <b>LVDS</b> data transfer rate (f <sub>HSDRDPA</sub> = 1/TUI), DPA.  |  |

<sup>(1)</sup> You can set the programmable output buffer delay in the Quartus II software by setting the Output Buffer Delay Control assignment to either positive, negative, or both edges, with the specific values stated here (in ps) for the Output Buffer Delay assignment.

Document Revision History Page 71

Table 61. Document Revision History (Part 3 of 3)

| Date           | Version | Changes                                                                                                                                                                                                           |  |  |
|----------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                |         | ■ Updated Table 2, Table 6, Table 7, Table 20, Table 23, Table 27, Table 47, Table 60                                                                                                                             |  |  |
| May 2013       | 2.7     | ■ Added Table 24, Table 48                                                                                                                                                                                        |  |  |
|                |         | ■ Updated Figure 9, Figure 10, Figure 11, Figure 12                                                                                                                                                               |  |  |
| February 2013  | 2.6     | ■ Updated Table 7, Table 9, Table 20, Table 23, Table 27, Table 30, Table 31, Table 35, Table 46                                                                                                                  |  |  |
| ,              |         | ■ Updated "Maximum Allowed Overshoot and Undershoot Voltage"                                                                                                                                                      |  |  |
|                |         | ■ Updated Table 3, Table 6, Table 7, Table 8, Table 23, Table 24, Table 25, Table 27, Table 30, Table 32, Table 35                                                                                                |  |  |
|                |         | ■ Added Table 33                                                                                                                                                                                                  |  |  |
|                |         | ■ Added "Fast Passive Parallel Configuration Timing"                                                                                                                                                              |  |  |
| D              | 0.5     | ■ Added "Active Serial Configuration Timing"                                                                                                                                                                      |  |  |
| December 2012  | 2.5     | ■ Added "Passive Serial Configuration Timing"                                                                                                                                                                     |  |  |
|                |         | ■ Added "Remote System Upgrades"                                                                                                                                                                                  |  |  |
|                |         | ■ Added "User Watchdog Internal Circuitry Timing Specification"                                                                                                                                                   |  |  |
|                |         | ■ Added "Initialization"                                                                                                                                                                                          |  |  |
|                |         | ■ Added "Raw Binary File Size"                                                                                                                                                                                    |  |  |
|                |         | ■ Added Figure 1, Figure 2, and Figure 3.                                                                                                                                                                         |  |  |
| June 2012      | 2.4     | ■ Updated Table 1, Table 2, Table 3, Table 6, Table 11, Table 22, Table 23, Table 27, Table 29, Table 30, Table 31, Table 32, Table 35, Table 38, Table 39, Table 40, Table 41, Table 43, Table 56, and Table 59. |  |  |
|                |         | <ul><li>Various edits throughout to fix bugs.</li></ul>                                                                                                                                                           |  |  |
|                |         | ■ Changed title of document to Stratix V Device Datasheet.                                                                                                                                                        |  |  |
|                |         | ■ Removed document from the Stratix V handbook and made it a separate document.                                                                                                                                   |  |  |
| February 2012  | 2.3     | ■ Updated Table 1–22, Table 1–29, Table 1–31, and Table 1–31.                                                                                                                                                     |  |  |
| December 2011  | 2.2     | ■ Added Table 2–31.                                                                                                                                                                                               |  |  |
| December 2011  |         | ■ Updated Table 2–28 and Table 2–34.                                                                                                                                                                              |  |  |
| Navarahar 0044 | 0.1     | ■ Added Table 2–2 and Table 2–21 and updated Table 2–5 with information about Stratix V GT devices.                                                                                                               |  |  |
| November 2011  | 2.1     | ■ Updated Table 2–11, Table 2–13, Table 2–20, and Table 2–25.                                                                                                                                                     |  |  |
|                |         | ■ Various edits throughout to fix SPRs.                                                                                                                                                                           |  |  |
|                |         | ■ Updated Table 2–4, Table 2–18, Table 2–19, Table 2–21, Table 2–22, Table 2–23, and Table 2–24.                                                                                                                  |  |  |
| May 2011       | 2.0     | ■ Updated the "DQ Logic Block and Memory Output Clock Jitter Specifications" title.                                                                                                                               |  |  |
|                |         | ■ Chapter moved to Volume 1.                                                                                                                                                                                      |  |  |
|                |         | ■ Minor text edits.                                                                                                                                                                                               |  |  |
|                |         | ■ Updated Table 1–2, Table 1–4, Table 1–19, and Table 1–23.                                                                                                                                                       |  |  |
| December 2010  | 1.1     | Converted chapter to the new template.                                                                                                                                                                            |  |  |
|                |         | ■ Minor text edits.                                                                                                                                                                                               |  |  |
| July 2010      | 1.0     | Initial release.                                                                                                                                                                                                  |  |  |