Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 158500 | | Number of Logic Elements/Cells | 420000 | | Total RAM Bits | 37888000 | | Number of I/O | 600 | | Number of Gates | - | | Voltage - Supply | 0.82V ~ 0.88V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 1517-BBGA, FCBGA | | Supplier Device Package | 1517-FBGA (40x40) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/5sgxma4k3f40c3n | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Page 2 Electrical Characteristics Table 1. Stratix V GX and GS Commercial and Industrial Speed Grade Offering (1), (2), (3) (Part 2 of 2) | Transceiver Speed | | | | Core Spe | ed Grade | | | | |--------------------------|---------------------------------------|-----|-----|----------|----------|-----|--------------------|-----| | Grade | C1 C2, C2L C3 C4 I2, I2L I3, I3L I3YY | | | | | | | | | 3<br>GX channel—8.5 Gbps | _ | Yes | Yes | Yes | _ | Yes | Yes <sup>(4)</sup> | Yes | #### Notes to Table 1: - (1) C = Commercial temperature grade; I = Industrial temperature grade. - (2) Lower number refers to faster speed grade. - (3) C2L, I2L, and I3L speed grades are for low-power devices. - (4) I3YY speed grades can achieve up to 10.3125 Gbps. Table 2 lists the industrial and commercial speed grades for the Stratix V GT devices. Table 2. Stratix V GT Commercial and Industrial Speed Grade Offering (1), (2) | Transacius Crad Crado | | Core Speed Grade | | | | | | | | |----------------------------------------------------|-----|------------------|-----|-----|--|--|--|--|--| | Transceiver Speed Grade | C1 | C2 | 12 | 13 | | | | | | | 2<br>GX channel—12.5 Gbps<br>GT channel—28.05 Gbps | Yes | Yes | _ | _ | | | | | | | 3<br>GX channel—12.5 Gbps<br>GT channel—25.78 Gbps | Yes | Yes | Yes | Yes | | | | | | #### Notes to Table 2: - (1) C = Commercial temperature grade; I = Industrial temperature grade. - (2) Lower number refers to faster speed grade. ### **Absolute Maximum Ratings** Absolute maximum ratings define the maximum operating conditions for Stratix V devices. The values are based on experiments conducted with the devices and theoretical modeling of breakdown and damage mechanisms. The functional operation of the device is not implied for these conditions. Conditions other than those listed in Table 3 may cause permanent damage to the device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse effects on the device. Table 3. Absolute Maximum Ratings for Stratix V Devices (Part 1 of 2) | Symbol | Description | Minimum | Maximum | Unit | |---------------------|------------------------------------------------------------------------|---------|---------|------| | V <sub>CC</sub> | Power supply for core voltage and periphery circuitry | -0.5 | 1.35 | V | | V <sub>CCPT</sub> | Power supply for programmable power technology | -0.5 | 1.8 | V | | V <sub>CCPGM</sub> | Power supply for configuration pins | -0.5 | 3.9 | V | | V <sub>CC_AUX</sub> | Auxiliary supply for the programmable power technology | -0.5 | 3.4 | V | | V <sub>CCBAT</sub> | Battery back-up power supply for design security volatile key register | -0.5 | 3.9 | V | | V <sub>CCPD</sub> | I/O pre-driver power supply | -0.5 | 3.9 | V | | V <sub>CCIO</sub> | I/O power supply | -0.5 | 3.9 | V | Electrical Characteristics Page 13 ## **Internal Weak Pull-Up Resistor** Table 16 lists the weak pull-up resistor values for Stratix V devices. Table 16. Internal Weak Pull-Up Resistor for Stratix V Devices (1), (2) | Symbol | Description | V <sub>CC10</sub> Conditions<br>(V) <sup>(3)</sup> | Value <sup>(4)</sup> | Unit | |-----------------|-------------------------------------------------------------------------------|----------------------------------------------------|----------------------|------| | | | 3.0 ±5% | 25 | kΩ | | | | 2.5 ±5% | 25 | kΩ | | | Value of the I/O pin pull-up resistor before | 1.8 ±5% | 25 | kΩ | | R <sub>PU</sub> | and during configuration, as well as user mode if you enable the programmable | 1.5 ±5% | 25 | kΩ | | | pull-up resistor option. | 1.35 ±5% | 25 | kΩ | | | | 1.25 ±5% | 25 | kΩ | | | | 1.2 ±5% | 25 | kΩ | #### Notes to Table 16: - (1) All I/O pins have an option to enable the weak pull-up resistor except the configuration, test, and JTAG pins. - (2) The internal weak pull-down feature is only available for the JTAG TCK pin. The typical value for this internal weak pull-down resistor is approximately 25 k $\Omega$ . - (3) The pin pull-up resistance values may be lower if an external source drives the pin higher than $V_{\text{CCIO}}$ . - (4) These specifications are valid with a ±10% tolerance to cover changes over PVT. # I/O Standard Specifications Table 17 through Table 22 list the input voltage ( $V_{IH}$ and $V_{IL}$ ), output voltage ( $V_{OH}$ and $V_{OL}$ ), and current drive characteristics ( $I_{OH}$ and $I_{OL}$ ) for various I/O standards supported by Stratix V devices. These tables also show the Stratix V device family I/O standard specifications. The $V_{OL}$ and $V_{OH}$ values are valid at the corresponding $I_{OH}$ and $I_{OL}$ , respectively. For an explanation of the terms used in Table 17 through Table 22, refer to "Glossary" on page 65. For tolerance calculations across all SSTL and HSTL I/O standards, refer to Altera knowledge base solution rd07262012\_486. Table 17. Single-Ended I/O Standards for Stratix V Devices | I/O | | V <sub>CCIO</sub> (V) | | VII | _(V) | V <sub>IH</sub> | (V) | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) | I <sub>OL</sub> | I <sub>OH</sub> | |----------|-------|-----------------------|-------|------|-----------------------------|-----------------------------|-------------------------|-----------------------------|-----------------------------|-----------------|-----------------| | Standard | Min | Тур | Max | Min | Max | Min | Max | Max | Min | (mĀ) | (mA) | | LVTTL | 2.85 | 3 | 3.15 | -0.3 | 0.8 | 1.7 | 3.6 | 0.4 | 2.4 | 2 | -2 | | LVCMOS | 2.85 | 3 | 3.15 | -0.3 | 0.8 | 1.7 | 3.6 | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | 2.5 V | 2.375 | 2.5 | 2.625 | -0.3 | 0.7 | 1.7 | 3.6 | 0.4 | 2 | 1 | -1 | | 1.8 V | 1.71 | 1.8 | 1.89 | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.45 | V <sub>CCIO</sub> –<br>0.45 | 2 | -2 | | 1.5 V | 1.425 | 1.5 | 1.575 | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.25 *<br>V <sub>CCIO</sub> | 0.75 *<br>V <sub>CCIO</sub> | 2 | -2 | | 1.2 V | 1.14 | 1.2 | 1.26 | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.25 *<br>V <sub>CCIO</sub> | 0.75 *<br>V <sub>CCIO</sub> | 2 | -2 | Page 14 Electrical Characteristics Table 18. Single-Ended SSTL, HSTL, and HSUL I/O Reference Voltage Specifications for Stratix V Devices | I/O Standard | | V <sub>CCIO</sub> (V) | | | V <sub>REF</sub> (V) | | | V <sub>TT</sub> (V) | | |-------------------------|-------|-----------------------|-------|-----------------------------|-------------------------|-----------------------------|-----------------------------|----------------------------|-----------------------------| | I/O Standard | Min | Тур | Max | Min | Тур | Max | Min | Тур | Мах | | SSTL-2<br>Class I, II | 2.375 | 2.5 | 2.625 | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | V <sub>REF</sub> – 0.04 | $V_{REF}$ | V <sub>REF</sub> + 0.04 | | SSTL-18<br>Class I, II | 1.71 | 1.8 | 1.89 | 0.833 | 0.9 | 0.969 | V <sub>REF</sub> – 0.04 | V <sub>REF</sub> | V <sub>REF</sub> + 0.04 | | SSTL-15<br>Class I, II | 1.425 | 1.5 | 1.575 | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | 0.49 *<br>V <sub>CCIO</sub> | 0.5 *<br>VCCIO | 0.51 *<br>V <sub>CCIO</sub> | | SSTL-135<br>Class I, II | 1.283 | 1.35 | 1.418 | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | 0.49 *<br>V <sub>CCIO</sub> | 0.5 *<br>V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | | SSTL-125<br>Class I, II | 1.19 | 1.25 | 1.26 | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | 0.49 *<br>V <sub>CCIO</sub> | 0.5 *<br>VCCIO | 0.51 *<br>V <sub>CCIO</sub> | | SSTL-12<br>Class I, II | 1.14 | 1.20 | 1.26 | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | 0.49 *<br>V <sub>CCIO</sub> | 0.5 *<br>VCCIO | 0.51 *<br>V <sub>CCIO</sub> | | HSTL-18<br>Class I, II | 1.71 | 1.8 | 1.89 | 0.85 | 0.9 | 0.95 | _ | V <sub>CCIO</sub> /2 | _ | | HSTL-15<br>Class I, II | 1.425 | 1.5 | 1.575 | 0.68 | 0.75 | 0.9 | _ | V <sub>CCIO</sub> /2 | _ | | HSTL-12<br>Class I, II | 1.14 | 1.2 | 1.26 | 0.47 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.53 *<br>V <sub>CCIO</sub> | _ | V <sub>CCIO</sub> /2 | _ | | HSUL-12 | 1.14 | 1.2 | 1.3 | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | _ | _ | _ | Table 19. Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications for Stratix V Devices (Part 1 of 2) | I/O Standard | V <sub>IL(D(</sub> | ; <sub>)</sub> (V) | V <sub>IH(D</sub> | <sub>C)</sub> (V) | V <sub>IL(AC)</sub> (V) | V <sub>IH(AC)</sub> (V) | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) | I (mA) | I <sub>oh</sub> | |-------------------------|--------------------|--------------------------|--------------------------|-------------------------|----------------------------|--------------------------|----------------------------|----------------------------|----------------------|-----------------| | i/U Stanuaru | Min | Max | Min | Max | Max | Min | Max | Min | I <sub>ol</sub> (mA) | (mA) | | SSTL-2<br>Class I | -0.3 | V <sub>REF</sub> – 0.15 | V <sub>REF</sub> + 0.15 | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> –<br>0.31 | V <sub>REF</sub> + 0.31 | V <sub>TT</sub> – 0.608 | V <sub>TT</sub> + 0.608 | 8.1 | -8.1 | | SSTL-2<br>Class II | -0.3 | V <sub>REF</sub> – 0.15 | V <sub>REF</sub> + 0.15 | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> – 0.31 | V <sub>REF</sub> + 0.31 | V <sub>TT</sub> – 0.81 | V <sub>TT</sub> + 0.81 | 16.2 | -16.2 | | SSTL-18<br>Class I | -0.3 | V <sub>REF</sub> – 0.125 | V <sub>REF</sub> + 0.125 | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> – 0.25 | V <sub>REF</sub> + 0.25 | V <sub>TT</sub> – 0.603 | V <sub>TT</sub> + 0.603 | 6.7 | -6.7 | | SSTL-18<br>Class II | -0.3 | V <sub>REF</sub> – 0.125 | V <sub>REF</sub> + 0.125 | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> –<br>0.25 | V <sub>REF</sub> + 0.25 | 0.28 | V <sub>CCIO</sub> - 0.28 | 13.4 | -13.4 | | SSTL-15<br>Class I | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> – 0.175 | V <sub>REF</sub> + 0.175 | 0.2 *<br>V <sub>CCIO</sub> | 0.8 *<br>V <sub>CCIO</sub> | 8 | -8 | | SSTL-15<br>Class II | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> – 0.175 | V <sub>REF</sub> + 0.175 | 0.2 *<br>V <sub>CCIO</sub> | 0.8 *<br>V <sub>CCIO</sub> | 16 | -16 | | SSTL-135<br>Class I, II | _ | V <sub>REF</sub> – 0.09 | V <sub>REF</sub> + 0.09 | _ | V <sub>REF</sub> –<br>0.16 | V <sub>REF</sub> + 0.16 | 0.2 *<br>V <sub>CCIO</sub> | 0.8 *<br>V <sub>CCIO</sub> | _ | _ | | SSTL-125<br>Class I, II | _ | V <sub>REF</sub> – 0.85 | V <sub>REF</sub> + 0.85 | _ | V <sub>REF</sub> –<br>0.15 | V <sub>REF</sub> + 0.15 | 0.2 *<br>V <sub>CCIO</sub> | 0.8 *<br>V <sub>CCIO</sub> | _ | _ | | SSTL-12<br>Class I, II | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> –<br>0.15 | V <sub>REF</sub> + 0.15 | 0.2 *<br>V <sub>CCIO</sub> | 0.8 *<br>V <sub>CCIO</sub> | _ | _ | Page 22 Switching Characteristics Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 5 of 7) | Symbol/ | Conditions | Tra | nsceive<br>Grade | r Speed<br>1 | Trai | Transceiver Speed<br>Grade 2 | | | nsceive<br>Grade | r Speed<br>3 | Unit | |-----------------------------------------------------------------------|---------------------------------------------------|-----|------------------|--------------|------|------------------------------|-------------|-----|------------------|--------------------------|------| | Description | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | | DC Gain<br>Setting = 0 | _ | 0 | _ | _ | 0 | _ | _ | 0 | _ | dB | | | DC Gain<br>Setting = 1 | _ | 2 | _ | _ | 2 | _ | _ | 2 | _ | dB | | Programmable<br>DC gain | DC Gain<br>Setting = 2 | | 4 | _ | _ | 4 | | _ | 4 | _ | dB | | | DC Gain<br>Setting = 3 | | 6 | | _ | 6 | _ | _ | 6 | _ | dB | | | DC Gain<br>Setting = 4 | _ | 8 | | _ | 8 | | _ | 8 | _ | dB | | Transmitter | | | | | | | | | | | | | Supported I/O<br>Standards | _ | | | | - | 1.4-V ar | nd 1.5-V PC | ML | | | | | Data rate<br>(Standard PCS) | _ | 600 | _ | 12200 | 600 | | 12200 | 600 | _ | 8500/<br>10312.5<br>(24) | Mbps | | Data rate<br>(10G PCS) | _ | 600 | _ | 14100 | 600 | _ | 12500 | 600 | _ | 8500/<br>10312.5<br>(24) | Mbps | | | 85-Ω<br>setting | _ | 85 ± 20% | _ | _ | 85 ± 20% | _ | _ | 85 ± 20% | _ | Ω | | Differential on- | 100-Ω<br>setting | | 100<br>±<br>20% | _ | _ | 100<br>±<br>20% | | _ | 100<br>±<br>20% | _ | Ω | | chip termination resistors | 120-Ω<br>setting | _ | 120<br>±<br>20% | _ | _ | 120<br>±<br>20% | _ | _ | 120<br>±<br>20% | _ | Ω | | | 150-Ω<br>setting | _ | 150<br>±<br>20% | _ | _ | 150<br>±<br>20% | _ | _ | 150<br>±<br>20% | _ | Ω | | V <sub>OCM</sub> (AC coupled) | 0.65-V<br>setting | _ | 650 | _ | _ | 650 | _ | _ | 650 | _ | mV | | V <sub>OCM</sub> (DC coupled) | _ | _ | 650 | _ | _ | 650 | _ | _ | 650 | _ | mV | | Rise time (7) | 20% to 80% | 30 | _ | 160 | 30 | _ | 160 | 30 | | 160 | ps | | Fall time <sup>(7)</sup> | 80% to 20% | 30 | _ | 160 | 30 | | 160 | 30 | _ | 160 | ps | | Intra-differential<br>pair skew | Tx V <sub>CM</sub> = 0.5 V and slew rate of 15 ps | _ | _ | 15 | _ | _ | 15 | _ | _ | 15 | ps | | Intra-transceiver<br>block transmitter<br>channel-to-<br>channel skew | x6 PMA<br>bonded mode | _ | _ | 120 | _ | _ | 120 | _ | _ | 120 | ps | Table 26 shows the approximate maximum data rate using the 10G PCS. Table 26. Stratix V 10G PCS Approximate Maximum Data Rate (1) | Mode <sup>(2)</sup> | Transceiver | PMA Width | 64 | 40 | 40 | 40 | 32 | 32 | | | |---------------------|-------------|------------------------------------------|------------------------------|----------|--------|---------|----------|------|--|--| | Widue (2) | Speed Grade | PCS Width | 64 | 64 66/67 | | 40 | 64/66/67 | 32 | | | | | 1 | C1, C2, C2L, I2, I2L<br>core speed grade | 14.1 | 14.1 | 10.69 | 14.1 | 13.6 | 13.6 | | | | | 2 | C1, C2, C2L, I2, I2L<br>core speed grade | 12.5 | 12.5 | 10.69 | 12.5 | 12.5 | 12.5 | | | | | ۷ | C3, I3, I3L<br>core speed grade | 12.5 12.5 10.69 12.5 10.88 1 | | | | | | | | | FIFO or<br>Register | | C1, C2, C2L, I2, I2L<br>core speed grade | | | | | | | | | | | 2 | C3, I3, I3L<br>core speed grade | 8.5 Gbps | | | | | | | | | | 3 | C4, I4<br>core speed grade | | | | | | | | | | | | I3YY<br>core speed grade | | | 10.312 | 25 Gbps | | | | | #### Notes to Table 26: <sup>(1)</sup> The maximum data rate is in Gbps. <sup>(2)</sup> The Phase Compensation FIFO can be configured in FIFO mode or register mode. In the FIFO mode, the pointers are not fixed, and the latency can vary. In the register mode the pointers are fixed for low latency. Table 28. Transceiver Specifications for Stratix V GT Devices (Part 2 of 5) $^{(1)}$ | Symbol/ | Conditions | S | Transceive<br>peed Grade | | | Transceive<br>Deed Grade | | Unit | |------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|--------|--------------------------|--------------|--------------|--------------------------|-------------|----------| | Description | | Min | Тур | Max | Min | Тур | Max | 1 | | | 100 Hz | _ | _ | -70 | _ | _ | -70 | | | Transmitter REFCLK | 1 kHz | _ | _ | -90 | | _ | -90 | | | Phase Noise (622 | 10 kHz | _ | _ | -100 | _ | _ | -100 | dBc/Hz | | MHz) <sup>(18)</sup> | 100 kHz | _ | _ | -110 | _ | _ | -110 | | | | ≥1 MHz | | _ | -120 | _ | | -120 | 1 | | Transmitter REFCLK<br>Phase Jitter (100<br>MHz) <sup>(15)</sup> | 10 kHz to<br>1.5 MHz<br>(PCle) | _ | _ | 3 | _ | _ | 3 | ps (rms) | | RREF (17) | _ | _ | 1800<br>± 1% | _ | _ | 1800<br>± 1% | _ | Ω | | Transceiver Clocks | | | | | | | | | | fixedclk clock<br>frequency | PCIe<br>Receiver<br>Detect | _ | 100 or<br>125 | _ | _ | 100 or<br>125 | _ | MHz | | Reconfiguration clock<br>(mgmt_clk_clk)<br>frequency | | 100 | _ | 125 | 100 | | 125 | MHz | | Receiver | | | | | | | | | | Supported I/O<br>Standards | _ | | 1.4-V PCML | , 1.5-V PCML | _, 2.5-V PCI | ML, LVPEC | L, and LVDS | 6 | | Data rate<br>(Standard PCS) (21) | GX channels | 600 | _ | 8500 | 600 | _ | 8500 | Mbps | | Data rate<br>(10G PCS) (21) | GX channels | 600 | _ | 12,500 | 600 | _ | 12,500 | Mbps | | Data rate | GT channels | 19,600 | _ | 28,050 | 19,600 | _ | 25,780 | Mbps | | Absolute V <sub>MAX</sub> for a receiver pin <sup>(3)</sup> | GT channels | _ | _ | 1.2 | | _ | 1.2 | V | | Absolute V <sub>MIN</sub> for a receiver pin | GT channels | -0.4 | _ | _ | -0.4 | _ | _ | V | | Maximum peak-to-peak | GT channels | | _ | 1.6 | _ | | 1.6 | V | | differential input<br>voltage V <sub>ID</sub> (diff p-p)<br>before device<br>configuration <sup>(20)</sup> | GX channels | | | | (8) | | | | | | GT channels | | | | | | | | | Maximum peak-to-peak differential input voltage V <sub>ID</sub> (diff p-p) after device configuration (16), (20) | $V_{CCR\_GTB} = 1.05 \text{ V} $ $(V_{ICM} = 0.65 \text{ V})$ | _ | _ | 2.2 | _ | _ | 2.2 | V | | oomiguration ', ' / | GX channels | | | <u> </u> | (8) | | • | • | | Minimum differential | GT channels | 200 | _ | _ | 200 | | _ | mV | | eye opening at receiver serial input pins <sup>(4)</sup> , <sup>(20)</sup> | GX channels | | | | (8) | | | | Page 32 Switching Characteristics Table 28. Transceiver Specifications for Stratix V GT Devices (Part 3 of 5) $^{(1)}$ | Symbol/ | Conditions | | Transceiver<br>Speed Grade | | | Transceive<br>peed Grade | | Unit | |-----------------------------------------------------------|----------------------------------|-----|----------------------------|--------|-------------|--------------------------|--------|-------| | Description | | Min | Тур | Max | Min | Тур | Max | | | Differential on-chip termination resistors (7) | GT channels | _ | 100 | _ | _ | 100 | _ | Ω | | | 85-Ω setting | _ | 85 ± 30% | _ | _ | 85<br>± 30% | _ | Ω | | Differential on-chip termination resistors | 100-Ω<br>setting | _ | 100<br>± 30% | _ | _ | 100<br>± 30% | _ | Ω | | for GX channels (19) | 120-Ω<br>setting | _ | 120<br>± 30% | _ | _ | 120<br>± 30% | _ | Ω | | | 150-Ω<br>setting | _ | 150<br>± 30% | _ | _ | 150<br>± 30% | _ | Ω | | V <sub>ICM</sub> (AC coupled) | GT channels | _ | 650 | _ | _ | 650 | _ | mV | | | VCCR_GXB =<br>0.85 V or<br>0.9 V | _ | 600 | _ | _ | 600 | _ | mV | | VICM (AC and DC coupled) for GX Channels | VCCR_GXB = 1.0 V full bandwidth | _ | 700 | _ | _ | 700 | _ | mV | | | VCCR_GXB = 1.0 V half bandwidth | _ | 750 | _ | _ | 750 | _ | mV | | t <sub>LTR</sub> <sup>(9)</sup> | _ | _ | _ | 10 | _ | _ | 10 | μs | | t <sub>LTD</sub> <sup>(10)</sup> | _ | 4 | _ | _ | 4 | _ | _ | μs | | t <sub>LTD_manual</sub> (11) | | 4 | _ | _ | 4 | _ | _ | μs | | t <sub>LTR_LTD_manual</sub> (12) | | 15 | _ | _ | 15 | _ | _ | μs | | Run Length | GT channels | _ | _ | 72 | _ | _ | 72 | CID | | nuii Leiigiii | GX channels | | | | (8) | | | | | CDR PPM | GT channels | _ | _ | 1000 | _ | _ | 1000 | ± PPM | | ODITITIVI | GX channels | | | | (8) | | | | | Programmable | GT channels | _ | _ | 14 | _ | _ | 14 | dB | | equalization<br>(AC Gain) <sup>(5)</sup> | GX channels | | | | (8) | | | | | Programmable | GT channels | _ | _ | 7.5 | _ | _ | 7.5 | dB | | DC gain <sup>(6)</sup> | GX channels | | | | (8) | | | | | Differential on-chip termination resistors <sup>(7)</sup> | GT channels | | 100 | _ | _ | 100 | _ | Ω | | Transmitter | · ' | | • | | | • | • | | | Supported I/O<br>Standards | _ | | | 1.4-V | and 1.5-V F | PCML | | | | Data rate<br>(Standard PCS) | GX channels | 600 | _ | 8500 | 600 | _ | 8500 | Mbps | | Data rate<br>(10G PCS) | GX channels | 600 | _ | 12,500 | 600 | | 12,500 | Mbps | Page 34 Switching Characteristics Table 28. Transceiver Specifications for Stratix V GT Devices (Part 5 of 5) (1) | Symbol/ Description Conditions | | | Transceiver<br>Speed Grade 2 | | | Transceiver<br>Speed Grade 3 | | | |--------------------------------|---|-----|------------------------------|-----|-----|------------------------------|-----|----| | Description | | Min | Тур | Max | Min | Тур | Max | | | t <sub>pll_lock</sub> (14) | _ | _ | _ | 10 | _ | _ | 10 | μs | #### Notes to Table 28: - (1) Speed grades shown refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the *Stratix V Device Overview*. - (2) The reference clock common mode voltage is equal to the VCCR\_GXB power supply level. - (3) The device cannot tolerate prolonged operation at this absolute maximum. - (4) The differential eye opening specification at the receiver input pins assumes that receiver equalization is disabled. If you enable receiver equalization, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level. - (5) Refer to Figure 5 for the GT channel AC gain curves. The total effective AC gain is the AC gain minus the DC gain. - (6) Refer to Figure 6 for the GT channel DC gain curves. - (7) CFP2 optical modules require the host interface to have the receiver data pins differentially terminated with 100 Ω. The internal OCT feature is available after the Stratix V FPGA configuration is completed. Altera recommends that FPGA configuration is completed before inserting the optical module. Otherwise, minimize unnecessary removal and insertion with unconfigured devices. - (8) Specifications for this parameter are the same as for Stratix V GX and GS devices. See Table 23 for specifications. - (9) t<sub>LTB</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset. - (10) tLTD is time required for the receiver CDR to start recovering valid data after the rx is lockedtodata signal goes high. - (11) t<sub>LTD\_manual</sub> is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode. - (12) t<sub>LTR\_LTD\_manual</sub> is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode. - (13) tpll powerdown is the PLL powerdown minimum pulse width. - (14) tpll lock is the time required for the transmitter CMU/ATX PLL to lock to the input reference clock frequency after coming out of reset. - (15) To calculate the REFCLK rms phase jitter requirement for PCle at reference clock frequencies other than 100 MHz, use the following formula: REFCLK rms phase jitter at f(MHz) = REFCLK rms phase jitter at 100 MHz × 100/f. - (16) The maximum peak to peak differential input voltage V<sub>ID</sub> after device configuration is equal to 4 × (absolute V<sub>MAX</sub> for receiver pin V<sub>ICM</sub>). - (17) For ES devices, RREF is 2000 $\Omega$ ±1%. - (18) To calculate the REFCLK phase noise requirement at frequencies other than 622 MHz, use the following formula: REFCLK phase noise at f(MHz) = REFCLK phase noise at 622 MHz + 20\*log(f/622). - (19) SFP/+ optical modules require the host interface to have RD+/- differentially terminated with 100 Ω. The internal OCT feature is available after the Stratix V FPGA configuration is completed. Altera recommends that FPGA configuration is completed before inserting the optical module. Otherwise, minimize unnecessary removal and insertion with unconfigured devices. - (20) Refer to Figure 4. - (21) For oversampling design to support data rates less than the minimum specification, the CDR needs to be in LTR mode only. - (22) This supply follows VCCR\_GXB for both GX and GT channels. - (23) When you use fPLL as a TXPLL of the transceiver. Table 29 shows the $\ensuremath{V_{\text{OD}}}$ settings for the GT channel. Table 29. Typical $\text{V}_{\text{0D}}$ Setting for GT Channel, TX Termination = 100 $\Omega$ | Symbol | V <sub>op</sub> Setting | V <sub>op</sub> Value (mV) | |-------------------------------------------------------------------------|-------------------------|----------------------------| | | 0 | 0 | | | 1 | 200 | | V differential peak to peak tunical (1) | 2 | 400 | | <b>V</b> <sub>OD</sub> differential peak to peak typical <sup>(1)</sup> | 3 | 600 | | | 4 | 800 | | | 5 | 1000 | #### Note: (1) Refer to Figure 4. Page 36 Switching Characteristics Figure 4 shows the differential transmitter output waveform. Figure 4. Differential Transmitter/Receiver Output/Input Waveform Figure 5 shows the Stratix V AC gain curves for GT channels. Figure 5. AC Gain Curves for GT Channels Figure 6 shows the Stratix V DC gain curves for GT channels. ### Figure 6. DC Gain Curves for GT Channels ### **Transceiver Characterization** This section summarizes the Stratix V transceiver characterization results for compliance with the following protocols: - Interlaken - 40G (XLAUI)/100G (CAUI) - 10GBase-KR - QSGMII - XAUI - SFI - Gigabit Ethernet (Gbe / GIGE) - SPAUI - Serial Rapid IO (SRIO) - CPRI - OBSAI - Hyper Transport (HT) - SATA - SAS - CEI Table 33. Memory Block Performance Specifications for Stratix V Devices (1), (2) (Part 2 of 2) | | | Resour | ces Used | | | Pe | erforman | ce | | | | |---------------|-----------------------------------------------------------------------------------------------------------|--------|----------|-----|------------|-----|----------|---------|---------------------|-----|------| | Memory | Mode | ALUTS | Memory | C1 | C2,<br>C2L | C3 | C4 | 12, 12L | 13,<br>13L,<br>13YY | 14 | Unit | | | Single-port, all supported widths | 0 | 1 | 700 | 700 | 650 | 550 | 700 | 500 | 450 | MHz | | | Simple dual-port, all supported widths | 0 | 1 | 700 | 700 | 650 | 550 | 700 | 500 | 450 | MHz | | | Simple dual-port with<br>the read-during-write<br>option set to <b>Old Data</b> ,<br>all supported widths | 0 | 1 | 525 | 525 | 455 | 400 | 525 | 455 | 400 | MHz | | M20K<br>Block | Simple dual-port with ECC enabled, 512 × 32 | 0 | 1 | 450 | 450 | 400 | 350 | 450 | 400 | 350 | MHz | | | Simple dual-port with ECC and optional pipeline registers enabled, 512 × 32 | 0 | 1 | 600 | 600 | 500 | 450 | 600 | 500 | 450 | MHz | | | True dual port, all supported widths | 0 | 1 | 700 | 700 | 650 | 550 | 700 | 500 | 450 | MHz | | | ROM, all supported widths | 0 | 1 | 700 | 700 | 650 | 550 | 700 | 500 | 450 | MHz | #### Notes to Table 33: # **Temperature Sensing Diode Specifications** Table 34 lists the internal TSD specification. **Table 34. Internal Temperature Sensing Diode Specification** | Tei | mperature<br>Range | Accuracy | Offset<br>Calibrated<br>Option | Sampling Rate | Conversion<br>Time | Resolution | Minimum<br>Resolution<br>with no<br>Missing Codes | |------|--------------------|----------|--------------------------------|----------------|--------------------|------------|---------------------------------------------------| | -40° | °C to 100°C | ±8°C | No | 1 MHz, 500 KHz | < 100 ms | 8 bits | 8 bits | Table 35 lists the specifications for the Stratix V external temperature sensing diode. Table 35. External Temperature Sensing Diode Specifications for Stratix V Devices | Description | Min | Тур | Max | Unit | |------------------------------------------|-------|-------|-------|------| | I <sub>bias</sub> , diode source current | 8 | _ | 200 | μΑ | | V <sub>bias,</sub> voltage across diode | 0.3 | _ | 0.9 | V | | Series resistance | _ | _ | <1 | Ω | | Diode ideality factor | 1.006 | 1.008 | 1.010 | _ | <sup>(1)</sup> To achieve the maximum memory block performance, use a memory block clock that comes through global clock routing from an on-chip PLL set to **50%** output duty cycle. Use the Quartus II software to report timing for this and other memory block clocking schemes. <sup>(2)</sup> When you use the error detection cyclical redundancy check (CRC) feature, there is no degradation in F<sub>MAX</sub>. <sup>(3)</sup> The F<sub>MAX</sub> specification is only achievable with Fitter options, **MLAB Implementation In 16-Bit Deep Mode** enabled. Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 4 of 4) | Cumbal | Conditions | | C1 | | C2, | C2L, I | 2, I2L | C3, | I3, I3I | ., I3YY | | C4,I | 4 | Unit | |-------------------------------|--------------------------------------------------|-----|-----|-----------|-----|--------|-----------|-----|---------|-----------|-----|------|-----------|----------| | Symbol | Conuntions | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | | SERDES factor J<br>= 3 to 10 | (6) | _ | (8) | (6) | | (8) | (6) | | (8) | (6) | _ | (8) | Mbps | | f <sub>HSDR</sub> (data rate) | SERDES factor J<br>= 2,<br>uses DDR<br>Registers | (6) | | (7) | (6) | | (7) | (6) | | (7) | (6) | | (7) | Mbps | | | SERDES factor J<br>= 1,<br>uses SDR<br>Register | (6) | _ | (7) | (6) | _ | (7) | (6) | _ | (7) | (6) | _ | (7) | Mbps | | DPA Mode | | | | | | | | | | | | | | | | DPA run<br>length | _ | _ | _ | 1000<br>0 | _ | | 1000<br>0 | _ | | 1000<br>0 | _ | _ | 1000<br>0 | UI | | Soft CDR mode | • | | | | | | | | | | | | | | | Soft-CDR<br>PPM<br>tolerance | _ | _ | _ | 300 | _ | _ | 300 | _ | _ | 300 | _ | _ | 300 | ±<br>PPM | | Non DPA Mode | Non DPA Mode | | | | | | | | | | | | | | | Sampling<br>Window | _ | _ | _ | 300 | _ | | 300 | _ | | 300 | _ | _ | 300 | ps | #### Notes to Table 36: - (1) When J = 3 to 10, use the serializer/deserializer (SERDES) block. - (2) When J = 1 or 2, bypass the SERDES block. - (3) This only applies to DPA and soft-CDR modes. - (4) Clock Boost Factor (W) is the ratio between the input data rate to the input clock rate. - (5) This is achieved by using the **LVDS** clock network. - (6) The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate. - (7) The maximum ideal frequency is the SERDES factor (J) x the PLL maximum output frequency (fOUT) provided you can close the design timing and the signal integrity simulation is clean. - (8) You can estimate the achievable maximum data rate for non-DPA mode by performing link timing closure analysis. You must consider the board skew margin, transmitter delay margin, and receiver sampling margin to determine the maximum data rate supported. - (9) If the receiver with DPA enabled and transmitter are using shared PLLs, the minimum data rate is 150 Mbps. - (10) You must calculate the leftover timing margin in the receiver by performing link timing closure analysis. You must consider the board skew margin, transmitter channel-to-channel skew, and receiver sampling margin to determine leftover timing margin. - (11) The F<sub>MAX</sub> specification is based on the fast clock used for serial data. The interface F<sub>MAX</sub> is also dependent on the parallel clock domain which is design-dependent and requires timing analysis. - (12) Stratix V RX LVDS will need DPA. For Stratix V TX LVDS, the receiver side component must have DPA. - (13) Stratix V LVDS serialization and de-serialization factor needs to be x4 and above. - (14) Requires package skew compensation with PCB trace length. - (15) Do not mix single-ended I/O buffer within LVDS I/O bank. - (16) Chip-to-chip communication only with a maximum load of 5 pF. - (17) When using True LVDS RX channels for emulated LVDS TX channel, only serialization factors 1 and 2 are supported. Configuration Specification Page 55 Table 48. Minimum Configuration Time Estimation for Stratix V Devices | | Member | | Active Serial (1) | ) | Fast Passive Parallel (2) | | | | |---------|--------|-------|-------------------|------------------------|---------------------------|------------|------------------------|--| | Variant | Code | Width | DCLK (MHz) | Min Config<br>Time (s) | Width | DCLK (MHz) | Min Config<br>Time (s) | | | | D3 | 4 | 100 | 0.344 | 32 | 100 | 0.043 | | | | D4 | 4 | 100 | 0.534 | 32 | 100 | 0.067 | | | GS | | 4 | 100 | 0.344 | 32 | 100 | 0.043 | | | us<br> | D5 | 4 | 100 | 0.534 | 32 | 100 | 0.067 | | | | D6 | 4 | 100 | 0.741 | 32 | 100 | 0.093 | | | | D8 | 4 | 100 | 0.741 | 32 | 100 | 0.093 | | | E - | E9 | 4 | 100 | 0.857 | 32 | 100 | 0.107 | | | | EB | 4 | 100 | 0.857 | 32 | 100 | 0.107 | | #### Notes to Table 48: # **Fast Passive Parallel Configuration Timing** This section describes the fast passive parallel (FPP) configuration timing parameters for Stratix V devices. # DCLK-to-DATA[] Ratio for FPP Configuration FPP configuration requires a different DCLK-to-DATA[] ratio when you enable the design security, decompression, or both features. Table 49 lists the DCLK-to-DATA[] ratio for each combination. Table 49. DCLK-to-DATA[] Ratio (1) (Part 1 of 2) | Configuration<br>Scheme | Decompression | Design Security | DCLK-to-DATA[]<br>Ratio | |-------------------------|---------------|-----------------|-------------------------| | | Disabled | Disabled | 1 | | FPP ×8 | Disabled | Enabled | 1 | | FFF XO | Enabled | Disabled | 2 | | | Enabled | Enabled | 2 | | | Disabled | Disabled | 1 | | FPP ×16 | Disabled | Enabled | 2 | | ITT XIU | Enabled | Disabled | 4 | | | Enabled | Enabled | 4 | <sup>(1)</sup> DCLK frequency of 100 MHz using external CLKUSR. <sup>(2)</sup> Max FPGA FPP bandwidth may exceed bandwidth available from some external storage or control logic. Page 58 Configuration Specification Table 50 lists the timing parameters for Stratix V devices for FPP configuration when the DCLK-to-DATA[] ratio is 1. Table 50. FPP Timing Parameters for Stratix V Devices (1) | Symbol | Parameter | Minimum | Maximum | Units | |------------------------|---------------------------------------------------|------------------------------------------------------------|----------------------|-------| | t <sub>CF2CD</sub> | nCONFIG low to CONF_DONE low | _ | 600 | ns | | t <sub>CF2ST0</sub> | nconfig low to nstatus low | _ | 600 | ns | | t <sub>CFG</sub> | nCONFIG low pulse width | 2 | _ | μS | | t <sub>STATUS</sub> | nstatus low pulse width | 268 | 1,506 <sup>(2)</sup> | μ\$ | | t <sub>CF2ST1</sub> | nCONFIG high to nSTATUS high | _ | 1,506 <sup>(3)</sup> | μ\$ | | t <sub>CF2CK</sub> (6) | nCONFIG high to first rising edge on DCLK | 1,506 | _ | μ\$ | | t <sub>ST2CK</sub> (6) | nSTATUS high to first rising edge of DCLK | 2 | _ | μ\$ | | t <sub>DSU</sub> | DATA[] setup time before rising edge on DCLK | 5.5 | _ | ns | | t <sub>DH</sub> | DATA[] hold time after rising edge on DCLK | 0 | _ | ns | | t <sub>CH</sub> | DCLK high time | $0.45 \times 1/f_{MAX}$ | _ | S | | t <sub>CL</sub> | DCLK low time | $0.45 \times 1/f_{MAX}$ | _ | S | | t <sub>CLK</sub> | DCLK period | 1/f <sub>MAX</sub> | _ | S | | f | DCLK frequency (FPP ×8/×16) | _ | 125 | MHz | | f <sub>MAX</sub> | DCLK frequency (FPP ×32) | _ | 100 | MHz | | t <sub>CD2UM</sub> | CONF_DONE high to user mode (4) | 175 | 437 | μS | | + | GOVER DOVER high to GUVERN anabled | 4 × maximum | | | | t <sub>CD2CU</sub> | CONF_DONE high to CLKUSR enabled | DCLK period | _ | _ | | t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | t <sub>CD2CU</sub> + (8576 × CLKUSR period) <sup>(5)</sup> | _ | _ | #### Notes to Table 50: - (1) Use these timing parameters when the decompression and design security features are disabled. - (2) This value is applicable if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width. - (3) This value is applicable if you do not delay configuration by externally holding the nstatus low. - (4) The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device. - (5) To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the Initialization section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter. - (6) If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification. # FPP Configuration Timing when DCLK-to-DATA [] > 1 Figure 13 shows the timing waveform for FPP configuration when using a MAX II device, MAX V device, or microprocessor as an external host. This waveform shows timing when the DCLK-to-DATA [] ratio is more than 1. Configuration Specification Page 59 Figure 13. FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is >1 (1), (2) #### Notes to Figure 13: - (1) Use this timing waveform and parameters when the DCLK-to-DATA [] ratio is >1. To find out the DCLK-to-DATA [] ratio for your system, refer to Table 49 on page 55. - (2) The beginning of this waveform shows the device in user mode. In user mode, nconfig, nstatus, and conf\_done are at logic high levels. When nconfig is pulled low, a reconfiguration cycle begins. - (3) After power-up, the Stratix V device holds nSTATUS low for the time as specified by the POR delay. - (4) After power-up, before and during configuration, CONF DONE is low. - (5) Do not leave DCLK floating after configuration. You can drive it high or low, whichever is more convenient. - (6) "r" denotes the DCLK-to-DATA[] ratio. For the DCLK-to-DATA[] ratio based on the decompression and the design security feature enable settings, refer to Table 49 on page 55. - (7) If needed, pause DCLK by holding it low. When DCLK restarts, the external host must provide data on the DATA [31..0] pins prior to sending the first DCLK rising edge. - (8) To ensure a successful configuration, send the entire configuration data to the Stratix V device. CONF\_DONE is released high after the Stratix V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode. - (9) After the option bit to enable the INIT DONE pin is configured into the device, the INIT DONE goes low. Configuration Specification Page 61 # **Active Serial Configuration Timing** Table 52 lists the DCLK frequency specification in the AS configuration scheme. Table 52. DCLK Frequency Specification in the AS Configuration Scheme (1), (2) | Minimum | Typical | Maximum | Unit | |---------|---------|---------|------| | 5.3 | 7.9 | 12.5 | MHz | | 10.6 | 15.7 | 25.0 | MHz | | 21.3 | 31.4 | 50.0 | MHz | | 42.6 | 62.9 | 100.0 | MHz | #### Notes to Table 52: - (1) This applies to the DCLK frequency specification when using the internal oscillator as the configuration clock source. - (2) The AS multi-device configuration scheme does not support DCLK frequency of 100 MHz. Figure 14 shows the single-device configuration setup for an AS ×1 mode. Figure 14. AS Configuration Timing ### Notes to Figure 14: - (1) If you are using AS ×4 mode, this signal represents the AS\_DATA [3..0] and EPCQ sends in 4-bits of data for each DCLK cycle. - (2) The initialization clock can be from internal oscillator or ${\tt CLKUSR}$ pin. - (3) After the option bit to enable the $INIT_DONE$ pin is configured into the device, the $INIT_DONE$ goes low. Table 53 lists the timing parameters for AS $\times 1$ and AS $\times 4$ configurations in Stratix V devices. Table 53. AS Timing Parameters for AS $\times$ 1 and AS $\times$ 4 Configurations in Stratix V Devices (1), (2) (Part 1 of 2) | Symbol | Parameter | Minimum | Maximum | Units | |-----------------|---------------------------------------------|---------|---------|-------| | t <sub>CO</sub> | DCLK falling edge to AS_DATAO/ASDO output | _ | 2 | ns | | t <sub>SU</sub> | Data setup time before falling edge on DCLK | 1.5 | _ | ns | | t <sub>H</sub> | Data hold time after falling edge on DCLK | 0 | _ | ns | Glossary Page 67 Table 60. Glossary (Part 3 of 4) | Letter | Subject | Definitions | | | | | | |--------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | | SW (sampling window) | Timing Diagram—the period of time during which the data must be valid in order to capture it correctly. The setup and hold times determine the ideal strobe position within the sampling window, as shown: Bit Time 0.5 x TCCS RSKM Sampling Window (SW) 0.5 x TCCS | | | | | | | S | Single-ended<br>voltage<br>referenced I/O<br>standard | The JEDEC standard for <b>SSTL</b> and <b>HSTL</b> I/O defines both the AC and DC input signal value. The AC values indicate the voltage levels at which the receiver must meet its timing specifications. The DC values indicate the voltage levels at which the final logic state of the receiver is unambiguously defined. After the receiver input has crossed the AC value, the receiver changes to the new logic state. The new logic state is then maintained as long as the input stays beyond the DC threshold This approach is intended to provide predictable receiver timing in the presence of input waveform ringing: Single-Ended Voltage Referenced I/O Standard VIHIGO VIHIGO VILIGO VILI | | | | | | | | t <sub>C</sub> TCCS (channel- | High-speed receiver and transmitter input and output clock period. The timing difference between the fastest and slowest output edges, including $t_{\rm CO}$ variation and clock skew, across channels driven by the same PLL. The clock is included in the TCCS | | | | | | | | to-channel-skew) | measurement (refer to the <i>Timing Diagram</i> figure under <b>SW</b> in this table). | | | | | | | | | High-speed I/O block—Duty cycle on the high-speed transmitter output clock. Timing Unit Interval (TUI) | | | | | | | T | t <sub>DUTY</sub> | The timing budget allowed for skew, propagation delays, and the data sampling window. $(TUI = 1/(receiver input clock frequency multiplication factor) = t_c/w$ | | | | | | | | t <sub>FALL</sub> | Signal high-to-low transition time (80-20%) | | | | | | | | t <sub>INCCJ</sub> | Cycle-to-cycle jitter tolerance on the PLL clock input. | | | | | | | | t <sub>OUTPJ_IO</sub> | Period jitter on the general purpose I/O driven by a PLL. | | | | | | | | t <sub>OUTPJ_DC</sub> | Period jitter on the dedicated clock output driven by a PLL. | | | | | | | | t <sub>RISE</sub> | Signal low-to-high transition time (20-80%) | | | | | | | U | _ | _ | | | | | | Document Revision History Page 71 Table 61. Document Revision History (Part 3 of 3) | Date | Version | Changes | |---------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | May 2013 | 2.7 | ■ Updated Table 2, Table 6, Table 7, Table 20, Table 23, Table 27, Table 47, Table 60 | | | | ■ Added Table 24, Table 48 | | | | ■ Updated Figure 9, Figure 10, Figure 11, Figure 12 | | February 2013 | 2.6 | ■ Updated Table 7, Table 9, Table 20, Table 23, Table 27, Table 30, Table 31, Table 35, Table 46 | | | | ■ Updated "Maximum Allowed Overshoot and Undershoot Voltage" | | December 2012 | 2.5 | ■ Updated Table 3, Table 6, Table 7, Table 8, Table 23, Table 24, Table 25, Table 27, Table 30, Table 32, Table 35 | | | | ■ Added Table 33 | | | | ■ Added "Fast Passive Parallel Configuration Timing" | | | | ■ Added "Active Serial Configuration Timing" | | | | ■ Added "Passive Serial Configuration Timing" | | | | ■ Added "Remote System Upgrades" | | | | ■ Added "User Watchdog Internal Circuitry Timing Specification" | | | | ■ Added "Initialization" | | | | ■ Added "Raw Binary File Size" | | June 2012 | 2.4 | ■ Added Figure 1, Figure 2, and Figure 3. | | | | ■ Updated Table 1, Table 2, Table 3, Table 6, Table 11, Table 22, Table 23, Table 27, Table 29, Table 30, Table 31, Table 32, Table 35, Table 38, Table 39, Table 40, Table 41, Table 43, Table 56, and Table 59. | | | | <ul><li>Various edits throughout to fix bugs.</li></ul> | | | | ■ Changed title of document to Stratix V Device Datasheet. | | | | ■ Removed document from the Stratix V handbook and made it a separate document. | | February 2012 | 2.3 | ■ Updated Table 1–22, Table 1–29, Table 1–31, and Table 1–31. | | December 2011 | 2.2 | ■ Added Table 2–31. | | | | ■ Updated Table 2–28 and Table 2–34. | | November 2011 | 2.1 | ■ Added Table 2–2 and Table 2–21 and updated Table 2–5 with information about Stratix V GT devices. | | | | ■ Updated Table 2–11, Table 2–13, Table 2–20, and Table 2–25. | | | | ■ Various edits throughout to fix SPRs. | | May 2011 | 2.0 | ■ Updated Table 2–4, Table 2–18, Table 2–19, Table 2–21, Table 2–22, Table 2–23, and Table 2–24. | | | | ■ Updated the "DQ Logic Block and Memory Output Clock Jitter Specifications" title. | | | | ■ Chapter moved to Volume 1. | | | | ■ Minor text edits. | | December 2010 | 1.1 | ■ Updated Table 1–2, Table 1–4, Table 1–19, and Table 1–23. | | | | Converted chapter to the new template. | | | | ■ Minor text edits. | | July 2010 | 1.0 | Initial release. | Page 72 Document Revision History