Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 185000 | | Number of Logic Elements/Cells | 490000 | | Total RAM Bits | 46080000 | | Number of I/O | 600 | | Number of Gates | - | | Voltage - Supply | 0.82V ~ 0.88V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 1517-BBGA, FCBGA | | Supplier Device Package | 1517-FBGA (40x40) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/5sgxma5n1f40c2ln | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Page 10 Electrical Characteristics Table 11. OCT Calibration Accuracy Specifications for Stratix V Devices (1) (Part 2 of 2) | | | | | Calibratio | n Accuracy | | | |--------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|------------|------------|----------------|------------|------| | Symbol | Description | Conditions | C1 | C2,I2 | C3,I3,<br>I3YY | C4,I4 | Unit | | 50-Ω R <sub>S</sub> | Internal series termination with calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15 | ±15 | ±15 | ±15 | % | | $34\text{-}\Omega$ and $40\text{-}\Omega$ $R_S$ | Internal series termination with calibration (34- $\Omega$ and 40- $\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35,<br>1.25, 1.2 V | ±15 | ±15 | ±15 | ±15 | % | | $48$ - $\Omega$ , $60$ - $\Omega$ , $80$ - $\Omega$ , and $240$ - $\Omega$ R <sub>S</sub> | Internal series termination with calibration (48- $\Omega$ , 60- $\Omega$ , 80- $\Omega$ , and 240- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 V | ±15 | ±15 | ±15 | ±15 | % | | 50-Ω R <sub>T</sub> | Internal parallel termination with calibration (50-Ω setting) | V <sub>CCIO</sub> = 2.5, 1.8,<br>1.5, 1.2 V | -10 to +40 | -10 to +40 | -10 to +40 | -10 to +40 | % | | $\begin{array}{c} 20\text{-}\Omega,30\text{-}\Omega,\\ 40\text{-}\Omega,60\text{-}\Omega,\\ \text{and}\\ 120\text{-}\OmegaR_T \end{array}$ | Internal parallel termination with calibration (20- $\Omega$ , 30- $\Omega$ , 40- $\Omega$ , 60- $\Omega$ , and 120- $\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35,<br>1.25 V | -10 to +40 | -10 to +40 | -10 to +40 | -10 to +40 | % | | 60- $\Omega$ and 120- $\Omega$ R <sub>T</sub> | Internal parallel termination with calibration (60- $\Omega$ and 120- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 | -10 to +40 | -10 to +40 | -10 to +40 | -10 to +40 | % | | $\begin{array}{c} \textbf{25-}\Omega \\ \textbf{R}_{S\_left\_shift} \end{array}$ | Internal left shift series termination with calibration (25- $\Omega$ R <sub>S_left_shift</sub> setting) | V <sub>CCIO</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15 | ±15 | ±15 | ±15 | % | ### Note to Table 11: Table 12 lists the Stratix V OCT without calibration resistance tolerance to PVT changes. Table 12. OCT Without Calibration Resistance Tolerance Specifications for Stratix V Devices (Part 1 of 2) | | | | Re | esistance | Tolerance | ! | | |-----------------------------|------------------------------------------------------------------------|-----------------------------------|------------|-----------|-----------------|--------|------| | Symbol | Description | Conditions | <b>C</b> 1 | C2,I2 | C3, I3,<br>I3YY | C4, I4 | Unit | | 25-Ω R, 50-Ω R <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CC10</sub> = 3.0 and 2.5 V | ±30 | ±30 | ±40 | ±40 | % | | 25-Ω R <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CC10</sub> = 1.8 and 1.5 V | ±30 | ±30 | ±40 | ±40 | % | | 25-Ω R <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 V | ±35 | ±35 | ±50 | ±50 | % | <sup>(1)</sup> OCT calibration accuracy is valid at the time of calibration only. Electrical Characteristics Page 11 | | | | Re | esistance | Tolerance | , | | |----------------------|------------------------------------------------------------------------|-----------------------------------|-----|-----------|-----------------|--------|------| | Symbol | Description | Conditions | C1 | C2,I2 | C3, I3,<br>I3YY | C4, I4 | Unit | | 50-Ω R <sub>S</sub> | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 1.8 and 1.5 V | ±30 | ±30 | ±40 | ±40 | % | | 50-Ω R <sub>S</sub> | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 V | ±35 | ±35 | ±50 | ±50 | % | | 100-Ω R <sub>D</sub> | Internal differential termination (100-Ω setting) | V <sub>CCPD</sub> = 2.5 V | ±25 | ±25 | ±25 | ±25 | % | Calibration accuracy for the calibrated series and parallel OCTs are applicable at the moment of calibration. When voltage and temperature conditions change after calibration, the tolerance may change. OCT calibration is automatically performed at power-up for OCT-enabled I/Os. Table 13 lists the OCT variation with temperature and voltage after power-up calibration. Use Table 13 to determine the OCT variation after power-up calibration and Equation 1 to determine the OCT variation without recalibration. Equation 1. OCT Variation Without Recalibration for Stratix V Devices (1), (2), (3), (4), (5), (6) $$R_{OCT} = R_{SCAL} \Big( 1 + \langle \frac{dR}{dT} \times \Delta T \rangle \pm \langle \frac{dR}{dV} \times \Delta V \rangle \Big)$$ ### Notes to Equation 1: - (1) The $R_{OCT}$ value shows the range of OCT resistance with the variation of temperature and $V_{CCIO}$ . - (2) R<sub>SCAL</sub> is the OCT resistance value at power-up. - (3) $\Delta T$ is the variation of temperature with respect to the temperature at power-up. - (4) $\Delta V$ is the variation of voltage with respect to the $V_{CCIO}$ at power-up. - (5) dR/dT is the percentage change of $R_{SCAL}$ with temperature. - (6) dR/dV is the percentage change of $R_{SCAL}$ with voltage. Table 13 lists the on-chip termination variation after power-up calibration. Table 13. OCT Variation after Power-Up Calibration for Stratix V Devices (Part 1 of 2) (1) | Symbol | Description | V <sub>CCIO</sub> (V) | Typical | Unit | |--------|--------------------------------------------------|-----------------------|---------|------| | | | 3.0 | 0.0297 | | | | 007 | 2.5 | 0.0344 | | | dR/dV | OCT variation with voltage without recalibration | 1.8 | 0.0499 | %/mV | | | Todanstation | 1.5 | 0.0744 | | | | | 1.2 | 0.1241 | | Electrical Characteristics Page 13 ## **Internal Weak Pull-Up Resistor** Table 16 lists the weak pull-up resistor values for Stratix V devices. Table 16. Internal Weak Pull-Up Resistor for Stratix V Devices (1), (2) | Symbol | Description | V <sub>CC10</sub> Conditions<br>(V) <sup>(3)</sup> | Value <sup>(4)</sup> | Unit | |-----------------|-------------------------------------------------------------------------------|----------------------------------------------------|----------------------|------| | | | 3.0 ±5% | 25 | kΩ | | | | 2.5 ±5% | 25 | kΩ | | | Value of the I/O pin pull-up resistor before | 1.8 ±5% | 25 | kΩ | | R <sub>PU</sub> | and during configuration, as well as user mode if you enable the programmable | 1.5 ±5% | 25 | kΩ | | | pull-up resistor option. | 1.35 ±5% | 25 | kΩ | | | | 1.25 ±5% | 25 | kΩ | | | | 1.2 ±5% | 25 | kΩ | #### Notes to Table 16: - (1) All I/O pins have an option to enable the weak pull-up resistor except the configuration, test, and JTAG pins. - (2) The internal weak pull-down feature is only available for the JTAG TCK pin. The typical value for this internal weak pull-down resistor is approximately 25 k $\Omega$ . - (3) The pin pull-up resistance values may be lower if an external source drives the pin higher than $V_{\text{CCIO}}$ . - (4) These specifications are valid with a ±10% tolerance to cover changes over PVT. ## I/O Standard Specifications Table 17 through Table 22 list the input voltage ( $V_{IH}$ and $V_{IL}$ ), output voltage ( $V_{OH}$ and $V_{OL}$ ), and current drive characteristics ( $I_{OH}$ and $I_{OL}$ ) for various I/O standards supported by Stratix V devices. These tables also show the Stratix V device family I/O standard specifications. The $V_{OL}$ and $V_{OH}$ values are valid at the corresponding $I_{OH}$ and $I_{OL}$ , respectively. For an explanation of the terms used in Table 17 through Table 22, refer to "Glossary" on page 65. For tolerance calculations across all SSTL and HSTL I/O standards, refer to Altera knowledge base solution rd07262012\_486. Table 17. Single-Ended I/O Standards for Stratix V Devices | 1/0 | | V <sub>CCIO</sub> (V) | | VII | _(V) | V <sub>IH</sub> | (V) | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) | I <sub>OL</sub> | I <sub>OH</sub> | |----------|-------|-----------------------|-------|------|-----------------------------|-----------------------------|-------------------------|-----------------------------|-----------------------------|-----------------|-----------------| | Standard | Min | Тур | Max | Min | Max | Min | Max | Max | Min | (mĀ) | (mA) | | LVTTL | 2.85 | 3 | 3.15 | -0.3 | 0.8 | 1.7 | 3.6 | 0.4 | 2.4 | 2 | -2 | | LVCMOS | 2.85 | 3 | 3.15 | -0.3 | 0.8 | 1.7 | 3.6 | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | 2.5 V | 2.375 | 2.5 | 2.625 | -0.3 | 0.7 | 1.7 | 3.6 | 0.4 | 2 | 1 | -1 | | 1.8 V | 1.71 | 1.8 | 1.89 | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.45 | V <sub>CCIO</sub> –<br>0.45 | 2 | -2 | | 1.5 V | 1.425 | 1.5 | 1.575 | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.25 *<br>V <sub>CCIO</sub> | 0.75 *<br>V <sub>CCIO</sub> | 2 | -2 | | 1.2 V | 1.14 | 1.2 | 1.26 | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.25 *<br>V <sub>CCIO</sub> | 0.75 *<br>V <sub>CCIO</sub> | 2 | -2 | Page 16 Electrical Characteristics Table 21. Differential HSTL and HSUL I/O Standards for Stratix V Devices (Part 2 of 2) | I/O | | V <sub>CCIO</sub> (V) | | V <sub>DIF(I</sub> | <sub>DC)</sub> (V) | (V) V <sub>X(AC)</sub> (V) | | | | V <sub>CM(DC)</sub> (V | ) | V <sub>DIF(AC)</sub> (V) | | |------------------------|------|-----------------------|------|--------------------|-------------------------|---------------------------------|---------------------------|---------------------------------|---------------------------|---------------------------|---------------------------|--------------------------|-----------------------------| | Standard | Min | Тур | Max | Min | Max | Min | Тур | Max | Min | Тур | Max | Min | Max | | HSTL-12<br>Class I, II | 1.14 | 1.2 | 1.26 | 0.16 | V <sub>CCIO</sub> + 0.3 | _ | 0.5*<br>V <sub>CCIO</sub> | _ | 0.4*<br>V <sub>CCIO</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCIO</sub> | 0.3 | V <sub>CCIO</sub><br>+ 0.48 | | HSUL-12 | 1.14 | 1.2 | 1.3 | 0.26 | 0.26 | 0.5*V <sub>CCIO</sub><br>- 0.12 | 0.5*<br>V <sub>CCIO</sub> | 0.5*V <sub>CCIO</sub><br>+ 0.12 | 0.4*<br>V <sub>CCIO</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCIO</sub> | 0.44 | 0.44 | Table 22. Differential I/O Standard Specifications for Stratix V Devices (7) | I/O | Vc | <sub>CIO</sub> (V) | (10) | | V <sub>ID</sub> (mV) <sup>(8)</sup> | | | $V_{ICM(DC)}$ (V) | Vo | D (V) ( | 6) | V <sub>OCM</sub> (V) <sup>(6)</sup> | | | | |------------------------------|-------|--------------------|-------|-----|-------------------------------------|-----|------|--------------------------------|-------|---------|-----|-------------------------------------|-------|------|-------| | Standard | Min | Тур | Max | Min | Condition | Max | Min | Condition | Max | Min | Тур | Max | Min | Тур | Max | | PCML | Trar | nsmitte | | | | | | of the high-s<br>I/O pin speci | | | | | | | . For | | 2.5 V | 2.375 | 2.5 | 2.625 | 100 | V <sub>CM</sub> = | _ | 0.05 | D <sub>MAX</sub> ≤ 700 Mbps | 1.8 | 0.247 | | 0.6 | 1.125 | 1.25 | 1.375 | | LVDS (1) | 2.373 | 2.3 | 2.023 | 100 | 1.25 V | | 1.05 | D <sub>MAX</sub> > 700 Mbps | 1.55 | 0.247 | _ | 0.6 | 1.125 | 1.25 | 1.375 | | BLVDS (5) | 2.375 | 2.5 | 2.625 | 100 | _ | _ | _ | _ | _ | _ | _ | _ | _ | | _ | | RSDS<br>(HIO) <sup>(2)</sup> | 2.375 | 2.5 | 2.625 | 100 | V <sub>CM</sub> = 1.25 V | _ | 0.3 | _ | 1.4 | 0.1 | 0.2 | 0.6 | 0.5 | 1.2 | 1.4 | | Mini-<br>LVDS<br>(HIO) (3) | 2.375 | 2.5 | 2.625 | 200 | _ | 600 | 0.4 | _ | 1.325 | 0.25 | _ | 0.6 | 1 | 1.2 | 1.4 | | LVPECL (4 | _ | _ | _ | 300 | _ | _ | 0.6 | D <sub>MAX</sub> ≤ 700 Mbps | 1.8 | _ | _ | _ | _ | _ | _ | | ), (9) | _ | _ | _ | 300 | _ | _ | 1 | D <sub>MAX</sub> > 700 Mbps | 1.6 | _ | _ | _ | _ | _ | _ | #### Notes to Table 22: - (1) For optimized LVDS receiver performance, the receiver voltage input range must be between 1.0 V to 1.6 V for data rates above 700 Mbps, and 0 V to 1.85 V for data rates below 700 Mbps. - (2) For optimized RSDS receiver performance, the receiver voltage input range must be between 0.25 V to 1.45 V. - (3) For optimized Mini-LVDS receiver performance, the receiver voltage input range must be between 0.3 V to 1.425 V. - (4) For optimized LVPECL receiver performance, the receiver voltage input range must be between 0.85 V to 1.75 V for data rate above 700 Mbps and 0.45 V to 1.95 V for data rate below 700 Mbps. - (5) There are no fixed $V_{\text{ICM}}$ , $V_{\text{OD}}$ , and $V_{\text{OCM}}$ specifications for BLVDS. They depend on the system topology. - (6) RL range: $90 \le RL \le 110 \Omega$ . - (7) The 1.4-V and 1.5-V PCML transceiver I/O standard specifications are described in "Transceiver Performance Specifications" on page 18. - (8) The minimum VID value is applicable over the entire common mode range, VCM. - (9) LVPECL is only supported on dedicated clock input pins. - (10) Differential inputs are powered by VCCPD which requires 2.5 $\rm V.$ ## **Power Consumption** Altera offers two ways to estimate power consumption for a design—the Excel-based Early Power Estimator and the Quartus<sup>®</sup> II PowerPlay Power Analyzer feature. Page 18 Switching Characteristics ## **Switching Characteristics** This section provides performance characteristics of the Stratix V core and periphery blocks. These characteristics can be designated as Preliminary or Final. - Preliminary characteristics are created using simulation results, process data, and other known parameters. The title of these tables show the designation as "Preliminary." - Final numbers are based on actual silicon characterization and testing. The numbers reflect the actual performance of the device under worst-case silicon process, voltage, and junction temperature conditions. There are no designations on finalized tables. ## **Transceiver Performance Specifications** This section describes transceiver performance specifications. Table 23 lists the Stratix V GX and GS transceiver specifications. Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 1 of 7) | Symbol/ | Conditions | Trai | nsceive<br>Grade | r Speed<br>1 | Trar | sceive<br>Grade | r Speed<br>2 | Trar | sceive<br>Grade | r Speed<br>3 | Unit | |-----------------------------------------------------|-------------------------------------------------------------------|-------|------------------|--------------|----------|-----------------|---------------------|-----------|-----------------|--------------|----------| | Description | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | Reference Clock | | | | | | | | | | | | | Supported I/O<br>Standards | Dedicated<br>reference<br>clock pin | 1.2-V | PCML, | 1.4-V PCM | L, 1.5-V | PCML, | , 2.5-V PCN<br>HCSL | 1L, Diffe | rential | LVPECL, L\ | /DS, and | | Statiuatus | RX reference clock pin | | | 1.4-V PCMI | _, 1.5-V | PCML, | 2.5-V PCM | L, LVPE | CL, and | d LVDS | | | Input Reference<br>Clock Frequency<br>(CMU PLL) (8) | _ | 40 | _ | 710 | 40 | _ | 710 | 40 | _ | 710 | MHz | | Input Reference<br>Clock Frequency<br>(ATX PLL) (8) | _ | 100 | _ | 710 | 100 | _ | 710 | 100 | _ | 710 | MHz | | Rise time | Measure at<br>±60 mV of<br>differential<br>signal <sup>(26)</sup> | _ | _ | 400 | _ | _ | 400 | _ | _ | 400 | ne | | Fall time | Measure at<br>±60 mV of<br>differential<br>signal <sup>(26)</sup> | _ | _ | 400 | _ | _ | 400 | _ | _ | 400 | ps | | Duty cycle | _ | 45 | | 55 | 45 | _ | 55 | 45 | | 55 | % | | Spread-spectrum<br>modulating clock<br>frequency | PCI Express®<br>(PCIe®) | 30 | _ | 33 | 30 | _ | 33 | 30 | _ | 33 | kHz | Page 22 Switching Characteristics Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 5 of 7) | Symbol/ | Conditions | Tra | nsceive<br>Grade | r Speed<br>1 | Trai | nsceive<br>Grade | r Speed<br>2 | Trai | nsceive<br>Grade | r Speed<br>e 3 | Unit | |-----------------------------------------------------------------------|---------------------------------------------------|-----|----------------------|--------------|------|------------------|--------------|------|------------------|--------------------------|------| | Description | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | | DC Gain<br>Setting = 0 | _ | 0 | _ | _ | 0 | _ | _ | 0 | _ | dB | | | DC Gain<br>Setting = 1 | _ | 2 | _ | _ | 2 | _ | _ | 2 | _ | dB | | Programmable<br>DC gain | DC Gain<br>Setting = 2 | | 4 | _ | _ | 4 | | _ | 4 | _ | dB | | | DC Gain<br>Setting = 3 | | 6 | | _ | 6 | _ | _ | 6 | _ | dB | | | DC Gain<br>Setting = 4 | _ | 8 | | _ | 8 | | _ | 8 | _ | dB | | Transmitter | | | | | | | | | | | | | Supported I/O<br>Standards | _ | | 1.4-V and 1.5-V PCML | | | | | | | | | | Data rate<br>(Standard PCS) | _ | 600 | _ | 12200 | 600 | | 12200 | 600 | _ | 8500/<br>10312.5<br>(24) | Mbps | | Data rate<br>(10G PCS) | _ | 600 | _ | 14100 | 600 | _ | 12500 | 600 | _ | 8500/<br>10312.5<br>(24) | Mbps | | | 85-Ω<br>setting | _ | 85 ± 20% | _ | _ | 85 ± 20% | _ | _ | 85 ± 20% | _ | Ω | | Differential on- | 100-Ω<br>setting | | 100<br>±<br>20% | _ | _ | 100<br>±<br>20% | | _ | 100<br>±<br>20% | _ | Ω | | chip termination resistors | 120-Ω<br>setting | _ | 120<br>±<br>20% | _ | _ | 120<br>±<br>20% | _ | _ | 120<br>±<br>20% | _ | Ω | | | 150-Ω<br>setting | _ | 150<br>±<br>20% | _ | _ | 150<br>±<br>20% | _ | _ | 150<br>±<br>20% | _ | Ω | | V <sub>OCM</sub> (AC coupled) | 0.65-V<br>setting | _ | 650 | _ | _ | 650 | _ | _ | 650 | _ | mV | | V <sub>OCM</sub> (DC coupled) | _ | _ | 650 | _ | _ | 650 | _ | _ | 650 | _ | mV | | Rise time (7) | 20% to 80% | 30 | _ | 160 | 30 | _ | 160 | 30 | | 160 | ps | | Fall time <sup>(7)</sup> | 80% to 20% | 30 | _ | 160 | 30 | | 160 | 30 | _ | 160 | ps | | Intra-differential<br>pair skew | Tx V <sub>CM</sub> = 0.5 V and slew rate of 15 ps | _ | _ | 15 | _ | _ | 15 | _ | _ | 15 | ps | | Intra-transceiver<br>block transmitter<br>channel-to-<br>channel skew | x6 PMA<br>bonded mode | _ | _ | 120 | _ | _ | 120 | _ | _ | 120 | ps | Switching Characteristics Page 23 Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 6 of 7) | Symbol/ | Conditions | Trai | nsceive<br>Grade | r Speed<br>e 1 | Trar | sceive<br>Grade | r Speed<br>2 | Tran | sceive<br>Grade | er Speed<br>e 3 | Unit | |-----------------------------------------------------------------------|----------------------------------------------|------|------------------|-------------------------------|------|-----------------|-------------------------------|------|-----------------|-------------------------------|------| | Description | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | Inter-transceiver<br>block transmitter<br>channel-to-<br>channel skew | xN PMA<br>bonded mode | ı | ı | 500 | _ | ı | 500 | _ | _ | 500 | ps | | CMU PLL | | | | | | | | | | | | | Supported Data<br>Range | _ | 600 | _ | 12500 | 600 | _ | 12500 | 600 | _ | 8500/<br>10312.5<br>(24) | Mbps | | t <sub>pll_powerdown</sub> (15) | _ | 1 | _ | _ | 1 | _ | _ | 1 | _ | _ | μs | | t <sub>pll_lock</sub> (16) | _ | _ | _ | 10 | _ | _ | 10 | _ | _ | 10 | μs | | ATX PLL | | | | | | | | | | | | | | VCO<br>post-divider<br>L=2 | 8000 | | 14100 | 8000 | | 12500 | 8000 | _ | 8500/<br>10312.5<br>(24) | Mbps | | Currented Date | L=4 | 4000 | _ | 7050 | 4000 | _ | 6600 | 4000 | _ | 6600 | Mbps | | Supported Data<br>Rate Range | L=8 | 2000 | _ | 3525 | 2000 | _ | 3300 | 2000 | _ | 3300 | Mbps | | G | L=8,<br>Local/Central<br>Clock Divider<br>=2 | 1000 | _ | 1762.5 | 1000 | _ | 1762.5 | 1000 | _ | 1762.5 | Mbps | | t <sub>pll_powerdown</sub> (15) | _ | 1 | _ | _ | 1 | _ | _ | 1 | _ | _ | μs | | t <sub>pll_lock</sub> (16) | _ | | _ | 10 | _ | _ | 10 | _ | _ | 10 | μs | | fPLL | | | | | | | | | | | | | Supported Data<br>Range | _ | 600 | _ | 3250/<br>3125 <sup>(25)</sup> | 600 | _ | 3250/<br>3125 <sup>(25)</sup> | 600 | _ | 3250/<br>3125 <sup>(25)</sup> | Mbps | | t <sub>pll_powerdown</sub> (15) | _ | 1 | _ | | 1 | _ | | 1 | | | μs | Page 24 Switching Characteristics Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 7 of 7) | Symbol/ Description Conditions | | Transceiver Speed<br>Grade 1 | | | Transceiver Speed<br>Grade 2 | | | Tran | Unit | | | |--------------------------------|---|------------------------------|-----|-----|------------------------------|-----|-----|------|------|-----|----| | Description | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | t <sub>pll_lock</sub> (16) | _ | _ | _ | 10 | _ | _ | 10 | _ | _ | 10 | μs | #### Notes to Table 23: - (1) Speed grades shown in Table 23 refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the *Stratix V Device Overview*. - (2) The reference clock common mode voltage is equal to the $V_{CCR\_GXB}$ power supply level. - (3) This supply must be connected to 1.0 V if the transceiver is configured at a data rate > 6.5 Gbps, and to 1.05 V if configured at a data rate > 10.3 Gbps when DFE is used. For data rates up to 6.5 Gbps, you can connect this supply to 0.85 V. - (4) This supply follows VCCR\_GXB. - (5) The device cannot tolerate prolonged operation at this absolute maximum. - (6) The differential eye opening specification at the receiver input pins assumes that **Receiver Equalization** is disabled. If you enable **Receiver Equalization**, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level. - (7) The Quartus II software automatically selects the appropriate slew rate depending on the configured data rate or functional mode. - (8) The input reference clock frequency options depend on the data rate and the device speed grade. - (9) The line data rate may be limited by PCS-FPGA interface speed grade. - (10) Refer to Figure 1 for the GX channel AC gain curves. The total effective AC gain is the AC gain minus the DC gain. - (11) t<sub>LTR</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset. - (12) t<sub>I TD</sub> is time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high. - (13) t<sub>LTD\_manual</sub> is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode. - (14) t<sub>LTR\_LTD\_manual</sub> is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode. - (15) $t_{pll\ powerdown}$ is the PLL powerdown minimum pulse width. - (16) t<sub>nll lock</sub> is the time required for the transmitter CMU/ATX PLL to lock to the input reference clock frequency after coming out of reset. - (17) To calculate the REFCLK rms phase jitter requirement for PCle at reference clock frequencies other than 100 MHz, use the following formula: REFCLK rms phase jitter at f(MHz) = REFCLK rms phase jitter at 100 MHz × 100/f. - (18) The maximum peak to peak differential input voltage V<sub>ID</sub> after device configuration is equal to 4 × (absolute V<sub>MAX</sub> for receiver pin V<sub>ICM</sub>). - (19) For ES devices, $R_{REF}$ is 2000 $\Omega$ ±1%. - (20) To calculate the REFCLK phase noise requirement at frequencies other than 622 MHz, use the following formula: REFCLK phase noise at f(MHz) = REFCLK phase noise at 622 MHz + 20\*log(f/622). - (21) SFP/+ optical modules require the host interface to have RD+/- differentially terminated with 100 Ω. The internal OCT feature is available after the Stratix V FPGA configuration is completed. Altera recommends that FPGA configuration is completed before inserting the optical module. Otherwise, minimize unnecessary removal and insertion with unconfigured devices. - (22) Refer to Figure 2. - (23) For oversampling designs to support data rates less than the minimum specification, the CDR needs to be in LTR mode only. - (24) I3YY devices can achieve data rates up to 10.3125 Gbps. - (25) When you use fPLL as a TXPLL of the transceiver. - (26) REFCLK performance requires to meet transmitter REFCLK phase noise specification. - (27) Minimum eye opening of 85 mV is only for the unstressed input eye condition. Switching Characteristics Page 35 Table 29 shows the $\ensuremath{V_{\text{OD}}}$ settings for the GT channel. Table 29. Typical $\text{V}_{\text{0D}}$ Setting for GT Channel, TX Termination = 100 $\Omega$ | Symbol | V <sub>op</sub> Setting | V <sub>op</sub> Value (mV) | |-------------------------------------------------------------------------|-------------------------|----------------------------| | | 0 | 0 | | | 1 | 200 | | V differential peak to peak tunical (1) | 2 | 400 | | <b>V</b> <sub>OD</sub> differential peak to peak typical <sup>(1)</sup> | 3 | 600 | | | 4 | 800 | | | 5 | 1000 | ### Note: (1) Refer to Figure 4. Switching Characteristics Page 37 Figure 6 shows the Stratix V DC gain curves for GT channels. ### Figure 6. DC Gain Curves for GT Channels ### **Transceiver Characterization** This section summarizes the Stratix V transceiver characterization results for compliance with the following protocols: - Interlaken - 40G (XLAUI)/100G (CAUI) - 10GBase-KR - QSGMII - XAUI - SFI - Gigabit Ethernet (Gbe / GIGE) - SPAUI - Serial Rapid IO (SRIO) - CPRI - OBSAI - Hyper Transport (HT) - SATA - SAS - CEI Page 40 Switching Characteristics Table 31. PLL Specifications for Stratix V Devices (Part 2 of 3) | Symbol | Parameter | Min | Тур | Max | Unit | |----------------------------------------|-----------------------------------------------------------------------------------------------------------|------|---------|----------------------------------------------|-----------| | <b>→</b> (3) (4) | Input clock cycle-to-cycle jitter (f <sub>REF</sub> ≥ 100 MHz) | _ | _ | 0.15 | UI (p-p) | | t <sub>INCCJ</sub> (3), (4) | Input clock cycle-to-cycle jitter (f <sub>REF</sub> < 100 MHz) | -750 | | +750 | ps (p-p) | | + (5) | Period Jitter for dedicated clock output ( $f_{OUT} \ge 100 \text{ MHz}$ ) | _ | _ | 175 <sup>(1)</sup> | ps (p-p) | | t <sub>OUTPJ_DC</sub> (5) | Period Jitter for dedicated clock output (f <sub>OUT</sub> < 100 MHz) | _ | _ | 17.5 <sup>(1)</sup> | mUI (p-p) | | + (5) | Period Jitter for dedicated clock output in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ ) | _ | _ | 250 <sup>(11)</sup> ,<br>175 <sup>(12)</sup> | ps (p-p) | | t <sub>FOUTPJ_DC</sub> (5) | Period Jitter for dedicated clock output in fractional PLL (f <sub>OUT</sub> < 100 MHz) | _ | _ | 25 <sup>(11)</sup> ,<br>17.5 <sup>(12)</sup> | mUI (p-p) | | + (5) | Cycle-to-Cycle Jitter for a dedicated clock output $(f_{OUT} \ge 100 \text{ MHz})$ | _ | _ | 175 | ps (p-p) | | t <sub>outccj_dc</sub> (5) | Cycle-to-Cycle Jitter for a dedicated clock output (f <sub>OUT</sub> < 100 MHz) | _ | _ | 17.5 | mUI (p-p) | | <b>+</b> (5) | Cycle-to-cycle Jitter for a dedicated clock output in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ ) | _ | _ | 250 <sup>(11)</sup> ,<br>175 <sup>(12)</sup> | ps (p-p) | | t <sub>FOUTCCJ_DC</sub> <sup>(5)</sup> | Cycle-to-cycle Jitter for a dedicated clock output in fractional PLL (f <sub>OUT</sub> < 100 MHz)+ | _ | _ | 25 <sup>(11)</sup> ,<br>17.5 <sup>(12)</sup> | mUI (p-p) | | t <sub>OUTPJ_IO</sub> (5), | Period Jitter for a clock output on a regular I/O in integer PLL ( $f_{OUT} \ge 100 \text{ MHz}$ ) | _ | _ | 600 | ps (p-p) | | (8) | Period Jitter for a clock output on a regular I/O (f <sub>OUT</sub> < 100 MHz) | _ | _ | 60 | mUI (p-p) | | t <sub>FOUTPJ 10</sub> (5), | Period Jitter for a clock output on a regular I/O in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ ) | _ | _ | 600 (10) | ps (p-p) | | (8), (11) | Period Jitter for a clock output on a regular I/O in fractional PLL ( $f_{OUT}$ < 100 MHz) | _ | _ | 60 (10) | mUI (p-p) | | t <sub>outccj_10</sub> (5), | Cycle-to-cycle Jitter for a clock output on a regular I/O in integer PLL ( $f_{OUT} \ge 100$ MHz) | _ | _ | 600 | ps (p-p) | | (8) | Cycle-to-cycle Jitter for a clock output on a regular I/O in integer PLL ( $f_{OUT}$ < 100 MHz) | _ | _ | 60 (10) | mUI (p-p) | | t <sub>ғоитссу_10</sub> | Cycle-to-cycle Jitter for a clock output on a regular I/O in fractional PLL ( $f_{OUT} \ge 100$ MHz) | _ | _ | 600 (10) | ps (p-p) | | (8), (11) | Cycle-to-cycle Jitter for a clock output on a regular I/O in fractional PLL ( $f_{\text{OUT}}$ < 100 MHz) | _ | _ | 60 | mUI (p-p) | | t <sub>CASC_OUTPJ_DC</sub> | Period Jitter for a dedicated clock output in cascaded PLLs ( $f_{OUT} \ge 100 \text{ MHz}$ ) | _ | _ | 175 | ps (p-p) | | (5), (6) | Period Jitter for a dedicated clock output in cascaded PLLs (f <sub>OUT</sub> < 100 MHz) | _ | _ | 17.5 | mUI (p-p) | | f <sub>DRIFT</sub> | Frequency drift after PFDENA is disabled for a duration of 100 $\mu s$ | _ | _ | ±10 | % | | dK <sub>BIT</sub> | Bit number of Delta Sigma Modulator (DSM) | 8 | 24 | 32 | Bits | | k <sub>VALUE</sub> | Numerator of Fraction | 128 | 8388608 | 2147483648 | _ | Page 46 Switching Characteristics Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 3 of 4) | | | | C1 | | C2, | C2L, I | 2, I2L | C3, | 13, I3L | ., I3YY | C4,14 | | | | |---------------------------------------|-------------------------------------------------------------------------------------------|-----|-----|------|-----|--------|--------|-----|---------|---------|-------|-----|------|------| | Symbol | Conditions | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | t <sub>DUTY</sub> | Transmitter output clock duty cycle for both True and Emulated Differential I/O Standards | 45 | 50 | 55 | 45 | 50 | 55 | 45 | 50 | 55 | 45 | 50 | 55 | % | | | True Differential<br>I/O Standards | _ | _ | 160 | _ | _ | 160 | _ | _ | 200 | _ | _ | 200 | ps | | t <sub>RISE</sub> & t <sub>FALL</sub> | Emulated Differential I/O Standards with three external output resistor networks | _ | | 250 | _ | _ | 250 | _ | | 250 | _ | | 300 | ps | | | True Differential<br>I/O Standards | _ | _ | 150 | _ | | 150 | | _ | 150 | | _ | 150 | ps | | TCCS | Emulated<br>Differential I/O<br>Standards | _ | _ | 300 | _ | _ | 300 | _ | | 300 | _ | | 300 | ps | | Receiver | | | | | | | | | | | | | | | | | SERDES factor J<br>= 3 to 10 (11), (12),<br>(13), (14), (15), (16) | 150 | _ | 1434 | 150 | _ | 1434 | 150 | _ | 1250 | 150 | _ | 1050 | Mbps | | True<br>Differential<br>I/O Standards | SERDES factor J ≥ 4 LVDS RX with DPA (12), (14), (15), (16) | 150 | _ | 1600 | 150 | _ | 1600 | 150 | _ | 1600 | 150 | _ | 1250 | Mbps | | - f <sub>HSDRDPA</sub><br>(data rate) | SERDES factor J<br>= 2,<br>uses DDR<br>Registers | (6) | _ | (7) | (6) | _ | (7) | (6) | | (7) | (6) | | (7) | Mbps | | | SERDES factor J<br>= 1,<br>uses SDR<br>Register | (6) | _ | (7) | (6) | _ | (7) | (6) | | (7) | (6) | _ | (7) | Mbps | Switching Characteristics Page 47 Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 4 of 4) | Cumbal | Conditions | | C1 | | C2, | C2L, I | 2, I2L | C3, | I3, I3I | ., I3YY | | C4,I | 4 | Unit | |-------------------------------|--------------------------------------------------|-----|-----|-----------|-----|--------|-----------|-----|---------|-----------|-----|------|-----------|----------| | Symbol | Conuntions | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Ullit | | | SERDES factor J<br>= 3 to 10 | (6) | _ | (8) | (6) | | (8) | (6) | | (8) | (6) | _ | (8) | Mbps | | f <sub>HSDR</sub> (data rate) | SERDES factor J<br>= 2,<br>uses DDR<br>Registers | (6) | | (7) | (6) | | (7) | (6) | | (7) | (6) | | (7) | Mbps | | | SERDES factor J<br>= 1,<br>uses SDR<br>Register | (6) | _ | (7) | (6) | _ | (7) | (6) | _ | (7) | (6) | _ | (7) | Mbps | | DPA Mode | | | | | | | | | | | | | | | | DPA run<br>length | _ | _ | _ | 1000<br>0 | _ | | 1000<br>0 | _ | | 1000<br>0 | _ | _ | 1000<br>0 | UI | | Soft CDR mode | • | | | | | | | | | | | | | | | Soft-CDR<br>PPM<br>tolerance | _ | _ | _ | 300 | _ | _ | 300 | _ | _ | 300 | _ | _ | 300 | ±<br>PPM | | Non DPA Mode | , | | | | | | | | | | | | | | | Sampling<br>Window | _ | _ | _ | 300 | _ | | 300 | _ | | 300 | _ | _ | 300 | ps | #### Notes to Table 36: - (1) When J = 3 to 10, use the serializer/deserializer (SERDES) block. - (2) When J = 1 or 2, bypass the SERDES block. - (3) This only applies to DPA and soft-CDR modes. - (4) Clock Boost Factor (W) is the ratio between the input data rate to the input clock rate. - (5) This is achieved by using the **LVDS** clock network. - (6) The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate. - (7) The maximum ideal frequency is the SERDES factor (J) x the PLL maximum output frequency (fOUT) provided you can close the design timing and the signal integrity simulation is clean. - (8) You can estimate the achievable maximum data rate for non-DPA mode by performing link timing closure analysis. You must consider the board skew margin, transmitter delay margin, and receiver sampling margin to determine the maximum data rate supported. - (9) If the receiver with DPA enabled and transmitter are using shared PLLs, the minimum data rate is 150 Mbps. - (10) You must calculate the leftover timing margin in the receiver by performing link timing closure analysis. You must consider the board skew margin, transmitter channel-to-channel skew, and receiver sampling margin to determine leftover timing margin. - (11) The F<sub>MAX</sub> specification is based on the fast clock used for serial data. The interface F<sub>MAX</sub> is also dependent on the parallel clock domain which is design-dependent and requires timing analysis. - (12) Stratix V RX LVDS will need DPA. For Stratix V TX LVDS, the receiver side component must have DPA. - (13) Stratix V LVDS serialization and de-serialization factor needs to be x4 and above. - (14) Requires package skew compensation with PCB trace length. - (15) Do not mix single-ended I/O buffer within LVDS I/O bank. - (16) Chip-to-chip communication only with a maximum load of 5 pF. - (17) When using True LVDS RX channels for emulated LVDS TX channel, only serialization factors 1 and 2 are supported. Page 50 Switching Characteristics Table 40. DQS Phase Offset Delay Per Setting for Stratix V Devices (1), (2) (Part 2 of 2) | Speed Grade | Min | Max | Unit | |-------------|-----|-----|------| | C4,I4 | 8 | 16 | ps | #### Notes to Table 40: - (1) The typical value equals the average of the minimum and maximum values. - (2) The delay settings are linear with a cumulative delay variation of 40 ps for all speed grades. For example, when using a -2 speed grade and applying a 10-phase offset setting to a 90° phase shift at 400 MHz, the expected average cumulative delay is [625 ps + (10 × 10 ps) ± 20 ps] = 725 ps ± 20 ps. Table 41 lists the DQS phase shift error for Stratix V devices. Table 41. DQS Phase Shift Error Specification for DLL-Delayed Clock (t<sub>DQS\_PSERR</sub>) for Stratix V Devices (1) | Number of DQS Delay<br>Buffers | C1 | C2, C2L, I2, I2L | C3, I3, I3L, I3YY | C4,I4 | Unit | |--------------------------------|-----|------------------|-------------------|-------|------| | 1 | 28 | 28 | 30 | 32 | ps | | 2 | 56 | 56 | 60 | 64 | ps | | 3 | 84 | 84 | 90 | 96 | ps | | 4 | 112 | 112 | 120 | 128 | ps | #### Notes to Table 41: Table 42 lists the memory output clock jitter specifications for Stratix V devices. Table 42. Memory Output Clock Jitter Specification for Stratix V Devices (1), (Part 1 of 2) (2), (3) | Clock<br>Network | Parameter | Symbol | C | 1 | C2, C2L | , I2, I2L | C3, I3<br>I3 | 8, I3L,<br>YY | C4,I4 | | Unit | |------------------|------------------------------|------------------------|-----------------|-----|-----------------|-----------|--------------|---------------|-------|------|------| | NEIWUIK | | | Min | Max | Min | Max | Min | Max | Min | Max | | | | Clock period jitter | t <sub>JIT(per)</sub> | -50 | 50 | -50 | 50 | -55 | 55 | -55 | 55 | ps | | Regional | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub> | -100 | 100 | -100 | 100 | -110 | 110 | -110 | 110 | ps | | | Duty cycle jitter | $t_{JIT(duty)}$ | -50 | 50 | -50 | 50 | -82.5 | 82.5 | -82.5 | 82.5 | ps | | | Clock period jitter | t <sub>JIT(per)</sub> | -75 | 75 | <del>-</del> 75 | 75 | -82.5 | 82.5 | -82.5 | 82.5 | ps | | Global | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub> | -150 | 150 | -150 | 150 | -165 | 165 | -165 | 165 | ps | | | Duty cycle jitter | t <sub>JIT(duty)</sub> | <del>-</del> 75 | 75 | -75 | 75 | -90 | 90 | -90 | 90 | ps | <sup>(1)</sup> This error specification is the absolute maximum and minimum error. For example, skew on three DQS delay buffers in a −2 speed grade is ±78 ps or ±39 ps. Page 52 Configuration Specification ## **Duty Cycle Distortion (DCD) Specifications** Table 44 lists the worst-case DCD for Stratix V devices. Table 44. Worst-Case DCD on Stratix V I/O Pins (1) | Symbol | C1 C | | C2, C2 | C2, C2L, I2, I2L | | C3, I3, I3L,<br>I3YY | | 1,14 | Unit | | |-------------------|------|-----|--------|------------------|-----|----------------------|-----|------|------|--| | - | Min | Max | Min | Max | Min | Max | Min | Max | | | | Output Duty Cycle | 45 | 55 | 45 | 55 | 45 | 55 | 45 | 55 | % | | #### Note to Table 44: ## **Configuration Specification** ## **POR Delay Specification** Power-on reset (POR) delay is defined as the delay between the time when all the power supplies monitored by the POR circuitry reach the minimum recommended operating voltage to the time when the nSTATUS is released high and your device is ready to begin configuration. For more information about the POR delay, refer to the *Hot Socketing and Power-On Reset in Stratix V Devices* chapter. Table 45 lists the fast and standard POR delay specification. Table 45. Fast and Standard POR Delay Specification (1) | POR Delay | Minimum | Maximum | |-----------|---------|---------| | Fast | 4 ms | 12 ms | | Standard | 100 ms | 300 ms | #### Note to Table 45: ## **JTAG Configuration Specifications** Table 46 lists the JTAG timing parameters and values for Stratix V devices. Table 46. JTAG Timing Parameters and Values for Stratix V Devices | Symbol | Description | Min | Max | Unit | |-------------------------|---------------------------------|-----|-----|------| | t <sub>JCP</sub> | TCK clock period (2) | 30 | _ | ns | | t <sub>JCP</sub> | TCK clock period <sup>(2)</sup> | 167 | _ | ns | | t <sub>JCH</sub> | TCK clock high time (2) | 14 | _ | ns | | t <sub>JCL</sub> | TCK clock low time (2) | 14 | _ | ns | | t <sub>JPSU (TDI)</sub> | TDI JTAG port setup time | 2 | _ | ns | | t <sub>JPSU (TMS)</sub> | TMS JTAG port setup time | 3 | _ | ns | <sup>(1)</sup> The DCD numbers do not cover the core clock network. <sup>(1)</sup> You can select the POR delay based on the MSEL settings as described in the MSEL Pin Settings section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter. Page 56 Configuration Specification Table 49. DCLK-to-DATA[] Ratio (1) (Part 2 of 2) | Configuration<br>Scheme | Decompression | Design Security | DCLK-to-DATA[]<br>Ratio | | |-------------------------|---------------|-----------------|-------------------------|--| | FPP ×32 | Disabled | Disabled | 1 | | | | Disabled | Enabled | 4 | | | | Enabled | Disabled | 8 | | | | Enabled | Enabled | 8 | | #### Note to Table 49: (1) Depending on the DCLK-to-DATA [] ratio, the host must send a DCLK frequency that is r times the data rate in bytes per second (Bps), or words per second (Wps). For example, in FPP ×16 when the DCLK-to-DATA [] ratio is 2, the DCLK frequency must be 2 times the data rate in Wps. Stratix V devices use the additional clock cycles to decrypt and decompress the configuration data. If the DCLK-to-DATA[] ratio is greater than 1, at the end of configuration, you can only stop the DCLK (DCLK-to-DATA[] ratio -1) clock cycles after the last data is latched into the Stratix V device. Figure 11 shows the configuration interface connections between the Stratix V device and a MAX II or MAX V device for single device configuration. Figure 11. Single Device FPP Configuration Using an External Host #### Notes to Figure 11: - (1) Connect the resistor to a supply that provides an acceptable input signal for the Stratix V device. V<sub>CCPGM</sub> must be high enough to meet the V<sub>IH</sub> specification of the I/O on the device and the external host. Altera recommends powering up all configuration system I/Os with V<sub>CCPGM</sub>. - (2) You can leave the nceo pin unconnected or use it as a user I/O pin when it does not feed another device's nce pin. - (3) The MSEL pin settings vary for different data width, configuration voltage standards, and POR delay. To connect MSEL, refer to the MSEL Pin Settings section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter. - (4) If you use FPP $\times 8$ , use DATA [7..0]. If you use FPP $\times 16$ , use DATA [15..0]. Configuration Specification Page 57 ## FPP Configuration Timing when DCLK-to-DATA [] = 1 Figure 12 shows the timing waveform for FPP configuration when using a MAX II or MAX V device as an external host. This waveform shows timing when the DCLK-to-DATA[] ratio is 1. Figure 12. FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is 1 (1), (2) #### Notes to Figure 12: - (1) Use this timing waveform when the DCLK-to-DATA[] ratio is 1. - (2) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic-high levels. When nCONFIG is pulled low, a reconfiguration cycle begins. - (3) After power-up, the Stratix V device holds nSTATUS low for the time of the POR delay. - (4) After power-up, before and during configuration, CONF DONE is low. - (5) Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required. - (6) For FPP ×16, use DATA [15..0]. For FPP ×8, use DATA [7..0]. DATA [31..0] are available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings. - (7) To ensure a successful configuration, send the entire configuration data to the Stratix V device. CONF\_DONE is released high when the Stratix V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode. - (8) After the option bit to enable the <code>INIT\_DONE</code> pin is configured into the device, the <code>INIT\_DONE</code> goes low. Configuration Specification Page 61 ## **Active Serial Configuration Timing** Table 52 lists the DCLK frequency specification in the AS configuration scheme. Table 52. DCLK Frequency Specification in the AS Configuration Scheme (1), (2) | Minimum | Typical | Maximum | Unit | |---------|---------|---------|------| | 5.3 | 7.9 | 12.5 | MHz | | 10.6 | 15.7 | 25.0 | MHz | | 21.3 | 31.4 | 50.0 | MHz | | 42.6 | 62.9 | 100.0 | MHz | #### Notes to Table 52: - (1) This applies to the DCLK frequency specification when using the internal oscillator as the configuration clock source. - (2) The AS multi-device configuration scheme does not support DCLK frequency of 100 MHz. Figure 14 shows the single-device configuration setup for an AS ×1 mode. Figure 14. AS Configuration Timing ### Notes to Figure 14: - (1) If you are using AS ×4 mode, this signal represents the AS\_DATA [3..0] and EPCQ sends in 4-bits of data for each DCLK cycle. - (2) The initialization clock can be from internal oscillator or ${\tt CLKUSR}$ pin. - (3) After the option bit to enable the $INIT_DONE$ pin is configured into the device, the $INIT_DONE$ goes low. Table 53 lists the timing parameters for AS $\times 1$ and AS $\times 4$ configurations in Stratix V devices. Table 53. AS Timing Parameters for AS $\times$ 1 and AS $\times$ 4 Configurations in Stratix V Devices (1), (2) (Part 1 of 2) | Symbol | Parameter | Minimum | Maximum | Units | |-----------------|---------------------------------------------|---------|---------|-------| | t <sub>CO</sub> | DCLK falling edge to AS_DATAO/ASDO output | _ | 2 | ns | | t <sub>SU</sub> | Data setup time before falling edge on DCLK | 1.5 | _ | ns | | t <sub>H</sub> | Data hold time after falling edge on DCLK | 0 | _ | ns | Glossary Page 65 Table 58. IOE Programmable Delay for Stratix V Devices (Part 2 of 2) | Parameter Available | Min | Fast Model | | Slow Model | | | | | | | | | |---------------------|----------|------------|------------|------------|-------|-------|-------|-------|-------|-------------|-------|------| | (1) | Settings | Offset (2) | Industrial | Commercial | C1 | C2 | C3 | C4 | 12 | 13,<br>13YY | 14 | Unit | | D3 | 8 | 0 | 1.587 | 1.699 | 2.793 | 2.793 | 2.992 | 3.192 | 2.811 | 3.047 | 3.257 | ns | | D4 | 64 | 0 | 0.464 | 0.492 | 0.838 | 0.838 | 0.924 | 1.011 | 0.843 | 0.920 | 1.006 | ns | | D5 | 64 | 0 | 0.464 | 0.493 | 0.838 | 0.838 | 0.924 | 1.011 | 0.844 | 0.921 | 1.006 | ns | | D6 | 32 | 0 | 0.229 | 0.244 | 0.415 | 0.415 | 0.458 | 0.503 | 0.418 | 0.456 | 0.499 | ns | #### Notes to Table 58: - (1) You can set this value in the Quartus II software by selecting D1, D2, D3, D5, and D6 in the Assignment Name column of Assignment Editor. - (2) Minimum offset does not include the intrinsic delay. ## **Programmable Output Buffer Delay** Table 59 lists the delay chain settings that control the rising and falling edge delays of the output buffer. The default delay is 0 ps. Table 59. Programmable Output Buffer Delay for Stratix V Devices (1) | Symbol | Parameter | Typical | Unit | | |---------------------|----------------------------------|-------------|------|--| | | | 0 (default) | ps | | | D | Rising and/or falling edge delay | 25 | ps | | | D <sub>OUTBUF</sub> | | 50 | ps | | | | | 75 | ps | | ### Note to Table 59: # **Glossary** Table 60 lists the glossary for this chapter. Table 60. Glossary (Part 1 of 4) | Letter | Subject | Definitions | | |-----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-------------------------------------------|--| | Α | | | | | В | _ | _ | | | С | | | | | D | _ | _ | | | E | _ | _ | | | | f <sub>HSCLK</sub> | Left and right PLL input clock frequency. | | | F | $f_{HSDR}$ High-speed I/O block—Maximum and minimum <b>LVDS</b> data transfer rate ( $f_{HSDR} = 1/TUI$ ), non-DPA. | | | | $f_{HSDRDPA}$ High-speed I/O block—Maximum and minimum <b>LVDS</b> data transfer rate ( $f_{HSDRDPA} = 1/TUI$ ), DPA. | | | | <sup>(1)</sup> You can set the programmable output buffer delay in the Quartus II software by setting the Output Buffer Delay Control assignment to either positive, negative, or both edges, with the specific values stated here (in ps) for the Output Buffer Delay assignment. Document Revision History Page 69 # **Document Revision History** Table 61 lists the revision history for this chapter. Table 61. Document Revision History (Part 1 of 3) | Date | Version | Changes | | | |---------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | June 2018 | 3.9 | ■ Added the "Stratix V Device Overshoot Duration" figure. | | | | | | ■ Added a footnote to the "High-Speed I/O Specifications for Stratix V Devices" table. | | | | | | ■ Changed the minimum value for t <sub>CD2UMC</sub> in the "PS Timing Parameters for Stratix V Devices" table. | | | | | | ■ Changed the condition for 100-Ω R <sub>D</sub> in the "OCT Without Calibration Resistance Tolerance Specifications for Stratix V Devices" table. | | | | April 2017 | 3.8 | ■ Changed the minimum value for t <sub>CD2UMC</sub> in the "AS Timing Parameters for AS '1 and AS '4 Configurations in Stratix V Devices" table | | | | | | ■ Changed the minimum value for t <sub>CD2UMC</sub> in the "FPP Timing Parameters for Stratix V Devices When the DCLK-to-DATA[] Ratio is >1" table. | | | | | | ■ Changed the minimum value for t <sub>CD2UMC</sub> in the "FPP Timing Parameters for Stratix V Devices When the DCLK-to-DATA[] Ratio is >1" table. | | | | | | ■ Changed the minimum number of clock cycles value in the "Initialization Clock Source Option and the Maximum Frequency" table. | | | | June 2016 | 3.7 | ■ Added the V <sub>ID</sub> minimum specification for LVPECL in the "Differential I/O Standard Specifications for Stratix V Devices" table | | | | | | ■ Added the I <sub>OUT</sub> specification to the "Absolute Maximum Ratings for Stratix V Devices" table. | | | | December 2015 | 3.6 | ■ Added a footnote to the "High-Speed I/O Specifications for Stratix V Devices" table. | | | | December 2015 | 3.5 | ■ Changed the transmitter, receiver, and ATX PLL data rate specifications in the "Transceiver Specifications for Stratix V GX and GS Devices" table. | | | | | | ■ Changed the configuration .rbf sizes in the "Uncompressed .rbf Sizes for Stratix V Devices" table. | | | | | | ■ Changed the data rate specification for transceiver speed grade 3 in the following tables: | | | | | | <ul><li>"Transceiver Specifications for Stratix V GX and GS Devices"</li></ul> | | | | | | ■ "Stratix V Standard PCS Approximate Maximum Date Rate" | | | | | | ■ "Stratix V 10G PCS Approximate Maximum Data Rate" | | | | July 2015 | 3.4 | ■ Changed the conditions for reference clock rise and fall time, and added a note to the "Transceiver Specifications for Stratix V GX and GS Devices" table. | | | | | | ■ Added a note to the "Minimum differential eye opening at receiver serial input pins" specification in the "Transceiver Specifications for Stratix V GX and GS Devices" table. | | | | | | ■ Changed the t <sub>CO</sub> maximum value in the "AS Timing Parameters for AS '1 and AS '4 Configurations in Stratix V Devices" table. | | | | | | ■ Removed the CDR ppm tolerance specification from the "Transceiver Specifications for Stratix V GX and GS Devices" table. | | |