# E·XFL

### Intel - 5SGXMA7H1F35C2N Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 234720                                                     |
| Number of Logic Elements/Cells | 622000                                                     |
| Total RAM Bits                 | 51200000                                                   |
| Number of I/O                  | 552                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 0.87V ~ 0.93V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                            |
| Package / Case                 | 1152-BBGA, FCBGA                                           |
| Supplier Device Package        | 1152-FBGA (35x35)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5sgxma7h1f35c2n |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Table 8 shows the transceiver power supply voltage requirements for various conditions.

**Table 8. Transceiver Power Supply Voltage Requirements** 

| Conditions                                                          | Core Speed Grade                  | VCCR_GXB &<br>VCCT_GXB <sup>(2)</sup> | VCCA_GXB | VCCH_GXB | Unit |
|---------------------------------------------------------------------|-----------------------------------|---------------------------------------|----------|----------|------|
| If BOTH of the following conditions are true:                       | All                               | 1.05                                  |          |          |      |
| <ul> <li>Data rate &gt; 10.3 Gbps.</li> <li>DFE is used.</li> </ul> | All                               | 1.05                                  |          |          |      |
| If ANY of the following conditions are true <sup>(1)</sup> :        |                                   |                                       | 3.0      |          |      |
| ATX PLL is used.                                                    |                                   |                                       |          |          |      |
| ■ Data rate > 6.5Gbps.                                              | All                               | 1.0                                   |          |          |      |
| ■ DFE (data rate ≤<br>10.3 Gbps), AEQ, or<br>EyeQ feature is used.  |                                   |                                       |          | 1.5      | V    |
| If ALL of the following                                             | C1, C2, I2, and I3YY              | 0.90                                  | 2.5      |          |      |
| <ul><li>conditions are true:</li><li>ATX PLL is not used.</li></ul> |                                   |                                       |          |          |      |
| ■ Data rate ≤ 6.5Gbps.                                              | C2L, C3, C4, I2L, I3, I3L, and I4 | 0.85                                  | 2.5      |          |      |
| <ul> <li>DFE, AEQ, and EyeQ are<br/>not used.</li> </ul>            |                                   |                                       |          |          |      |

### Notes to Table 8:

(1) Choose this power supply voltage requirement option if you plan to upgrade your design later with any of the listed conditions.

(2) If the VCCR\_GXB and VCCT\_GXB supplies are set to 1.0 V or 1.05 V, they cannot be shared with the VCC core supply. If the VCCR\_GXB and VCCT\_GXB are set to either 0.90 V or 0.85 V, they can be shared with the VCC core supply.

### **DC Characteristics**

This section lists the supply current, I/O pin leakage current, input pin capacitance, on-chip termination tolerance, and hot socketing specifications.

### **Supply Current**

Supply current is the current drawn from the respective power rails used for power budgeting. Use the Excel-based Early Power Estimator (EPE) to get supply current estimates for your design because these currents vary greatly with the resources you use.

For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*.

### I/O Pin Leakage Current

Table 9 lists the Stratix V I/O pin leakage current specifications.

| Table 9. I/ | 0 Pin Leakage | <b>Current for Stratix </b> | / Devices <sup>(1)</sup> |
|-------------|---------------|-----------------------------|--------------------------|
|-------------|---------------|-----------------------------|--------------------------|

| Symbol          | Description        | Conditions                                 | Min | Тур | Max | Unit |
|-----------------|--------------------|--------------------------------------------|-----|-----|-----|------|
| I <sub>I</sub>  | Input pin          | $V_I = 0 V \text{ to } V_{CCIOMAX}$        | -30 | —   | 30  | μA   |
| I <sub>0Z</sub> | Tri-stated I/O pin | $V_0 = 0 V \text{ to } V_{\text{CCIOMAX}}$ | -30 |     | 30  | μA   |

### Note to Table 9:

(1) If  $V_0 = V_{CCIO}$  to  $V_{CCIOMax}$ , 100  $\mu$ A of leakage current per I/O is expected.

### **Bus Hold Specifications**

Table 10 lists the Stratix V device family bus hold specifications.

Table 10. Bus Hold Parameters for Stratix V Devices

|                               |                   | Conditions                                     | V <sub>CCIO</sub> |      |       |      |       |      |       |      |       |      |      |
|-------------------------------|-------------------|------------------------------------------------|-------------------|------|-------|------|-------|------|-------|------|-------|------|------|
| Parameter                     | Symbol            |                                                | 1.2 V             |      | 1.5 V |      | 1.8 V |      | 2.5 V |      | 3.0 V |      | Unit |
|                               |                   |                                                | Min               | Max  | Min   | Max  | Min   | Max  | Min   | Max  | Min   | Max  |      |
| Low<br>sustaining<br>current  | I <sub>SUSL</sub> | V <sub>IN</sub> > V <sub>IL</sub><br>(maximum) | 22.5              | _    | 25.0  | _    | 30.0  | _    | 50.0  | _    | 70.0  | _    | μA   |
| High<br>sustaining<br>current | I <sub>SUSH</sub> | V <sub>IN</sub> < V <sub>IH</sub><br>(minimum) | -22.5             | _    | -25.0 | _    | -30.0 | _    | -50.0 | _    | -70.0 | _    | μA   |
| Low<br>overdrive<br>current   | I <sub>odl</sub>  | $0V < V_{IN} < V_{CCIO}$                       | _                 | 120  | _     | 160  | _     | 200  | _     | 300  | _     | 500  | μA   |
| High<br>overdrive<br>current  | I <sub>odh</sub>  | 0V < V <sub>IN</sub> <<br>V <sub>CCI0</sub>    |                   | -120 |       | -160 | _     | -200 |       | -300 | _     | -500 | μA   |
| Bus-hold<br>trip point        | V <sub>trip</sub> | _                                              | 0.45              | 0.95 | 0.50  | 1.00 | 0.68  | 1.07 | 0.70  | 1.70 | 0.80  | 2.00 | V    |

### **On-Chip Termination (OCT) Specifications**

If you enable OCT calibration, calibration is automatically performed at power-up for I/Os connected to the calibration block. Table 11 lists the Stratix V OCT termination calibration accuracy specifications.

Table 11. OCT Calibration Accuracy Specifications for Stratix V Devices <sup>(1)</sup> (Part 1 of 2)

|                     |                                                                     |                                                  | Calibration Accuracy |       |                |       |      |  |
|---------------------|---------------------------------------------------------------------|--------------------------------------------------|----------------------|-------|----------------|-------|------|--|
| Symbol              | Description                                                         | Conditions                                       | C1                   | C2,I2 | C3,I3,<br>I3YY | C4,14 | Unit |  |
| 25-Ω R <sub>S</sub> | Internal series termination with calibration (25- $\Omega$ setting) | V <sub>CCI0</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15                  | ±15   | ±15            | ±15   | %    |  |

| Symbol/                                                               | Conditions                                                 | Tra | nsceive<br>Grade | r Speed<br>1 | Transceiver Speed<br>Grade 2 |                 |             | Trar | isceive<br>Grade | r Speed<br>3             | Unit |
|-----------------------------------------------------------------------|------------------------------------------------------------|-----|------------------|--------------|------------------------------|-----------------|-------------|------|------------------|--------------------------|------|
| Description                                                           |                                                            | Min | Тур              | Max          | Min                          | Тур             | Max         | Min  | Тур              | Max                      |      |
|                                                                       | DC Gain<br>Setting = 0                                     |     | 0                | _            | _                            | 0               |             | _    | 0                | —                        | dB   |
|                                                                       | DC Gain<br>Setting = 1                                     | _   | 2                | _            | —                            | 2               | _           | _    | 2                | _                        | dB   |
| Programmable<br>DC gain                                               | DC Gain<br>Setting = 2                                     | _   | 4                | _            | _                            | 4               | _           | _    | 4                | _                        | dB   |
| Se                                                                    | DC Gain<br>Setting = 3                                     | _   | 6                | _            | _                            | 6               | _           | _    | 6                | _                        | dB   |
|                                                                       | DC Gain<br>Setting = 4                                     | _   | 8                | _            | _                            | 8               | _           | _    | 8                | —                        | dB   |
| Transmitter                                                           |                                                            |     |                  |              |                              |                 |             |      |                  |                          |      |
| Supported I/O<br>Standards                                            | _                                                          |     |                  |              | -                            | I.4-V ar        | nd 1.5-V PC | ML   |                  |                          |      |
| Data rate<br>(Standard PCS)                                           | _                                                          | 600 | _                | 12200        | 600                          | _               | 12200       | 600  | _                | 8500/<br>10312.5<br>(24) | Mbps |
| Data rate<br>(10G PCS)                                                | _                                                          | 600 | _                | 14100        | 600                          |                 | 12500       | 600  |                  | 8500/<br>10312.5<br>(24) | Mbps |
|                                                                       | 85-Ω<br>setting                                            |     | 85 ±<br>20%      | _            | _                            | 85 ±<br>20%     |             | _    | 85 ±<br>20%      | _                        | Ω    |
| Differential on-                                                      | 100-Ω<br>setting                                           | _   | 100<br>±<br>20%  | _            | _                            | 100<br>±<br>20% | _           | _    | 100<br>±<br>20%  | _                        | Ω    |
| chip termination<br>resistors                                         | 120-Ω<br>setting                                           | _   | 120<br>±<br>20%  |              |                              | 120<br>±<br>20% |             | _    | 120<br>±<br>20%  |                          | Ω    |
|                                                                       | 150-Ω<br>setting                                           |     | 150<br>±<br>20%  |              |                              | 150<br>±<br>20% |             |      | 150<br>±<br>20%  |                          | Ω    |
| V <sub>OCM</sub> (AC<br>coupled)                                      | 0.65-V<br>setting                                          |     | 650              |              | _                            | 650             |             | _    | 650              | _                        | mV   |
| V <sub>OCM</sub> (DC<br>coupled)                                      | _                                                          |     | 650              |              | _                            | 650             |             | _    | 650              | _                        | mV   |
| Rise time (7)                                                         | 20% to 80%                                                 | 30  |                  | 160          | 30                           |                 | 160         | 30   |                  | 160                      | ps   |
| Fall time <sup>(7)</sup>                                              | 80% to 20%                                                 | 30  |                  | 160          | 30                           |                 | 160         | 30   |                  | 160                      | ps   |
| Intra-differential<br>pair skew                                       | Tx V <sub>CM</sub> =<br>0.5 V and<br>slew rate of<br>15 ps |     |                  | 15           |                              |                 | 15          |      |                  | 15                       | ps   |
| Intra-transceiver<br>block transmitter<br>channel-to-<br>channel skew | x6 PMA<br>bonded mode                                      |     |                  | 120          |                              |                 | 120         |      |                  | 120                      | ps   |

### Table 23. Transceiver Specifications for Stratix V GX and GS Devices <sup>(1)</sup> (Part 5 of 7)

Table 24 shows the maximum transmitter data rate for the clock network.

Table 24. Clock Network Maximum Data Rate Transmitter Specifications (1)

|                                   |                                  | ATX PLL                  |                                                      |                                  | CMU PLL <sup>(2)</sup>   | )                             | fPLL                             |                          |                               |
|-----------------------------------|----------------------------------|--------------------------|------------------------------------------------------|----------------------------------|--------------------------|-------------------------------|----------------------------------|--------------------------|-------------------------------|
| Clock Network                     | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span                                      | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span               | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span               |
| x1 <sup>(3)</sup>                 | 14.1                             | —                        | 6                                                    | 12.5                             | _                        | 6                             | 3.125                            | _                        | 3                             |
| x6 <sup>(3)</sup>                 | _                                | 14.1                     | 6                                                    | _                                | 12.5                     | 6                             | _                                | 3.125                    | 6                             |
| x6 PLL<br>Feedback <sup>(4)</sup> | _                                | 14.1                     | Side-<br>wide                                        | _                                | 12.5                     | Side-<br>wide                 |                                  | _                        | _                             |
| xN (PCIe)                         | _                                | 8.0                      | 8                                                    | _                                | 5.0                      | 8                             | _                                | _                        | _                             |
| VN (Native DHV ID)                | 8.0                              | 8.0                      | Up to 13<br>channels<br>above<br>and<br>below<br>PLL | 7.99                             | 7 00                     | Up to 13<br>channels<br>above | 3 1 2 5                          | 3 125                    | Up to 13<br>channels<br>above |
| xN (Native PHY IP)                | _                                | 8.01 to<br>9.8304        | Up to 7<br>channels<br>above<br>and<br>below<br>PLL  | 7.55                             | 7.99                     | and<br>below<br>PLL           | 3.125                            | 3.125                    | and<br>below<br>PLL           |

Notes to Table 24:

(1) Valid data rates below the maximum specified in this table depend on the reference clock frequency and the PLL counter settings. Check the MegaWizard message during the PHY IP instantiation.

(2) ATX PLL is recommended at 8 Gbps and above data rates for improved jitter performance.

(3) Channel span is within a transceiver bank.

(4) Side-wide channel bonding is allowed up to the maximum supported by the PHY IP.

Table 26 shows the approximate maximum data rate using the 10G PCS.

| Table 26. Stratix V 10G PCS Approximate Maximum Data Rate (1) |
|---------------------------------------------------------------|
|---------------------------------------------------------------|

| Mada (2)            | Transceiver                              | PMA Width                                | 64       | 40    | 40    | 40      | 32       | 32    |  |  |
|---------------------|------------------------------------------|------------------------------------------|----------|-------|-------|---------|----------|-------|--|--|
| Mode <sup>(2)</sup> | Speed Grade                              | PCS Width                                | 64       | 66/67 | 50    | 40      | 64/66/67 | 32    |  |  |
|                     | 1                                        | C1, C2, C2L, I2, I2L<br>core speed grade | 14.1     | 14.1  | 10.69 | 14.1    | 13.6     | 13.6  |  |  |
| 2                   | C1, C2, C2L, I2, I2L<br>core speed grade | 12.5                                     | 12.5     | 10.69 | 12.5  | 12.5    | 12.5     |       |  |  |
|                     | 2                                        | C3, I3, I3L<br>core speed grade          | 12.5     | 12.5  | 10.69 | 12.5    | 10.88    | 10.88 |  |  |
| FIFO or<br>Register |                                          | C1, C2, C2L, I2, I2L<br>core speed grade |          |       |       |         |          |       |  |  |
|                     | 3                                        | C3, I3, I3L<br>core speed grade          | 8.5 Gbps |       |       |         |          |       |  |  |
|                     | 3                                        | C4, I4<br>core speed grade               |          |       |       |         |          |       |  |  |
|                     |                                          | I3YY<br>core speed grade                 |          |       | 10.31 | 25 Gbps |          |       |  |  |

Notes to Table 26:

(1) The maximum data rate is in Gbps.

(2) The Phase Compensation FIFO can be configured in FIFO mode or register mode. In the FIFO mode, the pointers are not fixed, and the latency can vary. In the register mode the pointers are fixed for low latency.

Table 27 shows the  $V_{\text{OD}}$  settings for the GX channel.

| Symbol                                    | V <sub>op</sub> Setting | V <sub>op</sub> Value<br>(mV) | V <sub>op</sub> Setting | V <sub>op</sub> Value<br>(mV) |
|-------------------------------------------|-------------------------|-------------------------------|-------------------------|-------------------------------|
|                                           | 0 (1)                   | 0                             | 32                      | 640                           |
|                                           | 1 <sup>(1)</sup>        | 20                            | 33                      | 660                           |
|                                           | 2 (1)                   | 40                            | 34                      | 680                           |
|                                           | 3 (1)                   | 60                            | 35                      | 700                           |
|                                           | 4 (1)                   | 80                            | 36                      | 720                           |
|                                           | 5 (1)                   | 100                           | 37                      | 740                           |
|                                           | 6                       | 120                           | 38                      | 760                           |
|                                           | 7                       | 140                           | 39                      | 780                           |
|                                           | 8                       | 160                           | 40                      | 800                           |
|                                           | 9                       | 180                           | 41                      | 820                           |
|                                           | 10                      | 200                           | 42                      | 840                           |
|                                           | 11                      | 220                           | 43                      | 860                           |
|                                           | 12                      | 240                           | 44                      | 880                           |
|                                           | 13                      | 260                           | 45                      | 900                           |
|                                           | 14                      | 280                           | 46                      | 920                           |
| V <sub>op</sub> differential peak to peak | 15                      | 300                           | 47                      | 940                           |
| typical <sup>(3)</sup>                    | 16                      | 320                           | 48                      | 960                           |
|                                           | 17                      | 340                           | 49                      | 980                           |
|                                           | 18                      | 360                           | 50                      | 1000                          |
|                                           | 19                      | 380                           | 51                      | 1020                          |
|                                           | 20                      | 400                           | 52                      | 1040                          |
|                                           | 21                      | 420                           | 53                      | 1060                          |
|                                           | 22                      | 440                           | 54                      | 1080                          |
|                                           | 23                      | 460                           | 55                      | 1100                          |
|                                           | 24                      | 480                           | 56                      | 1120                          |
|                                           | 25                      | 500                           | 57                      | 1140                          |
|                                           | 26                      | 520                           | 58                      | 1160                          |
|                                           | 27                      | 540                           | 59                      | 1180                          |
|                                           | 28                      | 560                           | 60                      | 1200                          |
|                                           | 29                      | 580                           | 61                      | 1220                          |
|                                           | 30                      | 600                           | 62                      | 1240                          |
|                                           | 31                      | 620                           | 63                      | 1260                          |

Table 27. Typical V\_{0D} Setting for GX Channel, TX Termination = 100  $\Omega^{\left(2\right)}$ 

#### Note to Table 27:

(1) If TX termination resistance =  $100\Omega$ , this VOD setting is illegal.

(2) The tolerance is +/-20% for all VOD settings except for settings 2 and below.

(3) Refer to Figure 2.

## Table 28. Transceiver Specifications for Stratix V GT Devices (Part 2 of 5)<sup>(1)</sup>

| Symbol/                                                                                                                                             | Conditions                                                         |                                                      | Transceive<br>Speed Grade |        |        | Fransceive<br>Deed Grade |        | Unit     |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|------------------------------------------------------|---------------------------|--------|--------|--------------------------|--------|----------|--|
| Description                                                                                                                                         |                                                                    | Min                                                  | Тур                       | Max    | Min    | Тур                      | Max    | Ī        |  |
|                                                                                                                                                     | 100 Hz                                                             |                                                      |                           | -70    |        |                          | -70    |          |  |
| Transmitter REFCLK                                                                                                                                  | 1 kHz                                                              |                                                      | _                         | -90    | _      | _                        | -90    | -        |  |
| Phase Noise (622                                                                                                                                    | 10 kHz                                                             |                                                      | _                         | -100   | _      | _                        | -100   | dBc/Hz   |  |
| MHz) <sup>(18)</sup>                                                                                                                                | 100 kHz                                                            |                                                      | —                         | -110   | _      | —                        | -110   |          |  |
|                                                                                                                                                     | $\geq$ 1 MHz                                                       |                                                      | —                         | -120   | _      | —                        | -120   | -        |  |
| Transmitter REFCLK<br>Phase Jitter (100<br>MHz) <sup>(15)</sup>                                                                                     | 10 kHz to<br>1.5 MHz<br>(PCIe)                                     |                                                      | _                         | 3      | _      |                          | 3      | ps (rms) |  |
| RREF <sup>(17)</sup>                                                                                                                                | —                                                                  |                                                      | 1800<br>± 1%              | _      | _      | 1800<br>± 1%             | _      | Ω        |  |
| Transceiver Clocks                                                                                                                                  |                                                                    |                                                      |                           |        |        |                          |        |          |  |
| fixedclk <b>clock</b><br>frequency                                                                                                                  | PCIe<br>Receiver<br>Detect                                         |                                                      | 100 or<br>125             | _      | _      | 100 or<br>125            | _      | MHz      |  |
| Reconfiguration clock<br>(mgmt_clk_clk)<br>frequency                                                                                                | _                                                                  | 100                                                  | _                         | 125    | 100    | _                        | 125    | MHz      |  |
| Receiver                                                                                                                                            |                                                                    |                                                      |                           | •      |        |                          |        |          |  |
| Supported I/O<br>Standards                                                                                                                          | —                                                                  | 1.4-V PCML, 1.5-V PCML, 2.5-V PCML, LVPECL, and LVDS |                           |        |        |                          |        |          |  |
| Data rate<br>(Standard PCS) <sup>(21)</sup>                                                                                                         | GX channels                                                        | 600                                                  | _                         | 8500   | 600    | _                        | 8500   | Mbps     |  |
| Data rate<br>(10G PCS) <sup>(21)</sup>                                                                                                              | GX channels                                                        | 600                                                  | _                         | 12,500 | 600    | _                        | 12,500 | Mbps     |  |
| Data rate                                                                                                                                           | GT channels                                                        | 19,600                                               | —                         | 28,050 | 19,600 | —                        | 25,780 | Mbps     |  |
| Absolute V <sub>MAX</sub> for a receiver pin <sup>(3)</sup>                                                                                         | GT channels                                                        | _                                                    | _                         | 1.2    | _      | _                        | 1.2    | V        |  |
| Absolute V <sub>MIN</sub> for a receiver pin                                                                                                        | GT channels                                                        | -0.4                                                 | _                         | _      | -0.4   |                          | _      | V        |  |
| Maximum peak-to-peak                                                                                                                                | GT channels                                                        | _                                                    | —                         | 1.6    | —      | —                        | 1.6    | V        |  |
| differential input<br>voltage V <sub>ID</sub> (diff p-p)<br>before device<br>configuration <sup>(20)</sup>                                          | GX channels                                                        |                                                      |                           |        | (8)    |                          |        |          |  |
|                                                                                                                                                     | GT channels                                                        |                                                      |                           |        |        |                          |        |          |  |
| Maximum peak-to-peak<br>lifferential input<br>voltage V <sub>ID</sub> (diff p-p)<br>lfter device<br>configuration <sup>(16)</sup> , <sup>(20)</sup> | V <sub>CCR_GTB</sub> =<br>1.05 V<br>(V <sub>ICM</sub> =<br>0.65 V) | —                                                    | -                         | 2.2    | _      | _                        | 2.2    | V        |  |
| oomguration ( ), ( )                                                                                                                                | GX channels                                                        |                                                      | •                         | •      | (8)    |                          |        |          |  |
| Minimum differential                                                                                                                                | GT channels                                                        | 200                                                  | _                         |        | 200    |                          |        | mV       |  |
| eye opening at receiver<br>serial input pins <sup>(4)</sup> , <sup>(20)</sup>                                                                       | GX channels                                                        |                                                      |                           |        | (8)    |                          |        |          |  |

| Table 28. Transceiver Specifications for Stratix V GT Devices (Part 5 of 5) ( | Fransceiver Specifications for Stratix V GT Devices (Part 5 of 5) <sup>(1)</sup> |
|-------------------------------------------------------------------------------|----------------------------------------------------------------------------------|
|-------------------------------------------------------------------------------|----------------------------------------------------------------------------------|

| Symbol/<br>Description                | Conditions | TransceiverTransceiverSpeed Grade 2Speed Grade 3 |             |    |   |     |     |    |  | Unit |
|---------------------------------------|------------|--------------------------------------------------|-------------|----|---|-----|-----|----|--|------|
| Description                           |            | Min                                              | Min Typ Max |    |   | Тур | Max |    |  |      |
| t <sub>pll_lock</sub> <sup>(14)</sup> | —          | —                                                | _           | 10 | — | —   | 10  | μs |  |      |

#### Notes to Table 28:

- (1) Speed grades shown refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the Stratix V Device Overview.
- (2) The reference clock common mode voltage is equal to the VCCR\_GXB power supply level.
- (3) The device cannot tolerate prolonged operation at this absolute maximum.
- (4) The differential eye opening specification at the receiver input pins assumes that receiver equalization is disabled. If you enable receiver equalization, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level.
- (5) Refer to Figure 5 for the GT channel AC gain curves. The total effective AC gain is the AC gain minus the DC gain.
- (6) Refer to Figure 6 for the GT channel DC gain curves.
- (7) CFP2 optical modules require the host interface to have the receiver data pins differentially terminated with 100 Ω. The internal OCT feature is available after the Stratix V FPGA configuration is completed. Altera recommends that FPGA configuration is completed before inserting the optical module. Otherwise, minimize unnecessary removal and insertion with unconfigured devices.
- (8) Specifications for this parameter are the same as for Stratix V GX and GS devices. See Table 23 for specifications.
- (9) t<sub>1 TR</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset.
- (10) t<sub>LTD</sub> is time required for the receiver CDR to start recovering valid data after the rx is lockedtodata signal goes high.
- (11)  $t_{LTD\_manual}$  is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode.
- (12) t<sub>LTR\_LTD\_manual</sub> is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode.
- (13) tpll\_powerdown is the PLL powerdown minimum pulse width.
- (14) tpll lock is the time required for the transmitter CMU/ATX PLL to lock to the input reference clock frequency after coming out of reset.
- (15) To calculate the REFCLK rms phase jitter requirement for PCle at reference clock frequencies other than 100 MHz, use the following formula: REFCLK rms phase jitter at f(MHz) = REFCLK rms phase jitter at 100 MHz × 100/f.
- (16) The maximum peak to peak differential input voltage  $V_{ID}$  after device configuration is equal to 4 × (absolute  $V_{MAX}$  for receiver pin  $V_{ICM}$ ).
- (17) For ES devices, RREF is 2000  $\Omega \pm 1\%$ .
- (18) To calculate the REFCLK phase noise requirement at frequencies other than 622 MHz, use the following formula: REFCLK phase noise at f(MHz) = REFCLK phase noise at 622 MHz + 20\*log(f/622).
- (19) SFP/+ optical modules require the host interface to have RD+/- differentially terminated with 100 Ω. The internal OCT feature is available after the Stratix V FPGA configuration is completed. Altera recommends that FPGA configuration is completed before inserting the optical module. Otherwise, minimize unnecessary removal and insertion with unconfigured devices.
- (20) Refer to Figure 4.
- (21) For oversampling design to support data rates less than the minimum specification, the CDR needs to be in LTR mode only.
- (22) This supply follows VCCR\_GXB for both GX and GT channels.
- (23) When you use fPLL as a TXPLL of the transceiver.

- XFI
- ASI
- HiGig/HiGig+
- HiGig2/HiGig2+
- Serial Data Converter (SDC)
- GPON
- SDI
- SONET
- Fibre Channel (FC)
- PCIe
- QPI
- SFF-8431

Download the Stratix V Characterization Report Tool to view the characterization report summary for these protocols.

# **Core Performance Specifications**

This section describes the clock tree, phase-locked loop (PLL), digital signal processing (DSP), memory blocks, configuration, and JTAG specifications.

### **Clock Tree Specifications**

Table 30 lists the clock tree specifications for Stratix V devices.

Table 30. Clock Tree Performance for Stratix V Devices (1)

|                              | Performance                 |                          |        |      |  |  |  |  |  |
|------------------------------|-----------------------------|--------------------------|--------|------|--|--|--|--|--|
| Symbol                       | C1, C2, C2L, I2, and<br>I2L | C3, I3, I3L, and<br>I3YY | C4, I4 | Unit |  |  |  |  |  |
| Global and<br>Regional Clock | 717                         | 650                      | 580    | MHz  |  |  |  |  |  |
| Periphery Clock              | 550                         | 500                      | 500    | MHz  |  |  |  |  |  |

### Note to Table 30:

(1) The Stratix V ES devices are limited to 600 MHz core clock tree performance.

# **PLL Specifications**

Table 31 lists the Stratix V PLL specifications when operating in both the commercial junction temperature range (0° to  $85^{\circ}$ C) and the industrial junction temperature range (-40° to  $100^{\circ}$ C).

Table 31. PLL Specifications for Stratix V Devices (Part 1 of 3)

| Symbol                   | Parameter                                                                                                | Min | Тур | Max                | Unit |
|--------------------------|----------------------------------------------------------------------------------------------------------|-----|-----|--------------------|------|
|                          | Input clock frequency (C1, C2, C2L, I2, and I2L speed grades)                                            | 5   | _   | 800 (1)            | MHz  |
| f <sub>IN</sub>          | Input clock frequency (C3, I3, I3L, and I3YY speed grades)                                               | 5   | _   | 800 (1)            | MHz  |
|                          | Input clock frequency (C4, I4 speed grades)                                                              | 5   | _   | 650 <sup>(1)</sup> | MHz  |
| f <sub>INPFD</sub>       | Input frequency to the PFD                                                                               | 5   | —   | 325                | MHz  |
| f <sub>finpfd</sub>      | Fractional Input clock frequency to the PFD                                                              | 50  | —   | 160                | MHz  |
|                          | PLL VCO operating range (C1, C2, C2L, I2, I2L speed grades)                                              | 600 | _   | 1600               | MHz  |
| f <sub>VCO</sub>         | PLL VCO operating range (C3, I3, I3L, I3YY speed grades)                                                 | 600 | _   | 1600               | MHz  |
|                          | PLL VCO operating range (C4, I4 speed grades)                                                            | 600 | —   | 1300               | MHz  |
| t <sub>einduty</sub>     | Input clock or external feedback clock input duty cycle                                                  | 40  |     | 60                 | %    |
|                          | Output frequency for an internal global or regional clock (C1, C2, C2L, I2, I2L speed grades)            | —   | _   | 717 <sup>(2)</sup> | MHz  |
| f <sub>out</sub>         | Output frequency for an internal global or regional clock (C3, I3, I3L speed grades)                     | _   | _   | 650 <sup>(2)</sup> | MHz  |
|                          | Output frequency for an internal global or regional clock (C4, I4 speed grades)                          | _   | _   | 580 <sup>(2)</sup> | MHz  |
|                          | Output frequency for an external clock output (C1, C2, C2L, I2, I2L speed grades)                        | _   | _   | 800 (2)            | MHz  |
| f <sub>out_ext</sub>     | Output frequency for an external clock output (C3, I3, I3L speed grades)                                 | _   | _   | 667 <sup>(2)</sup> | MHz  |
|                          | Output frequency for an external clock output (C4, I4 speed grades)                                      | _   | _   | 553 <sup>(2)</sup> | MHz  |
| t <sub>outduty</sub>     | Duty cycle for a dedicated external clock output (when set to <b>50%</b> )                               | 45  | 50  | 55                 | %    |
| t <sub>FCOMP</sub>       | External feedback clock compensation time                                                                | _   | —   | 10                 | ns   |
| f <sub>dyconfigclk</sub> | Dynamic Configuration Clock used for <code>mgmt_clk</code> and <code>scanclk</code>                      | _   | _   | 100                | MHz  |
| t <sub>LOCK</sub>        | Time required to lock from the end-of-device configuration or deassertion of areset                      | _   | _   | 1                  | ms   |
| t <sub>olock</sub>       | Time required to lock dynamically (after switchover or reconfiguring any non-post-scale counters/delays) | _   | _   | 1                  | ms   |
|                          | PLL closed-loop low bandwidth                                                                            |     | 0.3 | —                  | MHz  |
| f <sub>CLBW</sub>        | PLL closed-loop medium bandwidth                                                                         | _   | 1.5 |                    | MHz  |
|                          | PLL closed-loop high bandwidth (7)                                                                       |     | 4   | —                  | MHz  |
| t <sub>PLL_PSERR</sub>   | Accuracy of PLL phase shift                                                                              |     |     | ±50                | ps   |
| t <sub>areset</sub>      | Minimum pulse width on the areset signal                                                                 | 10  | _   |                    | ns   |

| Mode                  | C1                     | C2, C2L | 12, 12L | C3  | 13, 13L,<br>13YY | C4  | 14  | Unit |  |
|-----------------------|------------------------|---------|---------|-----|------------------|-----|-----|------|--|
|                       | Modes using Three DSPs |         |         |     |                  |     |     |      |  |
| One complex 18 x 25   | 425                    | 425     | 415     | 340 | 340              | 275 | 265 | MHz  |  |
| Modes using Four DSPs |                        |         |         |     |                  |     |     |      |  |
| One complex 27 x 27   | 465                    | 465     | 465     | 380 | 380              | 300 | 290 | MHz  |  |

### Table 32. Block Performance Specifications for Stratix V DSP Devices (Part 2 of 2)

# **Memory Block Specifications**

Table 33 lists the Stratix V memory block specifications.

## Table 33. Memory Block Performance Specifications for Stratix V Devices <sup>(1), (2)</sup> (Part 1 of 2)

|        |                                            | Resour | ces Used | Performance |            |     |     |         |                     |     |      |
|--------|--------------------------------------------|--------|----------|-------------|------------|-----|-----|---------|---------------------|-----|------|
| Memory | Mode                                       | ALUTS  | Memory   | C1          | C2,<br>C2L | C3  | C4  | 12, 12L | 13,<br>13L,<br>13YY | 14  | Unit |
|        | Single port, all supported widths          | 0      | 1        | 450         | 450        | 400 | 315 | 450     | 400                 | 315 | MHz  |
| MLAB   | Simple dual-port,<br>x32/x64 depth         | 0      | 1        | 450         | 450        | 400 | 315 | 450     | 400                 | 315 | MHz  |
| IVILAD | Simple dual-port, x16 depth <sup>(3)</sup> | 0      | 1        | 675         | 675        | 533 | 400 | 675     | 533                 | 400 | MHz  |
|        | ROM, all supported widths                  | 0      | 1        | 600         | 600        | 500 | 450 | 600     | 500                 | 450 | MHz  |

| i ani o o o i i i i gii               | -Speed I/U Specifica                                                                                        |     | C1  |      |     |     | 2, I2L |     | -   | ., I3YY |     | C4,I | A    |      |
|---------------------------------------|-------------------------------------------------------------------------------------------------------------|-----|-----|------|-----|-----|--------|-----|-----|---------|-----|------|------|------|
| Symbol                                | Conditions                                                                                                  |     |     |      | -   | -   | -      |     | -   | -       |     | -    |      | Unit |
|                                       |                                                                                                             | Min | Тур | Max  | Min | Тур | Max    | Min | Тур | Max     | Min | Тур  | Max  |      |
| t <sub>duty</sub>                     | Transmitter<br>output clock duty<br>cycle for both<br>True and<br>Emulated<br>Differential I/O<br>Standards | 45  | 50  | 55   | 45  | 50  | 55     | 45  | 50  | 55      | 45  | 50   | 55   | %    |
|                                       | True Differential<br>I/O Standards                                                                          | _   | _   | 160  | _   | _   | 160    | _   | _   | 200     | _   | _    | 200  | ps   |
| t <sub>rise</sub> & t <sub>fall</sub> | Emulated<br>Differential I/O<br>Standards with<br>three external<br>output resistor<br>networks             |     |     | 250  |     |     | 250    |     |     | 250     |     |      | 300  | ps   |
|                                       | True Differential<br>I/O Standards                                                                          | _   | _   | 150  | _   | _   | 150    | _   | _   | 150     | _   | _    | 150  | ps   |
| TCCS                                  | Emulated<br>Differential I/O<br>Standards                                                                   | _   |     | 300  | _   | _   | 300    | _   | _   | 300     | _   | _    | 300  | ps   |
| Receiver                              |                                                                                                             |     |     |      |     |     |        |     |     |         |     |      |      |      |
|                                       | SERDES factor J<br>= 3 to 10 (11), (12),<br>(13), (14), (15), (16)                                          | 150 |     | 1434 | 150 | _   | 1434   | 150 | _   | 1250    | 150 | _    | 1050 | Mbps |
| True<br>Differential<br>I/O Standards | SERDES factor J<br>≥ 4<br>LVDS RX with<br>DPA (12), (14), (15),<br>(16)                                     | 150 |     | 1600 | 150 |     | 1600   | 150 |     | 1600    | 150 |      | 1250 | Mbps |
| - f <sub>HSDRDPA</sub><br>(data rate) | SERDES factor J<br>= 2,<br>uses DDR<br>Registers                                                            | (6) |     | (7)  | (6) | _   | (7)    | (6) | _   | (7)     | (6) | _    | (7)  | Mbps |
|                                       | SERDES factor J<br>= 1,<br>uses SDR<br>Register                                                             | (6) |     | (7)  | (6) |     | (7)    | (6) |     | (7)     | (6) |      | (7)  | Mbps |

# Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 3 of 4)

| Gumbal                           | Oenditione                                       |     | C1  |           | C2, | C2L, I | 2, I2L    | C3, | 13, I3L | ., I3YY   |     | C4,I | 4         | 11       |
|----------------------------------|--------------------------------------------------|-----|-----|-----------|-----|--------|-----------|-----|---------|-----------|-----|------|-----------|----------|
| Symbol                           | Conditions                                       | Min | Тур | Max       | Min | Тур    | Max       | Min | Тур     | Max       | Min | Тур  | Max       | Unit     |
|                                  | SERDES factor J<br>= 3 to 10                     | (6) | _   | (8)       | (6) | _      | (8)       | (6) |         | (8)       | (6) |      | (8)       | Mbps     |
| f <sub>HSDR</sub> (data<br>rate) | SERDES factor J<br>= 2,<br>uses DDR<br>Registers | (6) |     | (7)       | (6) | _      | (7)       | (6) |         | (7)       | (6) |      | (7)       | Mbps     |
|                                  | SERDES factor J<br>= 1,<br>uses SDR<br>Register  | (6) | _   | (7)       | (6) | _      | (7)       | (6) |         | (7)       | (6) |      | (7)       | Mbps     |
| DPA Mode                         |                                                  |     |     |           |     |        |           |     |         |           |     |      |           |          |
| DPA run<br>length                | —                                                |     |     | 1000<br>0 |     | _      | 1000<br>0 |     | _       | 1000<br>0 |     | _    | 1000<br>0 | UI       |
| Soft CDR mode                    | )                                                |     |     |           |     |        |           |     |         |           |     |      |           |          |
| Soft-CDR<br>PPM<br>tolerance     | _                                                | _   | _   | 300       | _   | —      | 300       | _   |         | 300       | _   |      | 300       | ±<br>PPM |
| Non DPA Mode                     | •                                                | •   |     | -         |     | -      |           | •   |         | -         |     |      | -         | -        |
| Sampling<br>Window               | _                                                |     |     | 300       |     |        | 300       |     |         | 300       |     |      | 300       | ps       |

### Table 36. High-Speed I/O Specifications for Stratix V Devices <sup>(1), (2)</sup> (Part 4 of 4)

Notes to Table 36:

(1) When J = 3 to 10, use the serializer/deserializer (SERDES) block.

(2) When J = 1 or 2, bypass the SERDES block.

(3) This only applies to DPA and soft-CDR modes.

(4) Clock Boost Factor (W) is the ratio between the input data rate to the input clock rate.

(5) This is achieved by using the **LVDS** clock network.

(6) The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate.

(7) The maximum ideal frequency is the SERDES factor (J) x the PLL maximum output frequency (fOUT) provided you can close the design timing and the signal integrity simulation is clean.

(8) You can estimate the achievable maximum data rate for non-DPA mode by performing link timing closure analysis. You must consider the board skew margin, transmitter delay margin, and receiver sampling margin to determine the maximum data rate supported.

(9) If the receiver with DPA enabled and transmitter are using shared PLLs, the minimum data rate is 150 Mbps.

(10) You must calculate the leftover timing margin in the receiver by performing link timing closure analysis. You must consider the board skew margin, transmitter channel-to-channel skew, and receiver sampling margin to determine leftover timing margin.

(11) The F<sub>MAX</sub> specification is based on the fast clock used for serial data. The interface F<sub>MAX</sub> is also dependent on the parallel clock domain which is design-dependent and requires timing analysis.

(12) Stratix V RX LVDS will need DPA. For Stratix V TX LVDS, the receiver side component must have DPA.

(13) Stratix V LVDS serialization and de-serialization factor needs to be x4 and above.

(14) Requires package skew compensation with PCB trace length.

(15) Do not mix single-ended I/O buffer within LVDS I/O bank.

(16) Chip-to-chip communication only with a maximum load of 5 pF.

(17) When using True LVDS RX channels for emulated LVDS TX channel, only serialization factors 1 and 2 are supported.

Figure 7 shows the dynamic phase alignment (DPA) lock time specifications with the DPA PLL calibration option enabled.

Figure 7. DPA Lock Time Specification with DPA PLL Calibration Enabled

| rx_reset      | i |  |  |
|---------------|---|--|--|
| rx_dpa_locked |   |  |  |
|               |   |  |  |

Table 37 lists the DPA lock time specifications for Stratix V devices.

Table 37. DPA Lock Time Specifications for Stratix V GX Devices Only (1), (2), (3)

| Standard           | Training Pattern    | Number of Data<br>Transitions in One<br>Repetition of the<br>Training Pattern | Number of<br>Repetitions per 256<br>Data Transitions <sup>(4)</sup> | Maximum              |
|--------------------|---------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------|
| SPI-4              | 0000000001111111111 | 2                                                                             | 128                                                                 | 640 data transitions |
| Parallel Rapid I/O | 00001111            | 2                                                                             | 128                                                                 | 640 data transitions |
|                    | 10010000            | 4                                                                             | 64                                                                  | 640 data transitions |
| Miscellaneous      | 10101010            | 8                                                                             | 32                                                                  | 640 data transitions |
| Wiscenardous       | 01010101            | 8                                                                             | 32                                                                  | 640 data transitions |

#### Notes to Table 37:

(1) The DPA lock time is for one channel.

(2) One data transition is defined as a 0-to-1 or 1-to-0 transition.

(3) The DPA lock time stated in this table applies to both commercial and industrial grade.

(4) This is the number of repetitions for the stated training pattern to achieve the 256 data transitions.

Figure 8 shows the **LVDS** soft-clock data recovery (CDR)/DPA sinusoidal jitter tolerance specification for a data rate  $\geq$  1.25 Gbps. Table 38 lists the **LVDS** soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate  $\geq$  1.25 Gbps.





|         | Member |       | Active Serial (1) | )                      | Fas   | t Passive Parall | el <sup>(2)</sup>      |
|---------|--------|-------|-------------------|------------------------|-------|------------------|------------------------|
| Variant | Code   | Width | DCLK (MHz)        | Min Config<br>Time (s) | Width | DCLK (MHz)       | Min Config<br>Time (s) |
|         | D3     | 4     | 100               | 0.344                  | 32    | 100              | 0.043                  |
|         | D4     | 4     | 100               | 0.534                  | 32    | 100              | 0.067                  |
| GS      | D4     | 4     | 100               | 0.344                  | 32    | 100              | 0.043                  |
| 65      | D5     | 4     | 100               | 0.534                  | 32    | 100              | 0.067                  |
|         | D6     | 4     | 100               | 0.741                  | 32    | 100              | 0.093                  |
|         | D8     | 4     | 100               | 0.741                  | 32    | 100              | 0.093                  |
| Е       | E9     | 4     | 100               | 0.857                  | 32    | 100              | 0.107                  |
|         | EB     | 4     | 100               | 0.857                  | 32    | 100              | 0.107                  |

Table 48. Minimum Configuration Time Estimation for Stratix V Devices

### Notes to Table 48:

(1) DCLK frequency of 100 MHz using external CLKUSR.

(2) Max FPGA FPP bandwidth may exceed bandwidth available from some external storage or control logic.

# **Fast Passive Parallel Configuration Timing**

This section describes the fast passive parallel (FPP) configuration timing parameters for Stratix V devices.

# DCLK-to-DATA[] Ratio for FPP Configuration

FPP configuration requires a different DCLK-to-DATA[]ratio when you enable the design security, decompression, or both features. Table 49 lists the DCLK-to-DATA[]ratio for each combination.

| Configuration<br>Scheme | Decompression | Design Security | DCLK-to-DATA[]<br>Ratio |
|-------------------------|---------------|-----------------|-------------------------|
|                         | Disabled      | Disabled        | 1                       |
| FPP ×8                  | Disabled      | Enabled         | 1                       |
| FFF X0                  | Enabled       | Disabled        | 2                       |
|                         | Enabled       | Enabled         | 2                       |
|                         | Disabled      | Disabled        | 1                       |
| FPP ×16                 | Disabled      | Enabled         | 2                       |
|                         | Enabled       | Disabled        | 4                       |
|                         | Enabled       | Enabled         | 4                       |

 Table 49. DCLK-to-DATA[] Ratio <sup>(1)</sup> (Part 1 of 2)

### FPP Configuration Timing when DCLK-to-DATA [] = 1

Figure 12 shows the timing waveform for FPP configuration when using a MAX II or MAX V device as an external host. This waveform shows timing when the DCLK-to-DATA[] ratio is 1.





#### Notes to Figure 12:

- (1) Use this timing waveform when the DCLK-to-DATA [] ratio is 1.
- (2) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic-high levels. When nCONFIG is pulled low, a reconfiguration cycle begins.
- (3) After power-up, the Stratix V device holds nstatus low for the time of the POR delay.
- (4) After power-up, before and during configuration, CONF\_DONE is low.
- (5) Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required.
- (6) For FPP ×16, use DATA [15..0]. For FPP ×8, use DATA [7..0]. DATA [31..0] are available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings.
- (7) To ensure a successful configuration, send the entire configuration data to the Stratix V device. CONF\_DONE is released high when the Stratix V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- (8) After the option bit to enable the INIT\_DONE pin is configured into the device, the INIT DONE goes low.

# **Remote System Upgrades**

Table 56 lists the timing parameter specifications for the remote system upgrade circuitry.

| Table 56. Remote System Upgrade Circuitry Timing Specifications |
|-----------------------------------------------------------------|
|-----------------------------------------------------------------|

| Parameter                               | Minimum | Maximum | Unit |  |  |
|-----------------------------------------|---------|---------|------|--|--|
| t <sub>RU_nCONFIG</sub> <sup>(1)</sup>  | 250     | —       | ns   |  |  |
| t <sub>RU_nRSTIMER</sub> <sup>(2)</sup> | 250     | _       | ns   |  |  |

#### Notes to Table 56:

- (1) This is equivalent to strobing the reconfiguration input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the Remote System Upgrade State Machine section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.
- (2) This is equivalent to strobing the reset\_timer input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the User Watchdog Timer section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.

# **User Watchdog Internal Circuitry Timing Specification**

Table 57 lists the operating range of the 12.5-MHz internal oscillator.

### Table 57. 12.5-MHz Internal Oscillator Specifications

| Minimum | Minimum Typical |      | Units |  |
|---------|-----------------|------|-------|--|
| 5.3     | 7.9             | 12.5 | MHz   |  |

# I/O Timing

Altera offers two ways to determine I/O timing—the Excel-based I/O Timing and the Quartus II Timing Analyzer.

Excel-based I/O timing provides pin timing performance for each device density and speed grade. The data is typically used prior to designing the FPGA to get an estimate of the timing budget as part of the link timing analysis. The Quartus II Timing Analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after you complete place-and-route.

 You can download the Excel-based I/O Timing spreadsheet from the Stratix V Devices Documentation web page.

# **Programmable IOE Delay**

Table 58 lists the Stratix V IOE programmable delay settings.

Table 58. IOE Programmable Delay for Stratix V Devices (Part 1 of 2)

| Deremeter | Available<br>Settings (2) | Parameter Available Min |            | Fast       | Model | Slow Model |       |       |       |             |       |      |
|-----------|---------------------------|-------------------------|------------|------------|-------|------------|-------|-------|-------|-------------|-------|------|
| (1)       |                           |                         | Industrial | Commercial | C1    | C2         | C3    | C4    | 12    | 13,<br>13YY | 14    | Unit |
| D1        | 64                        | 0                       | 0.464      | 0.493      | 0.838 | 0.838      | 0.924 | 1.011 | 0.844 | 0.921       | 1.006 | ns   |
| D2        | 32                        | 0                       | 0.230      | 0.244      | 0.415 | 0.415      | 0.459 | 0.503 | 0.417 | 0.456       | 0.500 | ns   |

## Table 60. Glossary (Part 2 of 4)

| Letter                | Subject                            | Definitions                                                                                                                                                                                                                   |
|-----------------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| G                     |                                    |                                                                                                                                                                                                                               |
| Н                     | _                                  | _                                                                                                                                                                                                                             |
| Ι                     |                                    |                                                                                                                                                                                                                               |
| J                     | J<br>JTAG Timing<br>Specifications | High-speed I/O block—Deserialization factor (width of parallel data bus).<br>JTAG Timing Specifications:<br>TMS<br>TDI<br>$t_{JCP}$<br>$t_{JCP}$<br>$t_{JPCO}$<br>$t_{JPCO}$<br>$t_{JPXZ}$<br>TDO<br>$t_{JPXZ}$<br>$t_{JPXZ}$ |
| K<br>L<br>M<br>N<br>O | _                                  | _                                                                                                                                                                                                                             |
| Ρ                     | PLL<br>Specifications              | Diagram of PLL Specifications (1)                                                                                                                                                                                             |
| Q                     |                                    | _                                                                                                                                                                                                                             |
|                       | 1                                  |                                                                                                                                                                                                                               |

| Letter | er Subject Definitions |                                                                                                                                                                  |  |  |
|--------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|        | V <sub>CM(DC)</sub>    | DC common mode input voltage.                                                                                                                                    |  |  |
|        | V <sub>ICM</sub>       | Input common mode voltage—The common mode of the differential signal at the receiver.                                                                            |  |  |
|        | V <sub>ID</sub>        | Input differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver.     |  |  |
|        | V <sub>DIF(AC)</sub>   | AC differential input voltage—Minimum AC input differential voltage required for switching.                                                                      |  |  |
|        | V <sub>DIF(DC)</sub>   | DC differential input voltage— Minimum DC input differential voltage required for switching.                                                                     |  |  |
|        | V <sub>IH</sub>        | Voltage input high—The minimum positive voltage applied to the input which is accepted by the device as a logic high.                                            |  |  |
|        | V <sub>IH(AC)</sub>    | High-level AC input voltage                                                                                                                                      |  |  |
|        | V <sub>IH(DC)</sub>    | High-level DC input voltage                                                                                                                                      |  |  |
| V      | V <sub>IL</sub>        | Voltage input low—The maximum positive voltage applied to the input which is accepted by the device as a logic low.                                              |  |  |
|        | V <sub>IL(AC)</sub>    | Low-level AC input voltage                                                                                                                                       |  |  |
|        | V <sub>IL(DC)</sub>    | Low-level DC input voltage                                                                                                                                       |  |  |
|        | V <sub>OCM</sub>       | Output common mode voltage—The common mode of the differential signal at the transmitter.                                                                        |  |  |
|        | V <sub>OD</sub>        | Output differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the transmitter. |  |  |
|        | V <sub>SWING</sub>     | Differential input voltage                                                                                                                                       |  |  |
|        | V <sub>X</sub>         | Input differential cross point voltage                                                                                                                           |  |  |
|        | V <sub>OX</sub>        | Output differential cross point voltage                                                                                                                          |  |  |
| W      |                        |                                                                                                                                                                  |  |  |
| X      |                        |                                                                                                                                                                  |  |  |
| Y      | _                      | _                                                                                                                                                                |  |  |
| Z      |                        |                                                                                                                                                                  |  |  |

### Table 60. Glossary (Part 4 of 4)

## Table 61. Document Revision History (Part 2 of 3)

| Date          | Changes |                                                                                                                                                                                                                                                 |
|---------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               |         | Added the I3YY speed grade and changed the data rates for the GX channel in Table 1.                                                                                                                                                            |
|               |         | <ul> <li>Added the I3YY speed grade to the V<sub>CC</sub> description in Table 6.</li> </ul>                                                                                                                                                    |
|               |         | <ul> <li>Added the I3YY speed grade to V<sub>CCHIP_L</sub>, V<sub>CCHIP_R</sub>, V<sub>CCHSSI_L</sub>, and V<sub>CCHSSI_R</sub> descriptions in<br/>Table 7.</li> </ul>                                                                         |
|               |         | ■ Added 240-Ω to Table 11.                                                                                                                                                                                                                      |
|               |         | Changed CDR PPM tolerance in Table 23.                                                                                                                                                                                                          |
|               |         | <ul> <li>Added additional max data rate for fPLL in Table 23.</li> </ul>                                                                                                                                                                        |
|               |         | <ul> <li>Added the I3YY speed grade and changed the data rates for transceiver speed grade 3 in<br/>Table 25.</li> </ul>                                                                                                                        |
|               |         | <ul> <li>Added the I3YY speed grade and changed the data rates for transceiver speed grade 3 in<br/>Table 26.</li> </ul>                                                                                                                        |
|               |         | Changed CDR PPM tolerance in Table 28.                                                                                                                                                                                                          |
|               |         | <ul> <li>Added additional max data rate for fPLL in Table 28.</li> </ul>                                                                                                                                                                        |
|               |         | Changed the mode descriptions for MLAB and M20K in Table 33.                                                                                                                                                                                    |
|               |         | ■ Changed the Max value of f <sub>HSCLK_OUT</sub> for the C2, C2L, I2, I2L speed grades in Table 36.                                                                                                                                            |
| November 2014 | 3.3     | <ul> <li>Changed the frequency ranges for C1 and C2 in Table 39.</li> </ul>                                                                                                                                                                     |
|               |         | Changed the .rbf file sizes for 5SGSD6 and 5SGSD8 in Table 47.                                                                                                                                                                                  |
|               |         | <ul> <li>Added note about nSTATUS to Table 50, Table 51, Table 54.</li> </ul>                                                                                                                                                                   |
|               |         | <ul> <li>Changed the available settings in Table 58.</li> </ul>                                                                                                                                                                                 |
|               |         | <ul> <li>Changed the note in "Periphery Performance".</li> </ul>                                                                                                                                                                                |
|               |         | <ul> <li>Updated the "I/O Standard Specifications" section.</li> </ul>                                                                                                                                                                          |
|               |         | <ul> <li>Updated the "Raw Binary File Size" section.</li> </ul>                                                                                                                                                                                 |
|               |         | <ul> <li>Updated the receiver voltage input range in Table 22.</li> </ul>                                                                                                                                                                       |
|               |         | <ul> <li>Updated the max frequency for the LVDS clock network in Table 36.</li> </ul>                                                                                                                                                           |
|               |         | ■ Updated the DCLK note to Figure 11.                                                                                                                                                                                                           |
|               |         | <ul> <li>Updated Table 23 VO<sub>CM</sub> (DC Coupled) condition.</li> </ul>                                                                                                                                                                    |
|               |         | <ul> <li>Updated Table 6 and Table 7.</li> </ul>                                                                                                                                                                                                |
|               |         | ■ Added the DCLK specification to Table 55.                                                                                                                                                                                                     |
|               |         | <ul> <li>Updated the notes for Table 47.</li> </ul>                                                                                                                                                                                             |
|               |         | <ul> <li>Updated the list of parameters for Table 56.</li> </ul>                                                                                                                                                                                |
| November 2013 | 3.2     | Updated Table 28                                                                                                                                                                                                                                |
| November 2013 | 3.1     | Updated Table 33                                                                                                                                                                                                                                |
| November 2013 | 3.0     | Updated Table 23 and Table 28                                                                                                                                                                                                                   |
| October 2013  | 2.9     | <ul> <li>Updated the "Transceiver Characterization" section</li> </ul>                                                                                                                                                                          |
|               |         | <ul> <li>Updated Table 3, Table 12, Table 14, Table 19, Table 20, Table 23, Table 24, Table 28, Table 30, Table 31, Table 32, Table 33, Table 36, Table 39, Table 40, Table 41, Table 42, Table 47, Table 53, Table 58, and Table 59</li> </ul> |
| October 2013  | 2.8     | <ul> <li>Added Figure 1 and Figure 3</li> </ul>                                                                                                                                                                                                 |
|               |         | <ul> <li>Added the "Transceiver Characterization" section</li> </ul>                                                                                                                                                                            |
|               |         | <ul> <li>Removed all "Preliminary" designations.</li> </ul>                                                                                                                                                                                     |