# E·XFL

### Intel - 5SGXMA7H3F35I4N Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Detans                         |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 234720                                                     |
| Number of Logic Elements/Cells | 622000                                                     |
| Total RAM Bits                 | 51200000                                                   |
| Number of I/O                  | 552                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 0.82V ~ 0.88V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                         |
| Package / Case                 | 1152-BBGA, FCBGA                                           |
| Supplier Device Package        | 1152-FBGA (35x35)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5sgxma7h3f35i4n |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Symbol                | Description                    | Minimum | Maximum | Unit |
|-----------------------|--------------------------------|---------|---------|------|
| V <sub>CCD_FPLL</sub> | PLL digital power supply       | -0.5    | 1.8     | V    |
| V <sub>CCA_FPLL</sub> | PLL analog power supply        | -0.5    | 3.4     | V    |
| VI                    | DC input voltage               | -0.5    | 3.8     | V    |
| TJ                    | Operating junction temperature | -55     | 125     | °C   |
| T <sub>STG</sub>      | Storage temperature (No bias)  | -65     | 150     | °C   |
| I <sub>OUT</sub>      | DC output current per pin      | -25     | 40      | mA   |

Table 3. Absolute Maximum Ratings for Stratix V Devices (Part 2 of 2)

Table 4 lists the absolute conditions for the transceiver power supply for Stratix V GX, GS, and GT devices.

Table 4. Transceiver Power Supply Absolute Conditions for Stratix V GX, GS, and GT Devices

| Symbol                | Description                                                  | Devices    | Minimum | Maximum | Unit |
|-----------------------|--------------------------------------------------------------|------------|---------|---------|------|
| V <sub>CCA_GXBL</sub> | Transceiver channel PLL power supply (left side)             | GX, GS, GT | -0.5    | 3.75    | V    |
| V <sub>CCA_GXBR</sub> | Transceiver channel PLL power supply (right side)            | GX, GS     | -0.5    | 3.75    | V    |
| V <sub>CCA_GTBR</sub> | Transceiver channel PLL power supply (right side)            | GT         | -0.5    | 3.75    | V    |
| V <sub>CCHIP_L</sub>  | Transceiver hard IP power supply (left side)                 | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCHIP_R</sub>  | Transceiver hard IP power supply (right side)                | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCHSSI_L</sub> | Transceiver PCS power supply (left side)                     | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCHSSI_R</sub> | Transceiver PCS power supply (right side)                    | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCR_GXBL</sub> | Receiver analog power supply (left side)                     | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCR_GXBR</sub> | Receiver analog power supply (right side)                    | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCR_GTBR</sub> | Receiver analog power supply for GT channels (right side)    | GT         | -0.5    | 1.35    | V    |
| V <sub>CCT_GXBL</sub> | Transmitter analog power supply (left side)                  | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCT_GXBR</sub> | Transmitter analog power supply (right side)                 | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCT_GTBR</sub> | Transmitter analog power supply for GT channels (right side) | GT         | -0.5    | 1.35    | V    |
| V <sub>CCL_GTBR</sub> | Transmitter clock network power supply (right side)          | GT         | -0.5    | 1.35    | V    |
| V <sub>CCH_GXBL</sub> | Transmitter output buffer power supply (left side)           | GX, GS, GT | -0.5    | 1.8     | V    |
| V <sub>CCH_GXBR</sub> | Transmitter output buffer power supply (right side)          | GX, GS, GT | -0.5    | 1.8     | V    |

### **Maximum Allowed Overshoot and Undershoot Voltage**

During transitions, input signals may overshoot to the voltage shown in Table 5 and undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns.

| Symbol            | Description            | Condition    | Min <sup>(4)</sup> | Тур | Max <sup>(4)</sup> | Unit |
|-------------------|------------------------|--------------|--------------------|-----|--------------------|------|
| t <sub>RAMP</sub> | Power supply ramp time | Standard POR | 200 µs             | _   | 100 ms             | —    |
|                   | Power supply ramp time | Fast POR     | 200 µs             |     | 4 ms               | _    |

### Table 6. Recommended Operating Conditions for Stratix V Devices (Part 2 of 2)

#### Notes to Table 6:

(1)  $V_{CCPD}$  must be 2.5 V when  $V_{CCI0}$  is 2.5, 1.8, 1.5, 1.35, 1.25 or 1.2 V.  $V_{CCPD}$  must be 3.0 V when  $V_{CCI0}$  is 3.0 V.

(2) If you do not use the design security feature in Stratix V devices, connect V<sub>CCBAT</sub> to a 1.2- to 3.0-V power supply. Stratix V power-on-reset (POR) circuitry monitors V<sub>CCBAT</sub>. Stratix V devices will not exit POR if V<sub>CCBAT</sub> stays at logic low.

(3) C2L and I2L can also be run at 0.90 V for legacy boards that were designed for the C2 and I2 speed grades.

(4) The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

Table 7 lists the transceiver power supply recommended operating conditions for Stratix V GX, GS, and GT devices.

# Table 7. Recommended Transceiver Power Supply Operating Conditions for Stratix V GX, GS, and GT Devices (Part 1 of 2)

| Symbol                | Description                                                                                         | Devices    | Minimum <sup>(4)</sup> | Typical | Maximum <sup>(4)</sup> | Unit |
|-----------------------|-----------------------------------------------------------------------------------------------------|------------|------------------------|---------|------------------------|------|
| V <sub>CCA_GXBL</sub> | Transceiver channel PLL power supply (left                                                          | GX, GS, GT | 2.85                   | 3.0     | 3.15                   | V    |
| (1), (3)              | side)                                                                                               | ux, uo, ui | 2.375                  | 2.5     | 2.625                  | v    |
| V <sub>CCA_GXBR</sub> | Transceiver channel PLL power supply (right                                                         | GX, GS     | 2.85                   | 3.0     | 3.15                   | V    |
| (1), (3)              | side)                                                                                               | ux, us     | 2.375                  | 2.5     | 2.625                  | v    |
| V <sub>CCA_GTBR</sub> | Transceiver channel PLL power supply (right side)                                                   | GT         | 2.85                   | 3.0     | 3.15                   | V    |
|                       | Transceiver hard IP power supply (left side;<br>C1, C2, I2, and I3YY speed grades)                  | GX, GS, GT | 0.87                   | 0.9     | 0.93                   | V    |
| V <sub>CCHIP_L</sub>  | Transceiver hard IP power supply (left side;<br>C2L, C3, C4, I2L, I3, I3L, and I4 speed<br>grades)  | GX, GS, GT | 0.82                   | 0.85    | 0.88                   | V    |
|                       | Transceiver hard IP power supply (right side;<br>C1, C2, I2, and I3YY speed grades)                 | GX, GS, GT | 0.87                   | 0.9     | 0.93                   | V    |
| V <sub>CCHIP_R</sub>  | Transceiver hard IP power supply (right side;<br>C2L, C3, C4, I2L, I3, I3L, and I4 speed<br>grades) | GX, GS, GT | 0.82                   | 0.85    | 0.88                   | V    |
|                       | Transceiver PCS power supply (left side;<br>C1, C2, I2, and I3YY speed grades)                      | GX, GS, GT | 0.87                   | 0.9     | 0.93                   | V    |
| V <sub>CCHSSI_L</sub> | Transceiver PCS power supply (left side;<br>C2L, C3, C4, I2L, I3, I3L, and I4 speed<br>grades)      | GX, GS, GT | 0.82                   | 0.85    | 0.88                   | V    |
|                       | Transceiver PCS power supply (right side;<br>C1, C2, I2, and I3YY speed grades)                     | GX, GS, GT | 0.87                   | 0.9     | 0.93                   | V    |
| V <sub>CCHSSI_R</sub> | Transceiver PCS power supply (right side;<br>C2L, C3, C4, I2L, I3, I3L, and I4 speed<br>grades)     | GX, GS, GT | 0.82                   | 0.85    | 0.88                   | V    |
|                       |                                                                                                     |            | 0.82                   | 0.85    | 0.88                   |      |
| V <sub>CCR_GXBL</sub> | Pacaivar analog powar supply (left side)                                                            | GX, GS, GT | 0.87                   | 0.90    | 0.93                   | V    |
| (2)                   | Receiver analog power supply (left side)                                                            |            | 0.97                   | 1.0     | 1.03                   | V    |
|                       |                                                                                                     |            | 1.03                   | 1.05    | 1.07                   |      |

### I/O Pin Leakage Current

Table 9 lists the Stratix V I/O pin leakage current specifications.

| Table 9. I/ | 0 Pin Leakage | <b>Current for Stratix </b> | / Devices <sup>(1)</sup> |
|-------------|---------------|-----------------------------|--------------------------|
|-------------|---------------|-----------------------------|--------------------------|

| Symbol          | Description        | Conditions                                 | Min | Тур | Max | Unit |
|-----------------|--------------------|--------------------------------------------|-----|-----|-----|------|
| I <sub>I</sub>  | Input pin          | $V_I = 0 V \text{ to } V_{CCIOMAX}$        | -30 | —   | 30  | μA   |
| I <sub>0Z</sub> | Tri-stated I/O pin | $V_0 = 0 V \text{ to } V_{\text{CCIOMAX}}$ | -30 |     | 30  | μA   |

### Note to Table 9:

(1) If  $V_0 = V_{CCIO}$  to  $V_{CCIOMax}$ , 100  $\mu$ A of leakage current per I/O is expected.

### **Bus Hold Specifications**

Table 10 lists the Stratix V device family bus hold specifications.

Table 10. Bus Hold Parameters for Stratix V Devices

|                               |                   |                                                | V <sub>CCIO</sub> |      |       |      |       |      |       |      |       |      |      |
|-------------------------------|-------------------|------------------------------------------------|-------------------|------|-------|------|-------|------|-------|------|-------|------|------|
| Parameter                     | Symbol            | Conditions                                     | 1.2 V             |      | 1.5 V |      | 1.8 V |      | 2.5 V |      | 3.0 V |      | Unit |
|                               |                   |                                                | Min               | Max  | Min   | Max  | Min   | Max  | Min   | Max  | Min   | Max  |      |
| Low<br>sustaining<br>current  | I <sub>SUSL</sub> | V <sub>IN</sub> > V <sub>IL</sub><br>(maximum) | 22.5              | _    | 25.0  | _    | 30.0  | _    | 50.0  | _    | 70.0  | _    | μA   |
| High<br>sustaining<br>current | I <sub>SUSH</sub> | V <sub>IN</sub> < V <sub>IH</sub><br>(minimum) | -22.5             | _    | -25.0 | _    | -30.0 | _    | -50.0 | _    | -70.0 | _    | μA   |
| Low<br>overdrive<br>current   | I <sub>odl</sub>  | $0V < V_{IN} < V_{CCIO}$                       | _                 | 120  | _     | 160  | _     | 200  | _     | 300  | _     | 500  | μA   |
| High<br>overdrive<br>current  | I <sub>odh</sub>  | 0V < V <sub>IN</sub> <<br>V <sub>CCI0</sub>    |                   | -120 |       | -160 | _     | -200 |       | -300 | _     | -500 | μA   |
| Bus-hold<br>trip point        | V <sub>trip</sub> | _                                              | 0.45              | 0.95 | 0.50  | 1.00 | 0.68  | 1.07 | 0.70  | 1.70 | 0.80  | 2.00 | V    |

### **On-Chip Termination (OCT) Specifications**

If you enable OCT calibration, calibration is automatically performed at power-up for I/Os connected to the calibration block. Table 11 lists the Stratix V OCT termination calibration accuracy specifications.

Table 11. OCT Calibration Accuracy Specifications for Stratix V Devices <sup>(1)</sup> (Part 1 of 2)

|                     |                                                                     |                                                  | Calibration Accuracy |       |                |       |      |  |
|---------------------|---------------------------------------------------------------------|--------------------------------------------------|----------------------|-------|----------------|-------|------|--|
| Symbol              | Description                                                         | Conditions                                       | C1                   | C2,12 | C3,I3,<br>I3YY | C4,14 | Unit |  |
| 25-Ω R <sub>S</sub> | Internal series termination with calibration (25- $\Omega$ setting) | V <sub>CCI0</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15                  | ±15   | ±15            | ±15   | %    |  |

| 1/0 Stondard            |       | V <sub>ccio</sub> (V) |       | V <sub>REF</sub> (V) V <sub>TT</sub> |                         |                             |                             | V <sub>TT</sub> (V)        |                             |  |
|-------------------------|-------|-----------------------|-------|--------------------------------------|-------------------------|-----------------------------|-----------------------------|----------------------------|-----------------------------|--|
| I/O Standard            | Min   | Тур                   | Max   | Min                                  | Тур                     | Max                         | Min                         | Тур                        | Max                         |  |
| SSTL-2<br>Class I, II   | 2.375 | 2.5                   | 2.625 | 0.49 *<br>V <sub>CCIO</sub>          | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | V <sub>REF</sub> –<br>0.04  | V <sub>REF</sub>           | V <sub>REF</sub> +<br>0.04  |  |
| SSTL-18<br>Class I, II  | 1.71  | 1.8                   | 1.89  | 0.833                                | 0.9                     | 0.969                       | V <sub>REF</sub> –<br>0.04  | V <sub>REF</sub>           | V <sub>REF</sub> +<br>0.04  |  |
| SSTL-15<br>Class I, II  | 1.425 | 1.5                   | 1.575 | 0.49 *<br>V <sub>CCIO</sub>          | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | 0.49 *<br>V <sub>CCI0</sub> | 0.5 *<br>VCCIO             | 0.51 *<br>V <sub>CCIO</sub> |  |
| SSTL-135<br>Class I, II | 1.283 | 1.35                  | 1.418 | 0.49 *<br>V <sub>CCIO</sub>          | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | 0.49 *<br>V <sub>CCI0</sub> | 0.5 *<br>V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> |  |
| SSTL-125<br>Class I, II | 1.19  | 1.25                  | 1.26  | 0.49 *<br>V <sub>CCIO</sub>          | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCI0</sub> | 0.49 *<br>V <sub>CCI0</sub> | 0.5 *<br>VCCIO             | 0.51 *<br>V <sub>CCIO</sub> |  |
| SSTL-12<br>Class I, II  | 1.14  | 1.20                  | 1.26  | 0.49 *<br>V <sub>CCIO</sub>          | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | 0.49 *<br>V <sub>CCI0</sub> | 0.5 *<br>VCCIO             | 0.51 *<br>V <sub>CCIO</sub> |  |
| HSTL-18<br>Class I, II  | 1.71  | 1.8                   | 1.89  | 0.85                                 | 0.9                     | 0.95                        | _                           | V <sub>CCI0</sub> /2       | _                           |  |
| HSTL-15<br>Class I, II  | 1.425 | 1.5                   | 1.575 | 0.68                                 | 0.75                    | 0.9                         | _                           | V <sub>CCI0</sub> /2       | _                           |  |
| HSTL-12<br>Class I, II  | 1.14  | 1.2                   | 1.26  | 0.47 *<br>V <sub>CCI0</sub>          | 0.5 * V <sub>CCIO</sub> | 0.53 *<br>V <sub>CCIO</sub> | —                           | V <sub>CCI0</sub> /2       |                             |  |
| HSUL-12                 | 1.14  | 1.2                   | 1.3   | 0.49 *<br>V <sub>CCIO</sub>          | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | —                           | _                          | _                           |  |

| Table 18. Single-Ended SSTL, HSTL, and HSUL I/O Reference Voltage Specifications for Stratix V Device | es |
|-------------------------------------------------------------------------------------------------------|----|
|-------------------------------------------------------------------------------------------------------|----|

| Table 19. Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications for Stratix V Devices | (Part 1 of 2) |
|-------------------------------------------------------------------------------------------------------|---------------|
|-------------------------------------------------------------------------------------------------------|---------------|

| I/O Standard            | V <sub>IL(D(</sub> | <sub>:)</sub> (V)           | V <sub>IH(D</sub>           | <sub>C)</sub> (V)       | V <sub>IL(AC)</sub> (V)     | V <sub>IH(AC)</sub> (V)     | V <sub>ol</sub> (V)        | V <sub>oh</sub> (V)         | L (mA)               | I <sub>oh</sub> |
|-------------------------|--------------------|-----------------------------|-----------------------------|-------------------------|-----------------------------|-----------------------------|----------------------------|-----------------------------|----------------------|-----------------|
| ijo Stalluaru           | Min                | Max                         | Min                         | Max                     | Max                         | Min                         | Max                        | Min                         | I <sub>ol</sub> (mA) | (mÅ)            |
| SSTL-2<br>Class I       | -0.3               | V <sub>REF</sub> –<br>0.15  | V <sub>REF</sub> +<br>0.15  | V <sub>CCI0</sub> + 0.3 | V <sub>REF</sub> –<br>0.31  | V <sub>REF</sub> + 0.31     | V <sub>TT</sub> –<br>0.608 | V <sub>TT</sub> +<br>0.608  | 8.1                  | -8.1            |
| SSTL-2<br>Class II      | -0.3               | V <sub>REF</sub> –<br>0.15  | V <sub>REF</sub> +<br>0.15  | V <sub>CCI0</sub> + 0.3 | V <sub>REF</sub> –<br>0.31  | V <sub>REF</sub> + 0.31     | V <sub>TT</sub> –<br>0.81  | V <sub>TT</sub> +<br>0.81   | 16.2                 | -16.2           |
| SSTL-18<br>Class I      | -0.3               | V <sub>REF</sub> –<br>0.125 | V <sub>REF</sub> +<br>0.125 | V <sub>CCI0</sub> + 0.3 | V <sub>REF</sub> –<br>0.25  | V <sub>REF</sub> + 0.25     | V <sub>TT</sub> –<br>0.603 | V <sub>TT</sub> +<br>0.603  | 6.7                  | -6.7            |
| SSTL-18<br>Class II     | -0.3               | V <sub>REF</sub> –<br>0.125 | V <sub>REF</sub> +<br>0.125 | V <sub>CCI0</sub> + 0.3 | V <sub>REF</sub> –<br>0.25  | V <sub>REF</sub> + 0.25     | 0.28                       | V <sub>CCI0</sub> –<br>0.28 | 13.4                 | -13.4           |
| SSTL-15<br>Class I      |                    | V <sub>REF</sub> –<br>0.1   | V <sub>REF</sub> + 0.1      | _                       | V <sub>REF</sub> –<br>0.175 | V <sub>REF</sub> +<br>0.175 | 0.2 *<br>V <sub>CCI0</sub> | 0.8 *<br>V <sub>CCI0</sub>  | 8                    | -8              |
| SSTL-15<br>Class II     | _                  | V <sub>REF</sub> –<br>0.1   | V <sub>REF</sub> + 0.1      | _                       | V <sub>REF</sub> –<br>0.175 | V <sub>REF</sub> +<br>0.175 | 0.2 *<br>V <sub>CCI0</sub> | 0.8 *<br>V <sub>CCI0</sub>  | 16                   | -16             |
| SSTL-135<br>Class I, II |                    | V <sub>REF</sub> –<br>0.09  | V <sub>REF</sub> + 0.09     | _                       | V <sub>REF</sub> –<br>0.16  | V <sub>REF</sub> + 0.16     | 0.2 *<br>V <sub>CCI0</sub> | 0.8 *<br>V <sub>CCI0</sub>  | _                    | _               |
| SSTL-125<br>Class I, II |                    | V <sub>REF</sub> –<br>0.85  | V <sub>REF</sub> + 0.85     | _                       | V <sub>REF</sub> –<br>0.15  | V <sub>REF</sub> + 0.15     | 0.2 *<br>V <sub>CCI0</sub> | 0.8 *<br>V <sub>CCI0</sub>  | _                    | _               |
| SSTL-12<br>Class I, II  |                    | V <sub>REF</sub> –<br>0.1   | V <sub>REF</sub> +<br>0.1   |                         | V <sub>REF</sub> –<br>0.15  | V <sub>REF</sub> + 0.15     | 0.2 *<br>V <sub>CCIO</sub> | 0.8 *<br>V <sub>CCIO</sub>  |                      | _               |

- You typically use the interactive Excel-based Early Power Estimator before designing the FPGA to get a magnitude estimate of the device power. The Quartus II PowerPlay Power Analyzer provides better quality estimates based on the specifics of the design after you complete place-and-route. The PowerPlay Power Analyzer can apply a combination of user-entered, simulation-derived, and estimated signal activities that, when combined with detailed circuit models, yields very accurate power estimates.
- **\*** For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*.

| Symbol/                                                               | Conditions                                                 | Tra | nsceive<br>Grade     | r Speed<br>1 | Transceiver Speed<br>Grade 2 |                 |       | Transceiver Speed<br>Grade 3 |                 |                          | Unit |
|-----------------------------------------------------------------------|------------------------------------------------------------|-----|----------------------|--------------|------------------------------|-----------------|-------|------------------------------|-----------------|--------------------------|------|
| Description                                                           |                                                            | Min | Тур                  | Max          | Min                          | Тур             | Max   | Min                          | Тур             | Max                      |      |
|                                                                       | DC Gain<br>Setting = 0                                     |     | 0                    | _            | _                            | 0               |       | _                            | 0               | —                        | dB   |
|                                                                       | DC Gain<br>Setting = 1                                     | _   | 2                    | _            | _                            | 2               | _     | _                            | 2               | _                        | dB   |
| Programmable<br>DC gain                                               | DC Gain<br>Setting = 2                                     | _   | 4                    | _            | _                            | 4               | _     | _                            | 4               | _                        | dB   |
| Ŭ                                                                     | DC Gain<br>Setting = 3                                     | _   | 6                    | _            | _                            | 6               | _     | _                            | 6               | _                        | dB   |
|                                                                       | DC Gain<br>Setting = 4                                     | _   | 8                    | _            | _                            | 8               | _     | _                            | 8               | —                        | dB   |
| Transmitter                                                           |                                                            |     |                      |              |                              |                 |       |                              |                 |                          |      |
| Supported I/O<br>Standards                                            | _                                                          |     | 1.4-V and 1.5-V PCML |              |                              |                 |       |                              |                 |                          |      |
| Data rate<br>(Standard PCS)                                           | _                                                          | 600 | _                    | 12200        | 600                          | _               | 12200 | 600                          | _               | 8500/<br>10312.5<br>(24) | Mbps |
| Data rate<br>(10G PCS)                                                | _                                                          | 600 | _                    | 14100        | 600                          |                 | 12500 | 600                          |                 | 8500/<br>10312.5<br>(24) | Mbps |
|                                                                       | 85-Ω<br>setting                                            |     | 85 ±<br>20%          | _            | _                            | 85 ±<br>20%     |       | _                            | 85 ±<br>20%     | _                        | Ω    |
| Differential on-                                                      | 100-Ω<br>setting                                           | _   | 100<br>±<br>20%      | _            | _                            | 100<br>±<br>20% | _     | _                            | 100<br>±<br>20% | _                        | Ω    |
| chip termination<br>resistors                                         | 120-Ω<br>setting                                           | _   | 120<br>±<br>20%      |              |                              | 120<br>±<br>20% |       | _                            | 120<br>±<br>20% |                          | Ω    |
|                                                                       | 150-Ω<br>setting                                           |     | 150<br>±<br>20%      |              |                              | 150<br>±<br>20% |       |                              | 150<br>±<br>20% |                          | Ω    |
| V <sub>OCM</sub> (AC<br>coupled)                                      | 0.65-V<br>setting                                          |     | 650                  |              | _                            | 650             |       | _                            | 650             | _                        | mV   |
| V <sub>OCM</sub> (DC<br>coupled)                                      | _                                                          |     | 650                  |              | _                            | 650             |       | _                            | 650             | _                        | mV   |
| Rise time (7)                                                         | 20% to 80%                                                 | 30  |                      | 160          | 30                           |                 | 160   | 30                           |                 | 160                      | ps   |
| Fall time <sup>(7)</sup>                                              | 80% to 20%                                                 | 30  |                      | 160          | 30                           |                 | 160   | 30                           |                 | 160                      | ps   |
| Intra-differential<br>pair skew                                       | Tx V <sub>CM</sub> =<br>0.5 V and<br>slew rate of<br>15 ps |     |                      | 15           |                              |                 | 15    |                              |                 | 15                       | ps   |
| Intra-transceiver<br>block transmitter<br>channel-to-<br>channel skew | x6 PMA<br>bonded mode                                      |     |                      | 120          |                              |                 | 120   |                              |                 | 120                      | ps   |

### Table 23. Transceiver Specifications for Stratix V GX and GS Devices <sup>(1)</sup> (Part 5 of 7)

| Symbol/<br>Description     |   | Transceiver Speed<br>Grade 1 |     | Transceiver Speed<br>Grade 2 |     | Transceiver Speed<br>Grade 3 |     |     | Unit |     |    |
|----------------------------|---|------------------------------|-----|------------------------------|-----|------------------------------|-----|-----|------|-----|----|
| Description                |   | Min                          | Тур | Max                          | Min | Тур                          | Max | Min | Тур  | Max |    |
| t <sub>pll_lock</sub> (16) | _ |                              |     | 10                           |     | —                            | 10  | —   |      | 10  | μs |

#### Table 23. Transceiver Specifications for Stratix V GX and GS Devices <sup>(1)</sup> (Part 7 of 7)

#### Notes to Table 23:

(2) The reference clock common mode voltage is equal to the V<sub>CCR\_GXB</sub> power supply level.

(3) This supply must be connected to 1.0 V if the transceiver is configured at a data rate > 6.5 Gbps, and to 1.05 V if configured at a data rate > 10.3 Gbps when DFE is used. For data rates up to 6.5 Gbps, you can connect this supply to 0.85 V.

- (4) This supply follows VCCR\_GXB.
- (5) The device cannot tolerate prolonged operation at this absolute maximum.
- (6) The differential eye opening specification at the receiver input pins assumes that **Receiver Equalization** is disabled. If you enable **Receiver Equalization**, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level.
- (7) The Quartus II software automatically selects the appropriate slew rate depending on the configured data rate or functional mode.
- (8) The input reference clock frequency options depend on the data rate and the device speed grade.
- (9) The line data rate may be limited by PCS-FPGA interface speed grade.
- (10) Refer to Figure 1 for the GX channel AC gain curves. The total effective AC gain is the AC gain minus the DC gain.
- (11) t<sub>LTR</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset.
- (12) t<sub>LTD</sub> is time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high.
- (13) t<sub>LTD\_manual</sub> is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode.
- (14)  $t_{LTR\_LTD\_manual}$  is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode.
- (15)  $t_{pll_powerdown}$  is the PLL powerdown minimum pulse width.
- (16) t<sub>pll lock</sub> is the time required for the transmitter CMU/ATX PLL to lock to the input reference clock frequency after coming out of reset.
- (17) To calculate the REFCLK rms phase jitter requirement for PCIe at reference clock frequencies other than 100 MHz, use the following formula: REFCLK rms phase jitter at f(MHz) = REFCLK rms phase jitter at 100 MHz × 100/f.
- (18) The maximum peak to peak differential input voltage  $V_{ID}$  after device configuration is equal to 4 × (absolute  $V_{MAX}$  for receiver pin  $V_{ICM}$ ).
- (19) For ES devices,  $R_{BEF}$  is 2000  $\Omega \pm 1\%$ .
- (20) To calculate the REFCLK phase noise requirement at frequencies other than 622 MHz, use the following formula: REFCLK phase noise at f(MHz) = REFCLK phase noise at 622 MHz + 20\*log(f/622).
- (21) SFP/+ optical modules require the host interface to have RD+/- differentially terminated with 100 Ω. The internal OCT feature is available after the Stratix V FPGA configuration is completed. Altera recommends that FPGA configuration is completed before inserting the optical module. Otherwise, minimize unnecessary removal and insertion with unconfigured devices.
- (22) Refer to Figure 2.
- (23) For oversampling designs to support data rates less than the minimum specification, the CDR needs to be in LTR mode only.
- (24) I3YY devices can achieve data rates up to 10.3125 Gbps.
- (25) When you use fPLL as a TXPLL of the transceiver.
- (26) REFCLK performance requires to meet transmitter REFCLK phase noise specification.
- (27) Minimum eye opening of 85 mV is only for the unstressed input eye condition.

<sup>(1)</sup> Speed grades shown in Table 23 refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the Stratix V Device Overview.

Table 24 shows the maximum transmitter data rate for the clock network.

Table 24. Clock Network Maximum Data Rate Transmitter Specifications (1)

|                                   |                                  | ATX PLL                  |                                                      |                                  | CMU PLL <sup>(2)</sup>   | )                             | fPLL                             |                          |                               |
|-----------------------------------|----------------------------------|--------------------------|------------------------------------------------------|----------------------------------|--------------------------|-------------------------------|----------------------------------|--------------------------|-------------------------------|
| Clock Network                     | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span                                      | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span               | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span               |
| x1 <sup>(3)</sup>                 | 14.1                             | —                        | 6                                                    | 12.5                             | _                        | 6                             | 3.125                            | _                        | 3                             |
| x6 <sup>(3)</sup>                 | _                                | 14.1                     | 6                                                    | _                                | 12.5                     | 6                             | _                                | 3.125                    | 6                             |
| x6 PLL<br>Feedback <sup>(4)</sup> | _                                | 14.1                     | Side-<br>wide                                        | _                                | 12.5                     | Side-<br>wide                 |                                  | _                        | _                             |
| xN (PCIe)                         | _                                | 8.0                      | 8                                                    | _                                | 5.0                      | 8                             | _                                | _                        | _                             |
| VN (Native DHV ID)                | 8.0                              | 8.0                      | Up to 13<br>channels<br>above<br>and<br>below<br>PLL | 7 00                             | 7 00                     | Up to 13<br>channels<br>above | 3 1 2 5                          | 3 125                    | Up to 13<br>channels<br>above |
| xN (Native PHY IP)                | _                                | 8.01 to<br>9.8304        | Up to 7<br>channels<br>above<br>and<br>below<br>PLL  | 7.99                             | 7.99                     | and<br>below<br>PLL           | 3.125                            | 3.125                    | and<br>below<br>PLL           |

Notes to Table 24:

(1) Valid data rates below the maximum specified in this table depend on the reference clock frequency and the PLL counter settings. Check the MegaWizard message during the PHY IP instantiation.

(2) ATX PLL is recommended at 8 Gbps and above data rates for improved jitter performance.

(3) Channel span is within a transceiver bank.

(4) Side-wide channel bonding is allowed up to the maximum supported by the PHY IP.

Table 26 shows the approximate maximum data rate using the 10G PCS.

| Table 26. Stratix V 10G PCS Approximate Maximum Data Rate (1) |
|---------------------------------------------------------------|
|---------------------------------------------------------------|

| Mada (2)            | Transceiver | PMA Width                                | 64       | 40    | 40    | 40      | 32       | 32    |  |  |
|---------------------|-------------|------------------------------------------|----------|-------|-------|---------|----------|-------|--|--|
| Mode <sup>(2)</sup> | Speed Grade | PCS Width                                | 64       | 66/67 | 50    | 40      | 64/66/67 | 32    |  |  |
|                     | 1           | C1, C2, C2L, I2, I2L<br>core speed grade | 14.1     | 14.1  | 10.69 | 14.1    | 13.6     | 13.6  |  |  |
|                     | 2           | C1, C2, C2L, I2, I2L<br>core speed grade | 12.5     | 12.5  | 10.69 | 12.5    | 12.5     | 12.5  |  |  |
|                     | 2           | C3, I3, I3L<br>core speed grade          |          |       |       |         |          | 10.88 |  |  |
| FIFO or<br>Register |             | C1, C2, C2L, I2, I2L<br>core speed grade |          |       |       |         |          |       |  |  |
| 3                   |             | C3, I3, I3L<br>core speed grade          | 8.5 Gbps |       |       |         |          |       |  |  |
|                     | 3           | C4, I4<br>core speed grade               |          |       |       |         |          |       |  |  |
|                     |             | I3YY<br>core speed grade                 |          |       | 10.31 | 25 Gbps |          |       |  |  |

Notes to Table 26:

(1) The maximum data rate is in Gbps.

(2) The Phase Compensation FIFO can be configured in FIFO mode or register mode. In the FIFO mode, the pointers are not fixed, and the latency can vary. In the register mode the pointers are fixed for low latency.

| Symbol/                                                                          | Conditions                            | 5                    | Transceiver<br>Speed Grade |        |     | Transceive<br>peed Grade |        | Unit  |
|----------------------------------------------------------------------------------|---------------------------------------|----------------------|----------------------------|--------|-----|--------------------------|--------|-------|
| Description                                                                      |                                       | Min                  | Тур                        | Max    | Min | Тур                      | Max    |       |
| Differential on-chip<br>termination resistors <sup>(7)</sup>                     | GT channels                           |                      | 100                        | _      | _   | 100                      | _      | Ω     |
|                                                                                  | 85- $\Omega$ setting                  | _                    | 85 ± 30%                   | _      | _   | 85<br>± 30%              | _      | Ω     |
| Differential on-chip<br>termination resistors<br>for GX channels <sup>(19)</sup> | 100-Ω<br>setting                      | _                    | 100<br>± 30%               | _      | _   | 100<br>± 30%             | _      | Ω     |
|                                                                                  | 120-Ω<br>setting                      | _                    | 120<br>± 30%               | _      | _   | 120<br>± 30%             | _      | Ω     |
|                                                                                  | 150-Ω<br>setting                      |                      | 150<br>± 30%               | _      | _   | 150<br>± 30%             | _      | Ω     |
| V <sub>ICM</sub> (AC coupled)                                                    | GT channels                           |                      | 650                        |        | —   | 650                      | —      | mV    |
|                                                                                  | VCCR_GXB =<br>0.85 V or<br>0.9 V      |                      | 600                        | _      | _   | 600                      |        | mV    |
| VICM (AC and DC<br>coupled) for GX<br>Channels                                   | VCCR_GXB =<br>1.0 V full<br>bandwidth |                      | 700                        | _      | _   | 700                      | _      | mV    |
|                                                                                  | VCCR_GXB =<br>1.0 V half<br>bandwidth |                      | 750                        | _      | _   | 750                      | _      | mV    |
| t <sub>LTR</sub> <sup>(9)</sup>                                                  | —                                     | —                    | —                          | 10     | —   | —                        | 10     | μs    |
| t <sub>LTD</sub> <sup>(10)</sup>                                                 |                                       | 4                    |                            |        | 4   |                          |        | μs    |
| t <sub>LTD_manual</sub> <sup>(11)</sup>                                          | —                                     | 4                    | —                          | —      | 4   | —                        | _      | μs    |
| t <sub>LTR_LTD_manual</sub> <sup>(12)</sup>                                      | _                                     | 15                   |                            |        | 15  | —                        |        | μs    |
| Run Length                                                                       | GT channels                           | _                    | _                          | 72     | —   | —                        | 72     | CID   |
| nun Lengin                                                                       | GX channels                           |                      |                            |        | (8) |                          |        |       |
| CDR PPM                                                                          | GT channels                           |                      |                            | 1000   | _   | —                        | 1000   | ± PPM |
|                                                                                  | GX channels                           |                      |                            |        | (8) |                          |        |       |
| Programmable                                                                     | GT channels                           | _                    | _                          | 14     | —   | —                        | 14     | dB    |
| equalization<br>(AC Gain) <sup>(5)</sup>                                         | GX channels                           |                      |                            |        | (8) |                          |        |       |
| Programmable                                                                     | GT channels                           | _                    | —                          | 7.5    | —   | —                        | 7.5    | dB    |
| DC gain <sup>(6)</sup>                                                           | GX channels                           |                      |                            |        | (8) |                          |        |       |
| Differential on-chip termination resistors <sup>(7)</sup>                        | GT channels                           | _                    | 100                        | _      | _   | 100                      | _      | Ω     |
| Transmitter                                                                      | ·1                                    |                      |                            |        |     | •                        |        |       |
| Supported I/O<br>Standards                                                       | _                                     | 1.4-V and 1.5-V PCML |                            |        |     |                          |        |       |
| Data rate<br>(Standard PCS)                                                      | GX channels                           | 600                  | _                          | 8500   | 600 | _                        | 8500   | Mbps  |
| Data rate<br>(10G PCS)                                                           | GX channels                           | 600                  |                            | 12,500 | 600 | _                        | 12,500 | Mbps  |

### Table 28. Transceiver Specifications for Stratix V GT Devices (Part 3 of 5)<sup>(1)</sup>

| Table 28. Transceiver Specifications for Stratix V GT Devices (Part 4 of 5) <sup>(1)</sup> |
|--------------------------------------------------------------------------------------------|
|--------------------------------------------------------------------------------------------|

| Symbol/                                                            | Conditions                                   |        | Transceive<br>peed Grade |                                |        | Fransceive<br>Deed Grade |                                | Unit |  |  |
|--------------------------------------------------------------------|----------------------------------------------|--------|--------------------------|--------------------------------|--------|--------------------------|--------------------------------|------|--|--|
| Description                                                        |                                              | Min    | Тур                      | Max                            | Min    | Тур                      | Max                            |      |  |  |
| Data rate                                                          | GT channels                                  | 19,600 |                          | 28,050                         | 19,600 |                          | 25,780                         | Mbps |  |  |
| Differential on-chip                                               | GT channels                                  |        | 100                      | _                              |        | 100                      |                                | Ω    |  |  |
| termination resistors                                              | GX channels                                  |        | 1                        | 1                              | (8)    |                          | 11                             |      |  |  |
|                                                                    | GT channels                                  |        | 500                      | _                              |        | 500                      | —                              | mV   |  |  |
| $V_{OCM}$ (AC coupled)                                             | GX channels                                  |        | 1                        | 1                              | (8)    |                          | 11                             |      |  |  |
| Dies/Fall times                                                    | GT channels                                  | _      | 15                       | _                              |        | 15                       | —                              | ps   |  |  |
| Rise/Fall time                                                     | GX channels                                  |        |                          |                                | (8)    |                          | 1                              |      |  |  |
| Intra-differential pair<br>skew                                    | GX channels                                  |        | (8)                      |                                |        |                          |                                |      |  |  |
| Intra-transceiver block<br>transmitter channel-to-<br>channel skew | GX channels                                  |        | (8)                      |                                |        |                          |                                |      |  |  |
| Inter-transceiver block<br>transmitter channel-to-<br>channel skew | GX channels                                  |        |                          |                                | (8)    |                          |                                |      |  |  |
| CMU PLL                                                            | · · · · · ·                                  |        |                          |                                |        |                          |                                |      |  |  |
| Supported Data Range                                               | —                                            | 600    | —                        | 12500                          | 600    | —                        | 8500                           | Mbps |  |  |
| t <sub>pll_powerdown</sub> (13)                                    | —                                            | 1      | —                        | —                              | 1      | _                        | —                              | μs   |  |  |
| t <sub>pll_lock</sub> <sup>(14)</sup>                              | —                                            | _      | —                        | 10                             | _      | _                        | 10                             | μs   |  |  |
| ATX PLL                                                            |                                              |        |                          |                                |        |                          |                                |      |  |  |
|                                                                    | VCO post-<br>divider L=2                     | 8000   | _                        | 12500                          | 8000   | _                        | 8500                           | Mbps |  |  |
|                                                                    | L=4                                          | 4000   |                          | 6600                           | 4000   | _                        | 6600                           | Mbps |  |  |
| Supported Data Rate                                                | L=8                                          | 2000   | —                        | 3300                           | 2000   | -                        | 3300                           | Mbps |  |  |
| Range for GX Channels                                              | L=8,<br>Local/Central<br>Clock Divider<br>=2 | 1000   | _                        | 1762.5                         | 1000   | _                        | 1762.5                         | Mbps |  |  |
| Supported Data Rate<br>Range for GT Channels                       | VCO post-<br>divider L=2                     | 9800   | _                        | 14025                          | 9800   | _                        | 12890                          | Mbps |  |  |
| t <sub>pll_powerdown</sub> <sup>(13)</sup>                         | —                                            | 1      | —                        | —                              | 1      | —                        | —                              | μs   |  |  |
| t <sub>pll_lock</sub> <sup>(14)</sup>                              | —                                            |        | —                        | 10                             | —      | —                        | 10                             | μs   |  |  |
| fPLL                                                               |                                              |        |                          |                                |        |                          | · ·                            |      |  |  |
| Supported Data Range                                               | _                                            | 600    |                          | 3250/<br>3.125 <sup>(23)</sup> | 600    | _                        | 3250/<br>3.125 <sup>(23)</sup> | Mbps |  |  |
| t <sub>pll_powerdown</sub> (13)                                    |                                              | 1      | _                        |                                | 1      |                          |                                | μs   |  |  |

Table 29 shows the  $V_{\text{OD}}$  settings for the GT channel.

| Table 29. | Typical Von Setting | g for GT Channel, T | <b>EX Termination = 100</b> $\Omega$ |
|-----------|---------------------|---------------------|--------------------------------------|
|-----------|---------------------|---------------------|--------------------------------------|

| Symbol                                                  | V <sub>OD</sub> Setting | V <sub>op</sub> Value (mV) |
|---------------------------------------------------------|-------------------------|----------------------------|
|                                                         | 0                       | 0                          |
|                                                         | 1                       | 200                        |
| $\mathbf{V}_{0D}$ differential peak to peak typical (1) | 2                       | 400                        |
| VOD unicicilitat peak to peak typical (*)               | 3                       | 600                        |
|                                                         | 4                       | 800                        |
|                                                         | 5                       | 1000                       |

### Note:

(1) Refer to Figure 4.

### **PLL Specifications**

Table 31 lists the Stratix V PLL specifications when operating in both the commercial junction temperature range (0° to  $85^{\circ}$ C) and the industrial junction temperature range (-40° to  $100^{\circ}$ C).

Table 31. PLL Specifications for Stratix V Devices (Part 1 of 3)

| Symbol                   | Parameter                                                                                                | Min | Тур | Max                | Unit |
|--------------------------|----------------------------------------------------------------------------------------------------------|-----|-----|--------------------|------|
|                          | Input clock frequency (C1, C2, C2L, I2, and I2L speed grades)                                            | 5   | _   | 800 (1)            | MHz  |
| f <sub>IN</sub>          | Input clock frequency (C3, I3, I3L, and I3YY speed grades)                                               | 5   | _   | 800 (1)            | MHz  |
|                          | Input clock frequency (C4, I4 speed grades)                                                              | 5   | _   | 650 <sup>(1)</sup> | MHz  |
| f <sub>INPFD</sub>       | Input frequency to the PFD                                                                               | 5   | —   | 325                | MHz  |
| f <sub>finpfd</sub>      | Fractional Input clock frequency to the PFD                                                              | 50  | —   | 160                | MHz  |
|                          | PLL VCO operating range (C1, C2, C2L, I2, I2L speed grades)                                              | 600 | _   | 1600               | MHz  |
| f <sub>VCO</sub>         | PLL VCO operating range (C3, I3, I3L, I3YY speed grades)                                                 | 600 | _   | 1600               | MHz  |
|                          | PLL VCO operating range (C4, I4 speed grades)                                                            | 600 | —   | 1300               | MHz  |
| t <sub>einduty</sub>     | Input clock or external feedback clock input duty cycle                                                  | 40  |     | 60                 | %    |
|                          | Output frequency for an internal global or regional clock (C1, C2, C2L, I2, I2L speed grades)            | —   | _   | 717 <sup>(2)</sup> | MHz  |
| f <sub>ouт</sub>         | Output frequency for an internal global or regional clock (C3, I3, I3L speed grades)                     | _   | _   | 650 <sup>(2)</sup> | MHz  |
|                          | Output frequency for an internal global or regional clock (C4, I4 speed grades)                          | _   | _   | 580 <sup>(2)</sup> | MHz  |
|                          | Output frequency for an external clock output (C1, C2, C2L, I2, I2L speed grades)                        | _   | _   | 800 (2)            | MHz  |
| f <sub>out_ext</sub>     | Output frequency for an external clock output (C3, I3, I3L speed grades)                                 | _   | _   | 667 <sup>(2)</sup> | MHz  |
|                          | Output frequency for an external clock output (C4, I4 speed grades)                                      | _   | _   | 553 <sup>(2)</sup> | MHz  |
| t <sub>outduty</sub>     | Duty cycle for a dedicated external clock output (when set to <b>50%</b> )                               | 45  | 50  | 55                 | %    |
| t <sub>FCOMP</sub>       | External feedback clock compensation time                                                                | _   | —   | 10                 | ns   |
| f <sub>dyconfigclk</sub> | Dynamic Configuration Clock used for <code>mgmt_clk</code> and <code>scanclk</code>                      | _   | _   | 100                | MHz  |
| t <sub>LOCK</sub>        | Time required to lock from the end-of-device configuration or deassertion of areset                      | _   | _   | 1                  | ms   |
| t <sub>olock</sub>       | Time required to lock dynamically (after switchover or reconfiguring any non-post-scale counters/delays) | _   | _   | 1                  | ms   |
|                          | PLL closed-loop low bandwidth                                                                            |     | 0.3 | —                  | MHz  |
| f <sub>CLBW</sub>        | PLL closed-loop medium bandwidth                                                                         | _   | 1.5 |                    | MHz  |
|                          | PLL closed-loop high bandwidth (7)                                                                       |     | 4   | —                  | MHz  |
| t <sub>PLL_PSERR</sub>   | Accuracy of PLL phase shift                                                                              |     |     | ±50                | ps   |
| t <sub>areset</sub>      | Minimum pulse width on the areset signal                                                                 | 10  | _   |                    | ns   |

| Symbol                                            | Parameter                                                                                                     | Min  | Тур     | Max                                          | Unit      |
|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------|------|---------|----------------------------------------------|-----------|
| + (3) (4)                                         | Input clock cycle-to-cycle jitter ( $f_{REF} \ge 100 \text{ MHz}$ )                                           | _    | —       | 0.15                                         | UI (p-p)  |
| t <sub>INCCJ</sub> <sup>(3),</sup> <sup>(4)</sup> | Input clock cycle-to-cycle jitter (f <sub>REF</sub> < 100 MHz)                                                | -750 | _       | +750                                         | ps (p-p)  |
| t                                                 | Period Jitter for dedicated clock output (f_{OUT} $\geq$ 100 MHz)                                             | _    | _       | 175 <sup>(1)</sup>                           | ps (p-p)  |
| t <sub>outpj_dc</sub> <sup>(5)</sup>              | Period Jitter for dedicated clock output (f <sub>OUT</sub> < 100 MHz)                                         | _    |         | 17.5 <sup>(1)</sup>                          | mUI (p-p) |
|                                                   | Period Jitter for dedicated clock output in fractional PLL ( $f_{0UT} \geq 100 \mbox{ MHz})$                  | _    | _       | 250 <sup>(11)</sup> ,<br>175 <sup>(12)</sup> | ps (p-p)  |
| t <sub>foutpj_dc</sub> <sup>(5)</sup>             | Period Jitter for dedicated clock output in fractional PLL (f <sub>OUT</sub> < 100 MHz)                       | _    | _       | 25 <sup>(11)</sup> ,<br>17.5 <sup>(12)</sup> | mUI (p-p) |
| +                                                 | Cycle-to-Cycle Jitter for a dedicated clock output ( $f_{OUT} \ge 100 \text{ MHz}$ )                          | _    | _       | 175                                          | ps (p-p)  |
| t <sub>outccj_dc</sub> <sup>(5)</sup>             | Cycle-to-Cycle Jitter for a dedicated clock output (f <sub>0UT</sub> < 100 MHz)                               | _    | _       | 17.5                                         | mUI (p-p) |
| <b>+</b> <i>(5)</i>                               | Cycle-to-cycle Jitter for a dedicated clock output in fractional PLL (f_{OUT} $\geq$ 100 MHz)                 | _    | _       | 250 <sup>(11)</sup> ,<br>175 <sup>(12)</sup> | ps (p-p)  |
| t <sub>foutccj_dc</sub> (5)                       | Cycle-to-cycle Jitter for a dedicated clock output in fractional PLL ( $f_{OUT} < 100 \text{ MHz}$ )+         | _    | _       | 25 <sup>(11)</sup> ,<br>17.5 <sup>(12)</sup> | mUI (p-p) |
| t <sub>outpj_10</sub> (5),<br>(8)                 | Period Jitter for a clock output on a regular I/O in integer PLL (f_{OUT} $\geq$ 100 MHz)                     | _    | _       | 600                                          | ps (p-p)  |
|                                                   | Period Jitter for a clock output on a regular I/O<br>(f <sub>OUT</sub> < 100 MHz)                             | _    | _       | 60                                           | mUI (p-p) |
| t <sub>foutpj 10</sub> (5),                       | Period Jitter for a clock output on a regular I/O in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )         | _    | _       | 600 (10)                                     | ps (p-p)  |
| (8), (11)                                         | Period Jitter for a clock output on a regular I/O in fractional PLL (f <sub>OUT</sub> < 100 MHz)              | _    | _       | 60 <sup>(10)</sup>                           | mUI (p-p) |
| t <sub>outccj_lo</sub> (5),                       | Cycle-to-cycle Jitter for a clock output on a regular I/O in integer PLL (f_{OUT} $\geq$ 100 MHz)             | _    | _       | 600                                          | ps (p-p)  |
| (8)                                               | Cycle-to-cycle Jitter for a clock output on a regular I/O in integer PLL ( $f_{OUT}$ < 100 MHz)               | _    | _       | 60 <sup>(10)</sup>                           | mUI (p-p) |
| t <sub>foutccj_10</sub> <sup>(5),</sup>           | Cycle-to-cycle Jitter for a clock output on a regular I/O in fractional PLL ( $f_{0UT} \geq 100 \mbox{ MHz})$ | _    | _       | 600 <sup>(10)</sup>                          | ps (p-p)  |
| (8), (11)                                         | Cycle-to-cycle Jitter for a clock output on a regular I/O in fractional PLL ( $f_{OUT} < 100 \text{ MHz}$ )   | _    | _       | 60                                           | mUI (p-p) |
| t <sub>casc_outpj_dc</sub>                        | Period Jitter for a dedicated clock output in cascaded PLLs (f_{0UT} $\geq$ 100 MHz)                          |      | _       | 175                                          | ps (p-p)  |
| (5), (6)                                          | Period Jitter for a dedicated clock output in cascaded PLLs (f <sub>OUT</sub> < 100 MHz)                      |      | _       | 17.5                                         | mUI (p-p) |
| f <sub>DRIFT</sub>                                | Frequency drift after PFDENA is disabled for a duration of 100 $\mu\text{s}$                                  | _    | _       | ±10                                          | %         |
| dK <sub>BIT</sub>                                 | Bit number of Delta Sigma Modulator (DSM)                                                                     | 8    | 24      | 32                                           | Bits      |
| k <sub>value</sub>                                | Numerator of Fraction                                                                                         | 128  | 8388608 | 2147483648                                   |           |

Table 31. PLL Specifications for Stratix V Devices (Part 2 of 3)

|                       | Peformance |          |           |      |                  |     |     |      |
|-----------------------|------------|----------|-----------|------|------------------|-----|-----|------|
| Mode                  | C1         | C2, C2L  | 12, 12L   | C3   | 13, 13L,<br>13YY | C4  | 14  | Unit |
|                       |            | Modes us | ing Three | DSPs |                  |     |     |      |
| One complex 18 x 25   | 425        | 425      | 415       | 340  | 340              | 275 | 265 | MHz  |
| Modes using Four DSPs |            |          |           |      |                  |     |     |      |
| One complex 27 x 27   | 465        | 465      | 465       | 380  | 380              | 300 | 290 | MHz  |

### Table 32. Block Performance Specifications for Stratix V DSP Devices (Part 2 of 2)

### **Memory Block Specifications**

Table 33 lists the Stratix V memory block specifications.

### Table 33. Memory Block Performance Specifications for Stratix V Devices <sup>(1), (2)</sup> (Part 1 of 2)

|        |                                            | <b>Resources Used</b> |        | Performance |            |     |     |         |                     |     |      |
|--------|--------------------------------------------|-----------------------|--------|-------------|------------|-----|-----|---------|---------------------|-----|------|
| Memory | Mode                                       | ALUTS                 | Memory | C1          | C2,<br>C2L | C3  | C4  | 12, 12L | 13,<br>13L,<br>13YY | 14  | Unit |
|        | Single port, all supported widths          | 0                     | 1      | 450         | 450        | 400 | 315 | 450     | 400                 | 315 | MHz  |
|        | Simple dual-port,<br>x32/x64 depth         | 0                     | 1      | 450         | 450        | 400 | 315 | 450     | 400                 | 315 | MHz  |
| MLAB   | Simple dual-port, x16 depth <sup>(3)</sup> | 0                     | 1      | 675         | 675        | 533 | 400 | 675     | 533                 | 400 | MHz  |
|        | ROM, all supported widths                  | 0                     | 1      | 600         | 600        | 500 | 450 | 600     | 500                 | 450 | MHz  |

### **Duty Cycle Distortion (DCD) Specifications**

Table 44 lists the worst-case DCD for Stratix V devices.

### Table 44. Worst-Case DCD on Stratix V I/O Pins (1)

| Symbol            | C1  |     | C2, C2L, I2, I2L |     | C3, I3, I3L,<br>I3YY |     | C4,14 |     | Unit |  |
|-------------------|-----|-----|------------------|-----|----------------------|-----|-------|-----|------|--|
|                   | Min | Max | Min              | Max | Min                  | Max | Min   | Max |      |  |
| Output Duty Cycle | 45  | 55  | 45               | 55  | 45                   | 55  | 45    | 55  | %    |  |

### Note to Table 44:

(1) The DCD numbers do not cover the core clock network.

## **Configuration Specification**

### **POR Delay Specification**

Power-on reset (POR) delay is defined as the delay between the time when all the power supplies monitored by the POR circuitry reach the minimum recommended operating voltage to the time when the nSTATUS is released high and your device is ready to begin configuration.



For more information about the POR delay, refer to the *Hot Socketing and Power-On Reset in Stratix V Devices* chapter.

Table 45 lists the fast and standard POR delay specification.

### Table 45. Fast and Standard POR Delay Specification (1)

| POR Delay | Minimum | Maximum |
|-----------|---------|---------|
| Fast      | 4 ms    | 12 ms   |
| Standard  | 100 ms  | 300 ms  |

### Note to Table 45:

(1) You can select the POR delay based on the MSEL settings as described in the MSEL Pin Settings section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.

### **JTAG Configuration Specifications**

Table 46 lists the JTAG timing parameters and values for Stratix V devices.

Table 46. JTAG Timing Parameters and Values for Stratix V Devices

| Symbol                  | Description                        | Min | Max | Unit |
|-------------------------|------------------------------------|-----|-----|------|
| t <sub>JCP</sub>        | TCK clock period <sup>(2)</sup>    | 30  | —   | ns   |
| t <sub>JCP</sub>        | TCK clock period <sup>(2)</sup>    | 167 | —   | ns   |
| t <sub>JCH</sub>        | TCK clock high time <sup>(2)</sup> | 14  | —   | ns   |
| t <sub>JCL</sub>        | TCK clock low time <sup>(2)</sup>  | 14  | —   | ns   |
| t <sub>JPSU (TDI)</sub> | TDI JTAG port setup time           | 2   | —   | ns   |
| t <sub>JPSU (TMS)</sub> | TMS JTAG port setup time           | 3   | —   | ns   |

### **Active Serial Configuration Timing**

Table 52 lists the DCLK frequency specification in the AS configuration scheme.

| Table 52. | DCLK Frequency | Specification in the <i>l</i> | AS Configuration Scheme | (1), (2) |
|-----------|----------------|-------------------------------|-------------------------|----------|
|-----------|----------------|-------------------------------|-------------------------|----------|

| Minimum | Typical | Maximum | Unit |
|---------|---------|---------|------|
| 5.3     | 7.9     | 12.5    | MHz  |
| 10.6    | 15.7    | 25.0    | MHz  |
| 21.3    | 31.4    | 50.0    | MHz  |
| 42.6    | 62.9    | 100.0   | MHz  |

#### Notes to Table 52:

(1) This applies to the DCLK frequency specification when using the internal oscillator as the configuration clock source.

(2) The AS multi-device configuration scheme does not support DCLK frequency of 100 MHz.

Figure 14 shows the single-device configuration setup for an AS ×1 mode.





#### Notes to Figure 14:

- (1) If you are using AS  $\times 4$  mode, this signal represents the AS\_DATA[3..0] and EPCQ sends in 4-bits of data for each DCLK cycle.
- (2) The initialization clock can be from internal oscillator or CLKUSR pin.
- (3) After the option bit to enable the INIT\_DONE pin is configured into the device, the INIT\_DONE goes low.

Table 53 lists the timing parameters for AS  $\times 1$  and AS  $\times 4$  configurations in Stratix V devices.

| Symbol          | Parameter                                   | Minimum | Maximum | Units |
|-----------------|---------------------------------------------|---------|---------|-------|
| t <sub>CO</sub> | DCLK falling edge to AS_DATA0/ASDO output   | —       | 2       | ns    |
| t <sub>SU</sub> | Data setup time before falling edge on DCLK | 1.5     | —       | ns    |
| t <sub>H</sub>  | Data hold time after falling edge on DCLK   | 0       | —       | ns    |

Table 54 lists the PS configuration timing parameters for Stratix V devices.

Table 54. PS Timing Parameters for Stratix V Devices

| Symbol                            | Parameter                                         | Minimum                                             | Maximum              | Units |
|-----------------------------------|---------------------------------------------------|-----------------------------------------------------|----------------------|-------|
| t <sub>CF2CD</sub>                | nCONFIG low to CONF_DONE low                      | —                                                   | 600                  | ns    |
| t <sub>CF2ST0</sub>               | nCONFIG low to nSTATUS low                        | —                                                   | 600                  | ns    |
| t <sub>CFG</sub>                  | nCONFIG low pulse width                           | 2                                                   | —                    | μS    |
| t <sub>status</sub>               | nSTATUS low pulse width                           | 268                                                 | 1,506 <sup>(1)</sup> | μS    |
| t <sub>CF2ST1</sub>               | nCONFIG high to nSTATUS high                      | —                                                   | 1,506 <sup>(2)</sup> | μS    |
| t <sub>CF2CK</sub> (5)            | nCONFIG high to first rising edge on DCLK         | 1,506                                               | —                    | μS    |
| t <sub>ST2CK</sub> <sup>(5)</sup> | nSTATUS high to first rising edge of DCLK         | 2                                                   | —                    | μS    |
| t <sub>DSU</sub>                  | DATA[] setup time before rising edge on DCLK      | 5.5                                                 | —                    | ns    |
| t <sub>DH</sub>                   | DATA[] hold time after rising edge on DCLK        | 0                                                   | —                    | ns    |
| t <sub>CH</sub>                   | DCLK high time                                    | $0.45\times 1/f_{MAX}$                              | —                    | S     |
| t <sub>CL</sub>                   | DCLK low time                                     | $0.45\times 1/f_{MAX}$                              | —                    | S     |
| t <sub>CLK</sub>                  | DCLK period                                       | 1/f <sub>MAX</sub>                                  | —                    | S     |
| f <sub>MAX</sub>                  | DCLK frequency                                    | —                                                   | 125                  | MHz   |
| t <sub>CD2UM</sub>                | CONF_DONE high to user mode $(3)$                 | 175                                                 | 437                  | μS    |
| t <sub>CD2CU</sub>                | CONF_DONE high to CLKUSR enabled                  | 4 × maximum<br>DCLK period                          | _                    | _     |
| t <sub>CD2UMC</sub>               | CONF_DONE high to user mode with CLKUSR option on | $t_{CD2CU}$ + (8576 × CLKUSR period) <sup>(4)</sup> | _                    | _     |

### Notes to Table 54:

(1) This value is applicable if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width.

(2) This value is applicable if you do not delay configuration by externally holding the nSTATUS low.

(3) The minimum and maximum numbers apply only if you choose the internal oscillator as the clock source for initializing the device.

(4) To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the "Initialization" section.

(5) If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification.

### Initialization

Table 55 lists the initialization clock source option, the applicable configuration schemes, and the maximum frequency.

| Table 55. Initialization Clock Source Option and the Maximu | m Frequency |
|-------------------------------------------------------------|-------------|
|-------------------------------------------------------------|-------------|

| Initialization Clock<br>Source | Configuration Schemes      | Maximum<br>Frequency | Minimum Number of Clock<br>Cycles <sup>(1)</sup> |
|--------------------------------|----------------------------|----------------------|--------------------------------------------------|
| Internal Oscillator            | AS, PS, FPP                | 12.5 MHz             |                                                  |
| CLKUSR                         | AS, PS, FPP <sup>(2)</sup> | 125 MHz              | 8576                                             |
| DCLK                           | PS, FPP                    | 125 MHz              |                                                  |

### Notes to Table 55:

(1) The minimum number of clock cycles required for device initialization.

(2) To enable CLKUSR as the initialization clock source, turn on the Enable user-supplied start-up clock (CLKUSR) option in the Quartus II software from the General panel of the Device and Pin Options dialog box.

### Table 60. Glossary (Part 2 of 4)

| Letter                | Subject                            | Definitions                                                                                                                                                                                                                                |  |  |
|-----------------------|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| G                     |                                    |                                                                                                                                                                                                                                            |  |  |
| Н                     | _                                  | _                                                                                                                                                                                                                                          |  |  |
| Ι                     |                                    |                                                                                                                                                                                                                                            |  |  |
| J                     | J<br>JTAG Timing<br>Specifications | High-speed I/O block—Deserialization factor (width of parallel data bus).<br>JTAG Timing Specifications:<br>TMS<br>TDI<br>$t_{JCP}$<br>$t_{JCH}$<br>$t_{JCH}$<br>$t_{JPCO}$<br>$t_{JPCO}$<br>$t_{JPXZ}$<br>TDO<br>$t_{JPXZ}$<br>$t_{JPXZ}$ |  |  |
| K<br>L<br>M<br>N<br>O | _                                  | _                                                                                                                                                                                                                                          |  |  |
| Ρ                     | PLL<br>Specifications              | Diagram of PLL Specifications (1)                                                                                                                                                                                                          |  |  |
| Q                     |                                    | _                                                                                                                                                                                                                                          |  |  |
|                       | 1                                  | Receiver differential input discrete resistor (external to the Stratix V device).                                                                                                                                                          |  |  |

| Letter | Subject              | Definitions                                                                                                                                                      |  |  |
|--------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|        | V <sub>CM(DC)</sub>  | DC common mode input voltage.                                                                                                                                    |  |  |
|        | V <sub>ICM</sub>     | Input common mode voltage—The common mode of the differential signal at the receiver.                                                                            |  |  |
|        | V <sub>ID</sub>      | Input differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver.     |  |  |
|        | V <sub>DIF(AC)</sub> | AC differential input voltage—Minimum AC input differential voltage required for switching.                                                                      |  |  |
|        | V <sub>DIF(DC)</sub> | DC differential input voltage— Minimum DC input differential voltage required for switching.                                                                     |  |  |
|        | V <sub>IH</sub>      | Voltage input high—The minimum positive voltage applied to the input which is accepted by the device as a logic high.                                            |  |  |
|        | V <sub>IH(AC)</sub>  | High-level AC input voltage                                                                                                                                      |  |  |
|        | V <sub>IH(DC)</sub>  | High-level DC input voltage                                                                                                                                      |  |  |
| V      | V <sub>IL</sub>      | Voltage input low—The maximum positive voltage applied to the input which is accepted by the device as a logic low.                                              |  |  |
|        | V <sub>IL(AC)</sub>  | Low-level AC input voltage                                                                                                                                       |  |  |
|        | V <sub>IL(DC)</sub>  | Low-level DC input voltage                                                                                                                                       |  |  |
|        | V <sub>OCM</sub>     | Output common mode voltage—The common mode of the differential signal at the transmitter.                                                                        |  |  |
|        | V <sub>OD</sub>      | Output differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the transmitter. |  |  |
|        | V <sub>SWING</sub>   | Differential input voltage                                                                                                                                       |  |  |
|        | V <sub>X</sub>       | Input differential cross point voltage                                                                                                                           |  |  |
|        | V <sub>OX</sub>      | Output differential cross point voltage                                                                                                                          |  |  |
| W      | W                    | High-speed I/O block—clock boost factor                                                                                                                          |  |  |
| X      |                      |                                                                                                                                                                  |  |  |
| Y      | _                    | _                                                                                                                                                                |  |  |
| Z      |                      |                                                                                                                                                                  |  |  |

### Table 60. Glossary (Part 4 of 4)