# E·XFL

## Intel - 5SGXMA7K1F35I2N Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 234720                                                     |
| Number of Logic Elements/Cells | 622000                                                     |
| Total RAM Bits                 | 51200000                                                   |
| Number of I/O                  | 432                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 0.87V ~ 0.93V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                         |
| Package / Case                 | 1152-BBGA, FCBGA                                           |
| Supplier Device Package        | 1152-FBGA (35x35)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5sgxma7k1f35i2n |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Table 5 lists the maximum allowed input overshoot voltage and the duration of the overshoot voltage as a percentage of device lifetime. The maximum allowed overshoot duration is specified as a percentage of high time over the lifetime of the device. A DC signal is equivalent to 100% of the duty cycle. For example, a signal that overshoots to 3.95 V can be at 3.95 V for only ~21% over the lifetime of the device; for a device lifetime of 10 years, the overshoot duration amounts to ~2 years.

| abic J. Maxi |                  |               |                                                     |      |
|--------------|------------------|---------------|-----------------------------------------------------|------|
| Symbol       | Description      | Condition (V) | Overshoot Duration as %<br>@ T <sub>J</sub> = 100°C | Unit |
|              |                  | 3.8           | 100                                                 | %    |
|              |                  | 3.85          | 64                                                  | %    |
|              |                  | 3.9           | 36                                                  | %    |
|              |                  | 3.95          | 21                                                  | %    |
| Vi (AC)      | AC input voltage | 4             | 12                                                  | %    |
|              |                  | 4.05          | 7                                                   | %    |
|              |                  | 4.1           | 4                                                   | %    |
|              |                  | 4.15          | 2                                                   | %    |
|              |                  | 4.2           | 1                                                   | %    |

Table 5. Maximum Allowed Overshoot During Transitions

#### Figure 1. Stratix V Device Overshoot Duration



Table 8 shows the transceiver power supply voltage requirements for various conditions.

**Table 8. Transceiver Power Supply Voltage Requirements** 

| Conditions                                                          | Core Speed Grade                  | VCCR_GXB &<br>VCCT_GXB <sup>(2)</sup> | VCCA_GXB | VCCH_GXB | Unit |
|---------------------------------------------------------------------|-----------------------------------|---------------------------------------|----------|----------|------|
| If BOTH of the following conditions are true:                       | All                               | 1.05                                  |          |          |      |
| <ul> <li>Data rate &gt; 10.3 Gbps.</li> <li>DFE is used.</li> </ul> | All                               | 1.05                                  |          |          |      |
| If ANY of the following conditions are true <sup>(1)</sup> :        |                                   |                                       | 3.0      |          |      |
| ATX PLL is used.                                                    |                                   |                                       |          |          |      |
| ■ Data rate > 6.5Gbps.                                              | All                               | 1.0                                   |          |          |      |
| ■ DFE (data rate ≤<br>10.3 Gbps), AEQ, or<br>EyeQ feature is used.  |                                   |                                       |          | 1.5      | V    |
| If ALL of the following                                             | C1, C2, I2, and I3YY              | 0.90                                  | 2.5      |          |      |
| <ul><li>conditions are true:</li><li>ATX PLL is not used.</li></ul> |                                   |                                       |          |          |      |
| ■ Data rate ≤ 6.5Gbps.                                              | C2L, C3, C4, I2L, I3, I3L, and I4 | 0.85                                  | 2.5      |          |      |
| <ul> <li>DFE, AEQ, and EyeQ are<br/>not used.</li> </ul>            |                                   |                                       |          |          |      |

## Notes to Table 8:

(1) Choose this power supply voltage requirement option if you plan to upgrade your design later with any of the listed conditions.

(2) If the VCCR\_GXB and VCCT\_GXB supplies are set to 1.0 V or 1.05 V, they cannot be shared with the VCC core supply. If the VCCR\_GXB and VCCT\_GXB are set to either 0.90 V or 0.85 V, they can be shared with the VCC core supply.

## **DC Characteristics**

This section lists the supply current, I/O pin leakage current, input pin capacitance, on-chip termination tolerance, and hot socketing specifications.

#### **Supply Current**

Supply current is the current drawn from the respective power rails used for power budgeting. Use the Excel-based Early Power Estimator (EPE) to get supply current estimates for your design because these currents vary greatly with the resources you use.

For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*.

| I/O                    |      | V <sub>ccio</sub> (V) |      | V <sub>DIF(</sub> | <sub>DC)</sub> (V)         |                                 | V <sub>X(AC)</sub> (V)    |                                 |                           | V <sub>CM(DC)</sub> (V    | )                         | V <sub>DIF(/</sub> | <sub>AC)</sub> (V)          |
|------------------------|------|-----------------------|------|-------------------|----------------------------|---------------------------------|---------------------------|---------------------------------|---------------------------|---------------------------|---------------------------|--------------------|-----------------------------|
| Standard               | Min  | Тур                   | Max  | Min               | Max                        | Min                             | Тур                       | Max                             | Min                       | Тур                       | Max                       | Min                | Max                         |
| HSTL-12<br>Class I, II | 1.14 | 1.2                   | 1.26 | 0.16              | V <sub>CCI0</sub><br>+ 0.3 | _                               | 0.5*<br>V <sub>CCI0</sub> | _                               | 0.4*<br>V <sub>CCI0</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCIO</sub> | 0.3                | V <sub>CCI0</sub><br>+ 0.48 |
| HSUL-12                | 1.14 | 1.2                   | 1.3  | 0.26              | 0.26                       | 0.5*V <sub>CCI0</sub><br>- 0.12 | 0.5*<br>V <sub>CCIO</sub> | 0.5*V <sub>CCI0</sub><br>+ 0.12 | 0.4*<br>V <sub>CCIO</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCIO</sub> | 0.44               | 0.44                        |

#### Table 21. Differential HSTL and HSUL I/O Standards for Stratix V Devices (Part 2 of 2)

## Table 22. Differential I/O Standard Specifications for Stratix V Devices (7)

| I/O                                   | Vc    | <sub>cio</sub> (V) | (10)  |     | V <sub>ID</sub> (mV) <sup>(8)</sup> |     |      | V <sub>ICM(DC)</sub> (V)       |       | Vo    | <sub>D</sub> (V) ( | 5)  | V     | <sub>осм</sub> (V) ( | (6)   |
|---------------------------------------|-------|--------------------|-------|-----|-------------------------------------|-----|------|--------------------------------|-------|-------|--------------------|-----|-------|----------------------|-------|
| Standard                              | Min   | Тур                | Max   | Min | Condition                           | Max | Min  | Condition                      | Max   | Min   | Тур                | Max | Min   | Тур                  | Max   |
| PCML                                  | Tran  | ismitte            |       |     | •                                   |     | •    | of the high-s<br>I/O pin speci | •     |       |                    |     |       |                      | For   |
| 2.5 V                                 | 2.375 | 2.5                | 2.625 | 100 | V <sub>CM</sub> =                   | _   | 0.05 | D <sub>MAX</sub> ≤<br>700 Mbps | 1.8   | 0.247 | _                  | 0.6 | 1.125 | 1.25                 | 1.375 |
| LVDS <sup>(1)</sup>                   | 2.375 | 2.0                | 2.025 | 100 | 1.25 V                              | _   | 1.05 | D <sub>MAX</sub> ><br>700 Mbps | 1.55  | 0.247 | _                  | 0.6 | 1.125 | 1.25                 | 1.375 |
| BLVDS (5)                             | 2.375 | 2.5                | 2.625 | 100 | _                                   | _   |      | —                              | _     | _     | _                  |     | _     |                      |       |
| RSDS<br>(HIO) <sup>(2)</sup>          | 2.375 | 2.5                | 2.625 | 100 | V <sub>CM</sub> =<br>1.25 V         | _   | 0.3  | —                              | 1.4   | 0.1   | 0.2                | 0.6 | 0.5   | 1.2                  | 1.4   |
| Mini-<br>LVDS<br>(HIO) <sup>(3)</sup> | 2.375 | 2.5                | 2.625 | 200 |                                     | 600 | 0.4  | _                              | 1.325 | 0.25  | _                  | 0.6 | 1     | 1.2                  | 1.4   |
| LVPECL (4                             |       |                    | _     | 300 |                                     | _   | 0.6  | D <sub>MAX</sub> ≤<br>700 Mbps | 1.8   |       | _                  | _   |       |                      |       |
| ), (9)                                |       | _                  |       | 300 | _                                   | _   | 1    | D <sub>MAX</sub> ><br>700 Mbps | 1.6   |       | _                  | _   |       |                      | —     |

Notes to Table 22:

(1) For optimized LVDS receiver performance, the receiver voltage input range must be between 1.0 V to 1.6 V for data rates above 700 Mbps, and 0 V to 1.85 V for data rates below 700 Mbps.

(2) For optimized RSDS receiver performance, the receiver voltage input range must be between 0.25 V to 1.45 V.

(3) For optimized Mini-LVDS receiver performance, the receiver voltage input range must be between 0.3 V to 1.425 V.

- (4) For optimized LVPECL receiver performance, the receiver voltage input range must be between 0.85 V to 1.75 V for data rate above 700 Mbps and 0.45 V to 1.95 V for data rate below 700 Mbps.
- (5) There are no fixed  $V_{ICM}$ ,  $V_{OD}$ , and  $V_{OCM}$  specifications for BLVDS. They depend on the system topology.
- (6) RL range:  $90 \le RL \le 110 \Omega$ .
- (7) The 1.4-V and 1.5-V PCML transceiver I/O standard specifications are described in "Transceiver Performance Specifications" on page 18.
- (8) The minimum VID value is applicable over the entire common mode range, VCM.
- (9) LVPECL is only supported on dedicated clock input pins.
- (10) Differential inputs are powered by VCCPD which requires 2.5 V.

## **Power Consumption**

Altera offers two ways to estimate power consumption for a design—the Excel-based Early Power Estimator and the Quartus<sup>®</sup> II PowerPlay Power Analyzer feature.

| Symbol/                                                                                                                                 | Conditions                                                               | Trai | Transceiver Speed<br>Grade 1 |           |          |       | r Speed<br>2 | Trai    | er Speed<br>e 3 | Unit                     |      |
|-----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|------|------------------------------|-----------|----------|-------|--------------|---------|-----------------|--------------------------|------|
| Description                                                                                                                             |                                                                          | Min  | Тур                          | Max       | Min      | Тур   | Max          | Min     | Тур             | Max                      |      |
| Reconfiguration<br>clock<br>(mgmt_clk_clk)<br>frequency                                                                                 | _                                                                        | 100  | _                            | 125       | 100      |       | 125          | 100     |                 | 125                      | MHz  |
| Receiver                                                                                                                                |                                                                          |      |                              |           |          |       |              |         |                 |                          |      |
| Supported I/O<br>Standards                                                                                                              | _                                                                        |      |                              | 1.4-V PCM | L, 1.5-V | PCML, | 2.5-V PCM    | L, LVPE | CL, and         | d LVDS                   |      |
| Data rate<br>(Standard PCS)<br>(9), (23)                                                                                                | _                                                                        | 600  | _                            | 12200     | 600      | _     | 12200        | 600     | _               | 8500/<br>10312.5<br>(24) | Mbps |
| Data rate<br>(10G PCS) <sup>(9),</sup> <sup>(23)</sup>                                                                                  |                                                                          | 600  | _                            | 14100     | 600      | _     | 12500        | 600     | _               | 8500/<br>10312.5<br>(24) | Mbps |
| Absolute $V_{MAX}$ for a receiver pin $(5)$                                                                                             |                                                                          | _    | _                            | 1.2       | —        | _     | 1.2          | —       | _               | 1.2                      | V    |
| Absolute V <sub>MIN</sub> for a receiver pin                                                                                            | _                                                                        | -0.4 | _                            |           | -0.4     | _     | _            | -0.4    | _               | _                        | V    |
| Maximum peak-<br>to-peak<br>differential input<br>voltage V <sub>ID</sub> (diff p-<br>p) before device<br>configuration <sup>(22)</sup> | _                                                                        | _    | _                            | 1.6       | _        | _     | 1.6          | _       | _               | 1.6                      | V    |
| Maximum peak-<br>to-peak                                                                                                                | V <sub>CCR_GXB</sub> =<br>1.0 V/1.05 V<br>(V <sub>ICM</sub> =<br>0.70 V) | _    | _                            | 2.0       | _        | _     | 2.0          | _       | _               | 2.0                      | V    |
| differential input<br>voltage $V_{ID}$ (diff p-<br>p) after device<br>configuration <sup>(18)</sup> ,                                   | $V_{CCR_GXB} = 0.90 V$<br>(V <sub>ICM</sub> = 0.6 V)                     | _    | _                            | 2.4       | _        | _     | 2.4          | _       | _               | 2.4                      | V    |
| (22)                                                                                                                                    | $V_{CCR\_GXB} = 0.85 V$<br>(V <sub>ICM</sub> = 0.6 V)                    |      |                              | 2.4       |          |       | 2.4          |         |                 | 2.4                      | V    |
| Minimum<br>differential eye<br>opening at<br>receiver serial<br>input pins <sup>(6), (22),</sup><br>(27)                                | _                                                                        | 85   |                              | _         | 85       |       | _            | 85      | _               | _                        | mV   |

## Table 23. Transceiver Specifications for Stratix V GX and GS Devices <sup>(1)</sup> (Part 3 of 7)

| Symbol/                                                               | Conditions                                                 | Tra | nsceive<br>Grade | r Speed<br>1 | Transceiver Speed<br>Grade 2 |                 |             | Trar | Unit            |                          |      |
|-----------------------------------------------------------------------|------------------------------------------------------------|-----|------------------|--------------|------------------------------|-----------------|-------------|------|-----------------|--------------------------|------|
| Description                                                           |                                                            | Min | Тур              | Max          | Min                          | Тур             | Max         | Min  | Тур             | Max                      |      |
|                                                                       | DC Gain<br>Setting = 0                                     |     | 0                | _            | _                            | 0               |             | _    | 0               | _                        | dB   |
|                                                                       | DC Gain<br>Setting = 1                                     | _   | 2                | _            | —                            | 2               | _           | _    | 2               | _                        | dB   |
| Programmable<br>DC gain                                               | DC Gain<br>Setting = 2                                     | _   | 4                | _            | _                            | 4               | _           | _    | 4               | _                        | dB   |
|                                                                       | DC Gain<br>Setting = 3                                     | _   | 6                | _            | _                            | 6               | _           | _    | 6               | _                        | dB   |
|                                                                       | DC Gain<br>Setting = 4                                     | _   | 8                | _            | _                            | 8               | _           | _    | 8               | —                        | dB   |
| Transmitter                                                           |                                                            |     |                  |              |                              |                 |             |      |                 |                          |      |
| Supported I/O<br>Standards                                            | _                                                          |     |                  |              | -                            | I.4-V ar        | nd 1.5-V PC | ML   |                 |                          |      |
| Data rate<br>(Standard PCS)                                           | _                                                          | 600 | _                | 12200        | 600                          | _               | 12200       | 600  | _               | 8500/<br>10312.5<br>(24) | Mbps |
| Data rate<br>(10G PCS)                                                | _                                                          | 600 | _                | 14100        | 600                          |                 | 12500       | 600  |                 | 8500/<br>10312.5<br>(24) | Mbps |
|                                                                       | 85-Ω<br>setting                                            |     | 85 ±<br>20%      | _            | _                            | 85 ±<br>20%     |             | _    | 85 ±<br>20%     | _                        | Ω    |
| Differential on-                                                      | 100-Ω<br>setting                                           | _   | 100<br>±<br>20%  | _            | _                            | 100<br>±<br>20% | _           | _    | 100<br>±<br>20% | _                        | Ω    |
| chip termination<br>resistors                                         | 120-Ω<br>setting                                           | _   | 120<br>±<br>20%  |              |                              | 120<br>±<br>20% |             | _    | 120<br>±<br>20% |                          | Ω    |
|                                                                       | 150-Ω<br>setting                                           |     | 150<br>±<br>20%  |              |                              | 150<br>±<br>20% |             |      | 150<br>±<br>20% |                          | Ω    |
| V <sub>OCM</sub> (AC<br>coupled)                                      | 0.65-V<br>setting                                          |     | 650              |              | _                            | 650             |             | _    | 650             | _                        | mV   |
| V <sub>OCM</sub> (DC<br>coupled)                                      | _                                                          |     | 650              |              | _                            | 650             |             | _    | 650             | _                        | mV   |
| Rise time (7)                                                         | 20% to 80%                                                 | 30  |                  | 160          | 30                           |                 | 160         | 30   |                 | 160                      | ps   |
| Fall time <sup>(7)</sup>                                              | 80% to 20%                                                 | 30  |                  | 160          | 30                           |                 | 160         | 30   |                 | 160                      | ps   |
| Intra-differential<br>pair skew                                       | Tx V <sub>CM</sub> =<br>0.5 V and<br>slew rate of<br>15 ps |     |                  | 15           |                              |                 | 15          |      |                 | 15                       | ps   |
| Intra-transceiver<br>block transmitter<br>channel-to-<br>channel skew | x6 PMA<br>bonded mode                                      |     |                  | 120          |                              |                 | 120         |      |                 | 120                      | ps   |

## Table 23. Transceiver Specifications for Stratix V GX and GS Devices <sup>(1)</sup> (Part 5 of 7)

## Table 23. Transceiver Specifications for Stratix V GX and GS Devices <sup>(1)</sup> (Part 6 of 7)

| Symbol/                                                               | Conditions                                   | Trai | isceive<br>Grade | r Speed<br>1                  | Trar | isceive<br>Grade | r Speed<br>2                  | Tran | isceive<br>Grade | er Speed<br>e 3               | Unit |
|-----------------------------------------------------------------------|----------------------------------------------|------|------------------|-------------------------------|------|------------------|-------------------------------|------|------------------|-------------------------------|------|
| Description                                                           |                                              | Min  | Тур              | Max                           | Min  | Тур              | Max                           | Min  | Тур              | Max                           |      |
| Inter-transceiver<br>block transmitter<br>channel-to-<br>channel skew | xN PMA<br>bonded mode                        |      |                  | 500                           | _    |                  | 500                           | _    |                  | 500                           | ps   |
| CMU PLL                                                               |                                              |      |                  |                               |      |                  |                               |      |                  |                               |      |
| Supported Data<br>Range                                               | _                                            | 600  |                  | 12500                         | 600  | _                | 12500                         | 600  | _                | 8500/<br>10312.5<br>(24)      | Mbps |
| t <sub>pll_powerdown</sub> <sup>(15)</sup>                            | _                                            | 1    |                  | —                             | 1    | —                | —                             | 1    | —                | —                             | μs   |
| t <sub>pll_lock</sub> (16)                                            | _                                            |      | _                | 10                            | —    | _                | 10                            | —    | —                | 10                            | μs   |
| ATX PLL                                                               | 1                                            |      |                  |                               |      |                  |                               |      |                  |                               |      |
|                                                                       | VCO<br>post-divider<br>L=2                   | 8000 |                  | 14100                         | 8000 | _                | 12500                         | 8000 | _                | 8500/<br>10312.5<br>(24)      | Mbps |
| Current and Date                                                      | L=4                                          | 4000 | _                | 7050                          | 4000 | _                | 6600                          | 4000 | —                | 6600                          | Mbps |
| Supported Data<br>Rate Range                                          | L=8                                          | 2000 | _                | 3525                          | 2000 | _                | 3300                          | 2000 | _                | 3300                          | Mbps |
|                                                                       | L=8,<br>Local/Central<br>Clock Divider<br>=2 | 1000 | _                | 1762.5                        | 1000 |                  | 1762.5                        | 1000 |                  | 1762.5                        | Mbps |
| t <sub>pll_powerdown</sub> (15)                                       | _                                            | 1    |                  | _                             | 1    |                  |                               | 1    | —                | _                             | μs   |
| t <sub>pll_lock</sub> <sup>(16)</sup>                                 | —                                            |      |                  | 10                            | —    | —                | 10                            | —    | —                | 10                            | μs   |
| fPLL                                                                  | •                                            |      |                  | •                             |      |                  |                               |      | •                |                               |      |
| Supported Data<br>Range                                               | _                                            | 600  | _                | 3250/<br>3125 <sup>(25)</sup> | 600  | _                | 3250/<br>3125 <sup>(25)</sup> | 600  | _                | 3250/<br>3125 <sup>(25)</sup> | Mbps |
| t <sub>pll_powerdown</sub> <sup>(15)</sup>                            | _                                            | 1    | _                | _                             | 1    | _                | —                             | 1    | —                | —                             | μs   |

| Mada (2)            | Transceiver | PMA Width                                | 20      | 20      | 16      | 16      | 10  | 10  | 8    | 8    |
|---------------------|-------------|------------------------------------------|---------|---------|---------|---------|-----|-----|------|------|
| Mode <sup>(2)</sup> | Speed Grade | PCS/Core Width                           | 40      | 20      | 32      | 16      | 20  | 10  | 16   | 8    |
|                     | 1           | C1, C2, C2L, I2, I2L<br>core speed grade | 12.2    | 11.4    | 9.76    | 9.12    | 6.5 | 5.8 | 5.2  | 4.72 |
|                     | 2           | C1, C2, C2L, I2, I2L<br>core speed grade | 12.2    | 11.4    | 9.76    | 9.12    | 6.5 | 5.8 | 5.2  | 4.72 |
|                     | 2           | C3, I3, I3L<br>core speed grade          | 9.8     | 9.0     | 7.84    | 7.2     | 5.3 | 4.7 | 4.24 | 3.76 |
| FIFO                |             | C1, C2, C2L, I2, I2L<br>core speed grade | 8.5     | 8.5     | 8.5     | 8.5     | 6.5 | 5.8 | 5.2  | 4.72 |
|                     | 3           | I3YY<br>core speed grade                 | 10.3125 | 10.3125 | 7.84    | 7.2     | 5.3 | 4.7 | 4.24 | 3.76 |
|                     | 5           | C3, I3, I3L<br>core speed grade          | 8.5     | 8.5     | 7.84    | 7.2     | 5.3 | 4.7 | 4.24 | 3.76 |
|                     |             | C4, I4<br>core speed grade               | 8.5     | 8.2     | 7.04    | 6.56    | 4.8 | 4.2 | 3.84 | 3.44 |
|                     | 1           | C1, C2, C2L, I2, I2L<br>core speed grade | 12.2    | 11.4    | 9.76    | 9.12    | 6.1 | 5.7 | 4.88 | 4.56 |
|                     | 2           | C1, C2, C2L, I2, I2L<br>core speed grade | 12.2    | 11.4    | 9.76    | 9.12    | 6.1 | 5.7 | 4.88 | 4.56 |
|                     | 2           | C3, I3, I3L<br>core speed grade          | 9.8     | 9.0     | 7.92    | 7.2     | 4.9 | 4.5 | 3.96 | 3.6  |
| Register            |             | C1, C2, C2L, I2, I2L<br>core speed grade | 10.3125 | 10.3125 | 10.3125 | 10.3125 | 6.1 | 5.7 | 4.88 | 4.56 |
|                     | 3           | I3YY<br>core speed grade                 | 10.3125 | 10.3125 | 7.92    | 7.2     | 4.9 | 4.5 | 3.96 | 3.6  |
|                     | 0           | C3, I3, I3L<br>core speed grade          | 8.5     | 8.5     | 7.92    | 7.2     | 4.9 | 4.5 | 3.96 | 3.6  |
|                     |             | C4, I4<br>core speed grade               | 8.5     | 8.2     | 7.04    | 6.56    | 4.4 | 4.1 | 3.52 | 3.28 |

Table 25 shows the approximate maximum data rate using the standard PCS.

Table 25. Stratix V Standard PCS Approximate Maximum Date Rate (1), (3)

Notes to Table 25:

(1) The maximum data rate is in Gbps.

(2) The Phase Compensation FIFO can be configured in FIFO mode or register mode. In the FIFO mode, the pointers are not fixed, and the latency can vary. In the register mode the pointers are fixed for low latency.

(3) The maximum data rate is also constrained by the transceiver speed grade. Refer to Table 1 for the transceiver speed grade.

| Symbol/                                                      | Conditions                            | 5   | Transceiver<br>Speed Grade |        |             | Transceive<br>peed Grade |        | Unit  |
|--------------------------------------------------------------|---------------------------------------|-----|----------------------------|--------|-------------|--------------------------|--------|-------|
| Description                                                  |                                       | Min | Тур                        | Max    | Min         | Тур                      | Max    |       |
| Differential on-chip<br>termination resistors <sup>(7)</sup> | GT channels                           |     | 100                        | _      | _           | 100                      | _      | Ω     |
|                                                              | 85- $\Omega$ setting                  | _   | 85 ± 30%                   | _      | _           | 85<br>± 30%              | _      | Ω     |
| Differential on-chip<br>termination resistors                | 100-Ω<br>setting                      | _   | 100<br>± 30%               | _      | _           | 100<br>± 30%             | _      | Ω     |
| for GX channels <sup>(19)</sup>                              | 120-Ω<br>setting                      | _   | 120<br>± 30%               | _      | _           | 120<br>± 30%             | _      | Ω     |
|                                                              | 150-Ω<br>setting                      |     | 150<br>± 30%               | _      | _           | 150<br>± 30%             | _      | Ω     |
| V <sub>ICM</sub> (AC coupled)                                | GT channels                           |     | 650                        |        | —           | 650                      | —      | mV    |
|                                                              | VCCR_GXB =<br>0.85 V or<br>0.9 V      |     | 600                        | _      | _           | 600                      |        | mV    |
| VICM (AC and DC<br>coupled) for GX<br>Channels               | VCCR_GXB =<br>1.0 V full<br>bandwidth |     | 700                        | _      | _           | 700                      | _      | mV    |
|                                                              | VCCR_GXB =<br>1.0 V half<br>bandwidth |     | 750                        | _      | _           | 750                      | _      | mV    |
| t <sub>LTR</sub> <sup>(9)</sup>                              | —                                     | —   | —                          | 10     | —           | —                        | 10     | μs    |
| t <sub>LTD</sub> <sup>(10)</sup>                             |                                       | 4   |                            |        | 4           |                          |        | μs    |
| t <sub>LTD_manual</sub> <sup>(11)</sup>                      | —                                     | 4   | —                          | —      | 4           | —                        | _      | μs    |
| t <sub>LTR_LTD_manual</sub> <sup>(12)</sup>                  | _                                     | 15  |                            |        | 15          | —                        |        | μs    |
| Run Length                                                   | GT channels                           | _   | _                          | 72     | —           | —                        | 72     | CID   |
| nun Lengin                                                   | GX channels                           |     |                            |        | (8)         |                          |        |       |
| CDR PPM                                                      | GT channels                           |     |                            | 1000   | _           | —                        | 1000   | ± PPM |
|                                                              | GX channels                           |     |                            |        | (8)         |                          |        |       |
| Programmable                                                 | GT channels                           | _   | _                          | 14     | —           | —                        | 14     | dB    |
| equalization<br>(AC Gain) <sup>(5)</sup>                     | GX channels                           |     |                            |        | (8)         |                          |        |       |
| Programmable                                                 | GT channels                           | _   | —                          | 7.5    | —           | —                        | 7.5    | dB    |
| DC gain <sup>(6)</sup>                                       | GX channels                           |     |                            |        | (8)         |                          |        |       |
| Differential on-chip termination resistors <sup>(7)</sup>    | GT channels                           | _   | 100                        | _      | _           | 100                      | _      | Ω     |
| Transmitter                                                  | ·1                                    |     |                            |        |             |                          |        |       |
| Supported I/O<br>Standards                                   | _                                     |     |                            | 1.4-V  | and 1.5-V F | PCML                     |        |       |
| Data rate<br>(Standard PCS)                                  | GX channels                           | 600 | _                          | 8500   | 600         | _                        | 8500   | Mbps  |
| Data rate<br>(10G PCS)                                       | GX channels                           | 600 |                            | 12,500 | 600         | _                        | 12,500 | Mbps  |

## Table 28. Transceiver Specifications for Stratix V GT Devices (Part 3 of 5)<sup>(1)</sup>

| Table 28. Transceiver Specifications for Stratix V GT Devices (Part 4 of 5) <sup>(1)</sup> |
|--------------------------------------------------------------------------------------------|
|--------------------------------------------------------------------------------------------|

| Symbol/                                                            | Conditions                                   |        | Transceive<br>peed Grade |                                |        | Fransceive<br>Deed Grade |                                | Unit |
|--------------------------------------------------------------------|----------------------------------------------|--------|--------------------------|--------------------------------|--------|--------------------------|--------------------------------|------|
| Description                                                        |                                              | Min    | Тур                      | Max                            | Min    | Тур                      | Max                            |      |
| Data rate                                                          | GT channels                                  | 19,600 |                          | 28,050                         | 19,600 |                          | 25,780                         | Mbps |
| Differential on-chip                                               | GT channels                                  |        | 100                      | _                              |        | 100                      |                                | Ω    |
| termination resistors                                              | GX channels                                  |        | 1                        | 1                              | (8)    |                          | 11                             |      |
|                                                                    | GT channels                                  |        | 500                      | _                              |        | 500                      | —                              | mV   |
| $V_{OCM}$ (AC coupled)                                             | GX channels                                  |        | 1                        | 1                              | (8)    |                          | 11                             |      |
| Dies/Fall times                                                    | GT channels                                  | _      | 15                       | _                              |        | 15                       | —                              | ps   |
| Rise/Fall time                                                     | GX channels                                  |        |                          |                                | (8)    |                          | 1                              |      |
| Intra-differential pair<br>skew                                    | GX channels                                  |        |                          |                                | (8)    |                          |                                |      |
| Intra-transceiver block<br>transmitter channel-to-<br>channel skew | GX channels                                  |        |                          |                                | (8)    |                          |                                |      |
| Inter-transceiver block<br>transmitter channel-to-<br>channel skew | GX channels                                  |        |                          |                                | (8)    |                          |                                |      |
| CMU PLL                                                            | · · · · · ·                                  |        |                          |                                |        |                          |                                |      |
| Supported Data Range                                               | —                                            | 600    | —                        | 12500                          | 600    | —                        | 8500                           | Mbps |
| t <sub>pll_powerdown</sub> (13)                                    | —                                            | 1      | —                        | —                              | 1      | _                        | —                              | μs   |
| t <sub>pll_lock</sub> <sup>(14)</sup>                              | —                                            | _      | —                        | 10                             | —      | _                        | 10                             | μs   |
| ATX PLL                                                            |                                              |        |                          |                                |        |                          |                                |      |
|                                                                    | VCO post-<br>divider L=2                     | 8000   | _                        | 12500                          | 8000   | _                        | 8500                           | Mbps |
|                                                                    | L=4                                          | 4000   |                          | 6600                           | 4000   | _                        | 6600                           | Mbps |
| Supported Data Rate                                                | L=8                                          | 2000   | —                        | 3300                           | 2000   | -                        | 3300                           | Mbps |
| Range for GX Channels                                              | L=8,<br>Local/Central<br>Clock Divider<br>=2 | 1000   | _                        | 1762.5                         | 1000   | _                        | 1762.5                         | Mbps |
| Supported Data Rate<br>Range for GT Channels                       | VCO post-<br>divider L=2                     | 9800   | _                        | 14025                          | 9800   | _                        | 12890                          | Mbps |
| t <sub>pll_powerdown</sub> <sup>(13)</sup>                         | —                                            | 1      | —                        | —                              | 1      | —                        | —                              | μs   |
| t <sub>pll_lock</sub> <sup>(14)</sup>                              | —                                            |        | —                        | 10                             | —      | —                        | 10                             | μs   |
| fPLL                                                               |                                              |        |                          |                                |        |                          | · ·                            |      |
| Supported Data Range                                               | _                                            | 600    |                          | 3250/<br>3.125 <sup>(23)</sup> | 600    | _                        | 3250/<br>3.125 <sup>(23)</sup> | Mbps |
| t <sub>pll_powerdown</sub> (13)                                    |                                              | 1      | _                        |                                | 1      |                          |                                | μs   |

Table 29 shows the  $V_{\text{OD}}$  settings for the GT channel.

| Table 29. | Typical Von Setting | g for GT Channel, T | <b>EX Termination = 100</b> $\Omega$ |
|-----------|---------------------|---------------------|--------------------------------------|
|-----------|---------------------|---------------------|--------------------------------------|

| Symbol                                                  | V <sub>OD</sub> Setting | V <sub>op</sub> Value (mV) |
|---------------------------------------------------------|-------------------------|----------------------------|
|                                                         | 0                       | 0                          |
|                                                         | 1                       | 200                        |
| $\mathbf{V}_{0D}$ differential peak to peak typical (1) | 2                       | 400                        |
| VOD unicicilitat peak to peak typical (*)               | 3                       | 600                        |
|                                                         | 4                       | 800                        |
|                                                         | 5                       | 1000                       |

### Note:

(1) Refer to Figure 4.

Figure 6 shows the Stratix V DC gain curves for GT channels.

Figure 6. DC Gain Curves for GT Channels

## **Transceiver Characterization**

This section summarizes the Stratix V transceiver characterization results for compliance with the following protocols:

- Interlaken
- 40G (XLAUI)/100G (CAUI)
- 10GBase-KR
- QSGMII
- XAUI
- SFI
- Gigabit Ethernet (Gbe / GIGE)
- SPAUI
- Serial Rapid IO (SRIO)
- CPRI
- OBSAI
- Hyper Transport (HT)
- SATA
- SAS
- CEI

- XFI
- ASI
- HiGig/HiGig+
- HiGig2/HiGig2+
- Serial Data Converter (SDC)
- GPON
- SDI
- SONET
- Fibre Channel (FC)
- PCIe
- QPI
- SFF-8431

Download the Stratix V Characterization Report Tool to view the characterization report summary for these protocols.

## **Core Performance Specifications**

This section describes the clock tree, phase-locked loop (PLL), digital signal processing (DSP), memory blocks, configuration, and JTAG specifications.

## **Clock Tree Specifications**

Table 30 lists the clock tree specifications for Stratix V devices.

Table 30. Clock Tree Performance for Stratix V Devices (1)

|                              | Performance                 |                          |        |      |  |
|------------------------------|-----------------------------|--------------------------|--------|------|--|
| Symbol                       | C1, C2, C2L, I2, and<br>I2L | C3, I3, I3L, and<br>I3YY | C4, I4 | Unit |  |
| Global and<br>Regional Clock | 717                         | 650                      | 580    | MHz  |  |
| Periphery Clock              | 550                         | 500                      | 500    | MHz  |  |

## Note to Table 30:

(1) The Stratix V ES devices are limited to 600 MHz core clock tree performance.

| Symbol                                            | Parameter                                                                                                     | Min  | Тур     | Max                                          | Unit      |
|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------|------|---------|----------------------------------------------|-----------|
| + (3) (4)                                         | Input clock cycle-to-cycle jitter ( $f_{REF} \ge 100 \text{ MHz}$ )                                           | _    | —       | 0.15                                         | UI (p-p)  |
| t <sub>INCCJ</sub> <sup>(3),</sup> <sup>(4)</sup> | Input clock cycle-to-cycle jitter (f <sub>REF</sub> < 100 MHz)                                                | -750 | _       | +750                                         | ps (p-p)  |
| t <sub>outpj_dc</sub> (5)                         | Period Jitter for dedicated clock output (f_{OUT} $\geq$ 100 MHz)                                             | _    | _       | 175 <sup>(1)</sup>                           | ps (p-p)  |
|                                                   | Period Jitter for dedicated clock output (f <sub>OUT</sub> < 100 MHz)                                         | _    |         | 17.5 <sup>(1)</sup>                          | mUI (p-p) |
|                                                   | Period Jitter for dedicated clock output in fractional PLL ( $f_{0UT} \geq 100 \mbox{ MHz})$                  | _    | _       | 250 <sup>(11)</sup> ,<br>175 <sup>(12)</sup> | ps (p-p)  |
| t <sub>foutpj_dc</sub> <sup>(5)</sup>             | Period Jitter for dedicated clock output in fractional PLL (f <sub>OUT</sub> < 100 MHz)                       | _    | _       | 25 <sup>(11)</sup> ,<br>17.5 <sup>(12)</sup> | mUI (p-p) |
| +                                                 | Cycle-to-Cycle Jitter for a dedicated clock output ( $f_{OUT} \ge 100 \text{ MHz}$ )                          | _    | _       | 175                                          | ps (p-p)  |
| t <sub>outccj_dc</sub> <sup>(5)</sup>             | Cycle-to-Cycle Jitter for a dedicated clock output (f <sub>0UT</sub> < 100 MHz)                               | _    | _       | 17.5                                         | mUI (p-p) |
| <b>+</b> <i>(5)</i>                               | Cycle-to-cycle Jitter for a dedicated clock output in fractional PLL (f_{OUT} $\geq$ 100 MHz)                 | _    | _       | 250 <sup>(11)</sup> ,<br>175 <sup>(12)</sup> | ps (p-p)  |
| t <sub>FOUTCCJ_DC</sub> <sup>(5)</sup>            | Cycle-to-cycle Jitter for a dedicated clock output in fractional PLL ( $f_{OUT} < 100 \text{ MHz}$ )+         | _    | _       | 25 <sup>(11)</sup> ,<br>17.5 <sup>(12)</sup> | mUI (p-p) |
| t <sub>outpj_io</sub> (5),<br>(8)                 | Period Jitter for a clock output on a regular I/O in integer PLL (f_{OUT} $\geq$ 100 MHz)                     | _    | _       | 600                                          | ps (p-p)  |
|                                                   | Period Jitter for a clock output on a regular I/O<br>(f <sub>OUT</sub> < 100 MHz)                             | _    | _       | 60                                           | mUI (p-p) |
| t <sub>foutpj 10</sub> (5),                       | Period Jitter for a clock output on a regular I/O in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )         | _    | _       | 600 (10)                                     | ps (p-p)  |
| (8), (11)                                         | Period Jitter for a clock output on a regular I/O in fractional PLL (f <sub>OUT</sub> < 100 MHz)              | _    | _       | 60 <sup>(10)</sup>                           | mUI (p-p) |
| t <sub>outccj_io</sub> (5),                       | Cycle-to-cycle Jitter for a clock output on a regular I/O in integer PLL (f_{OUT} $\geq$ 100 MHz)             | _    | _       | 600                                          | ps (p-p)  |
| (8)                                               | Cycle-to-cycle Jitter for a clock output on a regular I/O in integer PLL ( $f_{OUT}$ < 100 MHz)               | _    | _       | 60 <sup>(10)</sup>                           | mUI (p-p) |
| t <sub>foutccj_10</sub> <sup>(5),</sup>           | Cycle-to-cycle Jitter for a clock output on a regular I/O in fractional PLL ( $f_{0UT} \geq 100 \mbox{ MHz})$ | _    | _       | 600 <sup>(10)</sup>                          | ps (p-p)  |
| (8), (11)                                         | Cycle-to-cycle Jitter for a clock output on a regular I/O in fractional PLL ( $f_{OUT} < 100 \text{ MHz}$ )   | _    | _       | 60                                           | mUI (p-p) |
| t <sub>casc_outpj_dc</sub>                        | Period Jitter for a dedicated clock output in cascaded PLLs (f_{0UT} $\geq$ 100 MHz)                          |      | _       | 175                                          | ps (p-p)  |
| (5), (6)                                          | Period Jitter for a dedicated clock output in cascaded PLLs (f <sub>OUT</sub> < 100 MHz)                      |      | _       | 17.5                                         | mUI (p-p) |
| f <sub>DRIFT</sub>                                | Frequency drift after PFDENA is disabled for a duration of 100 $\mu s$                                        | _    | _       | ±10                                          | %         |
| dK <sub>BIT</sub>                                 | Bit number of Delta Sigma Modulator (DSM)                                                                     | 8    | 24      | 32                                           | Bits      |
| k <sub>value</sub>                                | Numerator of Fraction                                                                                         | 128  | 8388608 | 2147483648                                   |           |

Table 31. PLL Specifications for Stratix V Devices (Part 2 of 3)

|               |                                                                                                           | Resour | ces Used | Performance |            |     |     |         |                     |     |      |
|---------------|-----------------------------------------------------------------------------------------------------------|--------|----------|-------------|------------|-----|-----|---------|---------------------|-----|------|
| Memory        | Mode                                                                                                      | ALUTS  | Memory   | C1          | C2,<br>C2L | C3  | C4  | 12, 12L | 13,<br>13L,<br>13YY | 14  | Unit |
|               | Single-port, all<br>supported widths                                                                      | 0      | 1        | 700         | 700        | 650 | 550 | 700     | 500                 | 450 | MHz  |
|               | Simple dual-port, all supported widths                                                                    | 0      | 1        | 700         | 700        | 650 | 550 | 700     | 500                 | 450 | MHz  |
|               | Simple dual-port with<br>the read-during-write<br>option set to <b>Old Data</b> ,<br>all supported widths | 0      | 1        | 525         | 525        | 455 | 400 | 525     | 455                 | 400 | MHz  |
| M20K<br>Block | Simple dual-port with ECC enabled, 512 × 32                                                               | 0      | 1        | 450         | 450        | 400 | 350 | 450     | 400                 | 350 | MHz  |
| 2.0011        | Simple dual-port with<br>ECC and optional<br>pipeline registers<br>enabled, 512 × 32                      | 0      | 1        | 600         | 600        | 500 | 450 | 600     | 500                 | 450 | MHz  |
|               | True dual port, all supported widths                                                                      | 0      | 1        | 700         | 700        | 650 | 550 | 700     | 500                 | 450 | MHz  |
|               | ROM, all supported widths                                                                                 | 0      | 1        | 700         | 700        | 650 | 550 | 700     | 500                 | 450 | MHz  |

## Table 33. Memory Block Performance Specifications for Stratix V Devices <sup>(1), (2)</sup> (Part 2 of 2)

## Notes to Table 33:

(1) To achieve the maximum memory block performance, use a memory block clock that comes through global clock routing from an on-chip PLL set to **50**% output duty cycle. Use the Quartus II software to report timing for this and other memory block clocking schemes.

(2) When you use the error detection cyclical redundancy check (CRC) feature, there is no degradation in F<sub>MAX</sub>.

(3) The F<sub>MAX</sub> specification is only achievable with Fitter options, MLAB Implementation In 16-Bit Deep Mode enabled.

## **Temperature Sensing Diode Specifications**

Table 34 lists the internal TSD specification.

#### **Table 34. Internal Temperature Sensing Diode Specification**

| Temperature<br>Range | Accuracy | Offset<br>Calibrated<br>Option | Sampling Rate  | Conversion<br>Time | Resolution | Minimum<br>Resolution<br>with no<br>Missing Codes |
|----------------------|----------|--------------------------------|----------------|--------------------|------------|---------------------------------------------------|
| –40°C to 100°C       | ±8°C     | No                             | 1 MHz, 500 KHz | < 100 ms           | 8 bits     | 8 bits                                            |

Table 35 lists the specifications for the Stratix V external temperature sensing diode.

| Description                              | Min   | Тур   | Max   | Unit |
|------------------------------------------|-------|-------|-------|------|
| I <sub>bias</sub> , diode source current | 8     | —     | 200   | μA   |
| V <sub>bias,</sub> voltage across diode  | 0.3   | —     | 0.9   | V    |
| Series resistance                        |       | —     | < 1   | Ω    |
| Diode ideality factor                    | 1.006 | 1.008 | 1.010 |      |

|         | Momhor         | Active Serial <sup>(1)</sup> |            |                        | Fast Passive Parallel <sup>(2)</sup> |            |                        |
|---------|----------------|------------------------------|------------|------------------------|--------------------------------------|------------|------------------------|
| Variant | Member<br>Code | Width                        | DCLK (MHz) | Min Config<br>Time (s) | Width                                | DCLK (MHz) | Min Config<br>Time (s) |
|         | D3             | 4                            | 100        | 0.344                  | 32                                   | 100        | 0.043                  |
|         | D4             | 4                            | 100        | 0.534                  | 32                                   | 100        | 0.067                  |
| GS      |                | 4                            | 100        | 0.344                  | 32                                   | 100        | 0.043                  |
| 65      | D5             | 4                            | 100        | 0.534                  | 32                                   | 100        | 0.067                  |
|         | D6             | 4                            | 100        | 0.741                  | 32                                   | 100        | 0.093                  |
|         | D8             | 4                            | 100        | 0.741                  | 32                                   | 100        | 0.093                  |
| Е       | E9             | 4                            | 100        | 0.857                  | 32                                   | 100        | 0.107                  |
|         | EB             | 4                            | 100        | 0.857                  | 32                                   | 100        | 0.107                  |

Table 48. Minimum Configuration Time Estimation for Stratix V Devices

#### Notes to Table 48:

(1) DCLK frequency of 100 MHz using external CLKUSR.

(2) Max FPGA FPP bandwidth may exceed bandwidth available from some external storage or control logic.

## **Fast Passive Parallel Configuration Timing**

This section describes the fast passive parallel (FPP) configuration timing parameters for Stratix V devices.

## DCLK-to-DATA[] Ratio for FPP Configuration

FPP configuration requires a different DCLK-to-DATA[]ratio when you enable the design security, decompression, or both features. Table 49 lists the DCLK-to-DATA[]ratio for each combination.

| Configuration<br>Scheme | Decompression | Design Security | DCLK-to-DATA[]<br>Ratio |
|-------------------------|---------------|-----------------|-------------------------|
|                         | Disabled      | Disabled        | 1                       |
| FPP ×8                  | Disabled      | Enabled         | 1                       |
| FFF X0                  | Enabled       | Disabled        | 2                       |
|                         | Enabled       | Enabled         | 2                       |
|                         | Disabled      | Disabled        | 1                       |
| FPP ×16                 | Disabled      | Enabled         | 2                       |
|                         | Enabled       | Disabled        | 4                       |
|                         | Enabled       | Enabled         | 4                       |

 Table 49. DCLK-to-DATA[] Ratio <sup>(1)</sup> (Part 1 of 2)

Table 54 lists the PS configuration timing parameters for Stratix V devices.

Table 54. PS Timing Parameters for Stratix V Devices

| Symbol                            | Parameter                                         | Minimum                                             | Maximum              | Units |
|-----------------------------------|---------------------------------------------------|-----------------------------------------------------|----------------------|-------|
| t <sub>CF2CD</sub>                | nCONFIG low to CONF_DONE low                      | —                                                   | 600                  | ns    |
| t <sub>CF2ST0</sub>               | nCONFIG low to nSTATUS low                        | —                                                   | 600                  | ns    |
| t <sub>CFG</sub>                  | nCONFIG low pulse width                           | 2                                                   | —                    | μS    |
| t <sub>status</sub>               | nSTATUS low pulse width                           | 268                                                 | 1,506 <sup>(1)</sup> | μS    |
| t <sub>CF2ST1</sub>               | nCONFIG high to nSTATUS high                      | —                                                   | 1,506 <sup>(2)</sup> | μS    |
| t <sub>CF2CK</sub> (5)            | nCONFIG high to first rising edge on DCLK         | 1,506                                               | —                    | μS    |
| t <sub>ST2CK</sub> <sup>(5)</sup> | nSTATUS high to first rising edge of DCLK         | 2                                                   | —                    | μS    |
| t <sub>DSU</sub>                  | DATA[] setup time before rising edge on DCLK      | 5.5                                                 | —                    | ns    |
| t <sub>DH</sub>                   | DATA[] hold time after rising edge on DCLK        | 0                                                   | —                    | ns    |
| t <sub>CH</sub>                   | DCLK high time                                    | $0.45\times 1/f_{MAX}$                              | —                    | S     |
| t <sub>CL</sub>                   | DCLK low time                                     | $0.45\times 1/f_{MAX}$                              | —                    | S     |
| t <sub>CLK</sub>                  | DCLK period                                       | 1/f <sub>MAX</sub>                                  | —                    | S     |
| f <sub>MAX</sub>                  | DCLK frequency                                    | —                                                   | 125                  | MHz   |
| t <sub>CD2UM</sub>                | CONF_DONE high to user mode $(3)$                 | 175                                                 | 437                  | μS    |
| t <sub>CD2CU</sub>                | CONF_DONE high to CLKUSR enabled                  | 4 × maximum<br>DCLK period                          | _                    | _     |
| t <sub>CD2UMC</sub>               | CONF_DONE high to user mode with CLKUSR option on | $t_{CD2CU}$ + (8576 × CLKUSR period) <sup>(4)</sup> | _                    | _     |

#### Notes to Table 54:

(1) This value is applicable if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width.

(2) This value is applicable if you do not delay configuration by externally holding the nSTATUS low.

(3) The minimum and maximum numbers apply only if you choose the internal oscillator as the clock source for initializing the device.

(4) To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the "Initialization" section.

(5) If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification.

## Initialization

Table 55 lists the initialization clock source option, the applicable configuration schemes, and the maximum frequency.

| Table 55. Initialization Clock Source Option and the Maximu | m Frequency |
|-------------------------------------------------------------|-------------|
|-------------------------------------------------------------|-------------|

| Initialization Clock<br>Source | Configuration Schemes      | Maximum<br>Frequency | Minimum Number of Clock<br>Cycles <sup>(1)</sup> |
|--------------------------------|----------------------------|----------------------|--------------------------------------------------|
| Internal Oscillator            | AS, PS, FPP                | 12.5 MHz             |                                                  |
| CLKUSR                         | AS, PS, FPP <sup>(2)</sup> | 125 MHz              | 8576                                             |
| DCLK                           | PS, FPP                    | 125 MHz              |                                                  |

## Notes to Table 55:

(1) The minimum number of clock cycles required for device initialization.

(2) To enable CLKUSR as the initialization clock source, turn on the Enable user-supplied start-up clock (CLKUSR) option in the Quartus II software from the General panel of the Device and Pin Options dialog box.

| Letter | Subject              | Definitions                                                                                                                                                      |  |
|--------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|        | V <sub>CM(DC)</sub>  | DC common mode input voltage.                                                                                                                                    |  |
|        | V <sub>ICM</sub>     | Input common mode voltage—The common mode of the differential signal at the receiver.                                                                            |  |
|        | V <sub>ID</sub>      | Input differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver.     |  |
|        | V <sub>DIF(AC)</sub> | AC differential input voltage—Minimum AC input differential voltage required for switching.                                                                      |  |
|        | V <sub>DIF(DC)</sub> | DC differential input voltage— Minimum DC input differential voltage required for switching.                                                                     |  |
|        | V <sub>IH</sub>      | Voltage input high—The minimum positive voltage applied to the input which is accepted by the device as a logic high.                                            |  |
|        | V <sub>IH(AC)</sub>  | High-level AC input voltage                                                                                                                                      |  |
|        | V <sub>IH(DC)</sub>  | High-level DC input voltage                                                                                                                                      |  |
| V      | V <sub>IL</sub>      | Voltage input low—The maximum positive voltage applied to the input which is accepted by the device as a logic low.                                              |  |
|        | V <sub>IL(AC)</sub>  | Low-level AC input voltage                                                                                                                                       |  |
|        | V <sub>IL(DC)</sub>  | Low-level DC input voltage                                                                                                                                       |  |
|        | V <sub>OCM</sub>     | Output common mode voltage—The common mode of the differential signal at the transmitter.                                                                        |  |
|        | V <sub>OD</sub>      | Output differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the transmitter. |  |
|        | V <sub>SWING</sub>   | Differential input voltage                                                                                                                                       |  |
|        | V <sub>X</sub>       | Input differential cross point voltage                                                                                                                           |  |
|        | V <sub>OX</sub>      | Output differential cross point voltage                                                                                                                          |  |
| W      | W                    | High-speed I/O block—clock boost factor                                                                                                                          |  |
| X      |                      |                                                                                                                                                                  |  |
| Y      | _                    | _                                                                                                                                                                |  |
| Z      |                      |                                                                                                                                                                  |  |

## Table 60. Glossary (Part 4 of 4)

## Table 61. Document Revision History (Part 2 of 3)

| Date          | Version | Changes                                                                                                                                                                                                                                         |  |
|---------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|               |         | Added the I3YY speed grade and changed the data rates for the GX channel in Table 1.                                                                                                                                                            |  |
|               |         | <ul> <li>Added the I3YY speed grade to the V<sub>CC</sub> description in Table 6.</li> </ul>                                                                                                                                                    |  |
|               |         | <ul> <li>Added the I3YY speed grade to V<sub>CCHIP_L</sub>, V<sub>CCHIP_R</sub>, V<sub>CCHSSI_L</sub>, and V<sub>CCHSSI_R</sub> descriptions in<br/>Table 7.</li> </ul>                                                                         |  |
|               |         | ■ Added 240-Ω to Table 11.                                                                                                                                                                                                                      |  |
|               |         | Changed CDR PPM tolerance in Table 23.                                                                                                                                                                                                          |  |
|               |         | <ul> <li>Added additional max data rate for fPLL in Table 23.</li> </ul>                                                                                                                                                                        |  |
|               |         | <ul> <li>Added the I3YY speed grade and changed the data rates for transceiver speed grade 3 in<br/>Table 25.</li> </ul>                                                                                                                        |  |
|               | 3.3     | <ul> <li>Added the I3YY speed grade and changed the data rates for transceiver speed grade 3 in<br/>Table 26.</li> </ul>                                                                                                                        |  |
|               |         | Changed CDR PPM tolerance in Table 28.                                                                                                                                                                                                          |  |
|               |         | <ul> <li>Added additional max data rate for fPLL in Table 28.</li> </ul>                                                                                                                                                                        |  |
| November 2014 |         | Changed the mode descriptions for MLAB and M20K in Table 33.                                                                                                                                                                                    |  |
|               |         | ■ Changed the Max value of f <sub>HSCLK_OUT</sub> for the C2, C2L, I2, I2L speed grades in Table 36.                                                                                                                                            |  |
|               |         | <ul> <li>Changed the frequency ranges for C1 and C2 in Table 39.</li> </ul>                                                                                                                                                                     |  |
|               |         | Changed the .rbf file sizes for 5SGSD6 and 5SGSD8 in Table 47.                                                                                                                                                                                  |  |
|               |         | <ul> <li>Added note about nSTATUS to Table 50, Table 51, Table 54.</li> </ul>                                                                                                                                                                   |  |
|               |         | <ul> <li>Changed the available settings in Table 58.</li> </ul>                                                                                                                                                                                 |  |
|               |         | <ul> <li>Changed the note in "Periphery Performance".</li> </ul>                                                                                                                                                                                |  |
|               |         | <ul> <li>Updated the "I/O Standard Specifications" section.</li> </ul>                                                                                                                                                                          |  |
|               |         | <ul> <li>Updated the "Raw Binary File Size" section.</li> </ul>                                                                                                                                                                                 |  |
|               |         | <ul> <li>Updated the receiver voltage input range in Table 22.</li> </ul>                                                                                                                                                                       |  |
|               |         | <ul> <li>Updated the max frequency for the LVDS clock network in Table 36.</li> </ul>                                                                                                                                                           |  |
|               |         | ■ Updated the DCLK note to Figure 11.                                                                                                                                                                                                           |  |
|               |         | <ul> <li>Updated Table 23 VO<sub>CM</sub> (DC Coupled) condition.</li> </ul>                                                                                                                                                                    |  |
|               |         | <ul> <li>Updated Table 6 and Table 7.</li> </ul>                                                                                                                                                                                                |  |
|               |         | ■ Added the DCLK specification to Table 55.                                                                                                                                                                                                     |  |
|               |         | <ul> <li>Updated the notes for Table 47.</li> </ul>                                                                                                                                                                                             |  |
|               |         | <ul> <li>Updated the list of parameters for Table 56.</li> </ul>                                                                                                                                                                                |  |
| November 2013 | 3.2     | Updated Table 28                                                                                                                                                                                                                                |  |
| November 2013 | 3.1     | Updated Table 33                                                                                                                                                                                                                                |  |
| November 2013 | 3.0     | Updated Table 23 and Table 28                                                                                                                                                                                                                   |  |
| October 2013  | 2.9     | <ul> <li>Updated the "Transceiver Characterization" section</li> </ul>                                                                                                                                                                          |  |
|               |         | <ul> <li>Updated Table 3, Table 12, Table 14, Table 19, Table 20, Table 23, Table 24, Table 28, Table 30, Table 31, Table 32, Table 33, Table 36, Table 39, Table 40, Table 41, Table 42, Table 47, Table 53, Table 58, and Table 59</li> </ul> |  |
| October 2013  | 2.8     | <ul> <li>Added Figure 1 and Figure 3</li> </ul>                                                                                                                                                                                                 |  |
|               |         | <ul> <li>Added the "Transceiver Characterization" section</li> </ul>                                                                                                                                                                            |  |
|               |         | <ul> <li>Removed all "Preliminary" designations.</li> </ul>                                                                                                                                                                                     |  |

Table 61. Document Revision History (Part 3 of 3)

| Date          | Version | Changes                                                                                                                                                                                                                             |  |
|---------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| May 2013      |         | ■ Updated Table 2, Table 6, Table 7, Table 20, Table 23, Table 27, Table 47, Table 60                                                                                                                                               |  |
|               | 2.7     | ■ Added Table 24, Table 48                                                                                                                                                                                                          |  |
|               |         | <ul> <li>Updated Figure 9, Figure 10, Figure 11, Figure 12</li> </ul>                                                                                                                                                               |  |
| February 2013 | 2.6     | <ul> <li>Updated Table 7, Table 9, Table 20, Table 23, Table 27, Table 30, Table 31, Table 35,<br/>Table 46</li> </ul>                                                                                                              |  |
|               |         | <ul> <li>Updated "Maximum Allowed Overshoot and Undershoot Voltage"</li> </ul>                                                                                                                                                      |  |
|               | 2.5     | <ul> <li>Updated Table 3, Table 6, Table 7, Table 8, Table 23, Table 24, Table 25, Table 27,<br/>Table 30, Table 32, Table 35</li> </ul>                                                                                            |  |
|               |         | Added Table 33                                                                                                                                                                                                                      |  |
|               |         | <ul> <li>Added "Fast Passive Parallel Configuration Timing"</li> </ul>                                                                                                                                                              |  |
| December 0010 |         | <ul> <li>Added "Active Serial Configuration Timing"</li> </ul>                                                                                                                                                                      |  |
| December 2012 |         | <ul> <li>Added "Passive Serial Configuration Timing"</li> </ul>                                                                                                                                                                     |  |
|               |         | <ul> <li>Added "Remote System Upgrades"</li> </ul>                                                                                                                                                                                  |  |
|               |         | <ul> <li>Added "User Watchdog Internal Circuitry Timing Specification"</li> </ul>                                                                                                                                                   |  |
|               |         | Added "Initialization"                                                                                                                                                                                                              |  |
|               |         | <ul> <li>Added "Raw Binary File Size"</li> </ul>                                                                                                                                                                                    |  |
|               |         | <ul> <li>Added Figure 1, Figure 2, and Figure 3.</li> </ul>                                                                                                                                                                         |  |
| June 2012     | 2.4     | <ul> <li>Updated Table 1, Table 2, Table 3, Table 6, Table 11, Table 22, Table 23, Table 27, Table 29, Table 30, Table 31, Table 32, Table 35, Table 38, Table 39, Table 40, Table 41, Table 43, Table 56, and Table 59.</li> </ul> |  |
|               |         | <ul> <li>Various edits throughout to fix bugs.</li> </ul>                                                                                                                                                                           |  |
|               |         | <ul> <li>Changed title of document to Stratix V Device Datasheet.</li> </ul>                                                                                                                                                        |  |
|               |         | Removed document from the Stratix V handbook and made it a separate document.                                                                                                                                                       |  |
| February 2012 | 2.3     | ■ Updated Table 1–22, Table 1–29, Table 1–31, and Table 1–31.                                                                                                                                                                       |  |
| December 2011 | 2.2     | ■ Added Table 2–31.                                                                                                                                                                                                                 |  |
|               |         | ■ Updated Table 2–28 and Table 2–34.                                                                                                                                                                                                |  |
|               | 2.1     | <ul> <li>Added Table 2–2 and Table 2–21 and updated Table 2–5 with information about<br/>Stratix V GT devices.</li> </ul>                                                                                                           |  |
| November 2011 |         | <ul> <li>Updated Table 2–11, Table 2–13, Table 2–20, and Table 2–25.</li> </ul>                                                                                                                                                     |  |
|               |         | <ul> <li>Various edits throughout to fix SPRs.</li> </ul>                                                                                                                                                                           |  |
|               | 2.0     | <ul> <li>Updated Table 2–4, Table 2–18, Table 2–19, Table 2–21, Table 2–22, Table 2–23, and<br/>Table 2–24.</li> </ul>                                                                                                              |  |
| May 2011      |         | <ul> <li>Updated the "DQ Logic Block and Memory Output Clock Jitter Specifications" title.</li> </ul>                                                                                                                               |  |
|               |         | <ul> <li>Chapter moved to Volume 1.</li> </ul>                                                                                                                                                                                      |  |
|               |         | <ul> <li>Minor text edits.</li> </ul>                                                                                                                                                                                               |  |
| December 2010 | 1.1     | ■ Updated Table 1–2, Table 1–4, Table 1–19, and Table 1–23.                                                                                                                                                                         |  |
|               |         | <ul> <li>Converted chapter to the new template.</li> </ul>                                                                                                                                                                          |  |
|               |         | <ul> <li>Minor text edits.</li> </ul>                                                                                                                                                                                               |  |
| July 2010     | 1.0     | Initial release.                                                                                                                                                                                                                    |  |