# E·XFL

### Intel - 5SGXMA7K2F35C3N Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

### Details

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 234720                                                     |
| Number of Logic Elements/Cells | 622000                                                     |
| Total RAM Bits                 | 51200000                                                   |
| Number of I/O                  | 432                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 0.82V ~ 0.88V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                            |
| Package / Case                 | 1152-BBGA, FCBGA                                           |
| Supplier Device Package        | 1152-FBGA (35x35)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5sgxma7k2f35c3n |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Symbol                | Description                    | Minimum | Maximum | Unit |
|-----------------------|--------------------------------|---------|---------|------|
| V <sub>CCD_FPLL</sub> | PLL digital power supply       | -0.5    | 1.8     | V    |
| V <sub>CCA_FPLL</sub> | PLL analog power supply        | -0.5    | 3.4     | V    |
| VI                    | DC input voltage               | -0.5    | 3.8     | V    |
| TJ                    | Operating junction temperature | -55     | 125     | °C   |
| T <sub>STG</sub>      | Storage temperature (No bias)  | -65     | 150     | °C   |
| I <sub>OUT</sub>      | DC output current per pin      | -25     | 40      | mA   |

Table 3. Absolute Maximum Ratings for Stratix V Devices (Part 2 of 2)

Table 4 lists the absolute conditions for the transceiver power supply for Stratix V GX, GS, and GT devices.

Table 4. Transceiver Power Supply Absolute Conditions for Stratix V GX, GS, and GT Devices

| Symbol                | Description                                                  | Devices    | Minimum | Maximum | Unit |
|-----------------------|--------------------------------------------------------------|------------|---------|---------|------|
| V <sub>CCA_GXBL</sub> | Transceiver channel PLL power supply (left side)             | GX, GS, GT | -0.5    | 3.75    | V    |
| V <sub>CCA_GXBR</sub> | Transceiver channel PLL power supply (right side)            | GX, GS     | -0.5    | 3.75    | V    |
| V <sub>CCA_GTBR</sub> | Transceiver channel PLL power supply (right side)            | GT         | -0.5    | 3.75    | V    |
| V <sub>CCHIP_L</sub>  | Transceiver hard IP power supply (left side)                 | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCHIP_R</sub>  | Transceiver hard IP power supply (right side)                | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCHSSI_L</sub> | Transceiver PCS power supply (left side)                     | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCHSSI_R</sub> | Transceiver PCS power supply (right side)                    | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCR_GXBL</sub> | Receiver analog power supply (left side)                     | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCR_GXBR</sub> | Receiver analog power supply (right side)                    | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCR_GTBR</sub> | Receiver analog power supply for GT channels (right side)    | GT         | -0.5    | 1.35    | V    |
| V <sub>CCT_GXBL</sub> | Transmitter analog power supply (left side)                  | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCT_GXBR</sub> | Transmitter analog power supply (right side)                 | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCT_GTBR</sub> | Transmitter analog power supply for GT channels (right side) | GT         | -0.5    | 1.35    | V    |
| V <sub>CCL_GTBR</sub> | Transmitter clock network power supply (right side)          | GT         | -0.5    | 1.35    | V    |
| V <sub>CCH_GXBL</sub> | Transmitter output buffer power supply (left side)           | GX, GS, GT | -0.5    | 1.8     | V    |
| V <sub>CCH_GXBR</sub> | Transmitter output buffer power supply (right side)          | GX, GS, GT | -0.5    | 1.8     | V    |

### **Maximum Allowed Overshoot and Undershoot Voltage**

During transitions, input signals may overshoot to the voltage shown in Table 5 and undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns.

Table 5 lists the maximum allowed input overshoot voltage and the duration of the overshoot voltage as a percentage of device lifetime. The maximum allowed overshoot duration is specified as a percentage of high time over the lifetime of the device. A DC signal is equivalent to 100% of the duty cycle. For example, a signal that overshoots to 3.95 V can be at 3.95 V for only ~21% over the lifetime of the device; for a device lifetime of 10 years, the overshoot duration amounts to ~2 years.

| abic J. Maxi |                  |               |                                                     |      |
|--------------|------------------|---------------|-----------------------------------------------------|------|
| Symbol       | Description      | Condition (V) | Overshoot Duration as %<br>@ T <sub>J</sub> = 100°C | Unit |
|              |                  | 3.8           | 100                                                 | %    |
|              |                  | 3.85          | 64                                                  | %    |
|              |                  | 3.9           | 36                                                  | %    |
|              |                  | 3.95          | 21                                                  | %    |
| Vi (AC)      | AC input voltage | 4             | 12                                                  | %    |
|              |                  | 4.05          | 7                                                   | %    |
|              |                  | 4.1           | 4                                                   | %    |
|              |                  | 4.15          | 2                                                   | %    |
|              |                  | 4.2           | 1                                                   | %    |

Table 5. Maximum Allowed Overshoot During Transitions

### Figure 1. Stratix V Device Overshoot Duration



### I/O Pin Leakage Current

Table 9 lists the Stratix V I/O pin leakage current specifications.

| Table 9. I/ | 0 Pin Leakage | <b>Current for Stratix </b> | / Devices <sup>(1)</sup> |
|-------------|---------------|-----------------------------|--------------------------|
|-------------|---------------|-----------------------------|--------------------------|

| Symbol          | Description        | Conditions                                 | Min | Тур | Max | Unit |
|-----------------|--------------------|--------------------------------------------|-----|-----|-----|------|
| I <sub>I</sub>  | Input pin          | $V_I = 0 V \text{ to } V_{CCIOMAX}$        | -30 | —   | 30  | μA   |
| I <sub>0Z</sub> | Tri-stated I/O pin | $V_0 = 0 V \text{ to } V_{\text{CCIOMAX}}$ | -30 |     | 30  | μA   |

### Note to Table 9:

(1) If  $V_0 = V_{CCIO}$  to  $V_{CCIOMax}$ , 100  $\mu$ A of leakage current per I/O is expected.

### **Bus Hold Specifications**

Table 10 lists the Stratix V device family bus hold specifications.

Table 10. Bus Hold Parameters for Stratix V Devices

|                               |                   |                                                | V <sub>CCIO</sub> |      |       |      |       |      |       |      |       |      |      |
|-------------------------------|-------------------|------------------------------------------------|-------------------|------|-------|------|-------|------|-------|------|-------|------|------|
| Parameter                     | Symbol            | Conditions                                     | 1.2 V             |      | 1.5 V |      | 1.8 V |      | 2.5 V |      | 3.0 V |      | Unit |
|                               |                   |                                                | Min               | Max  | Min   | Max  | Min   | Max  | Min   | Max  | Min   | Max  |      |
| Low<br>sustaining<br>current  | I <sub>SUSL</sub> | V <sub>IN</sub> > V <sub>IL</sub><br>(maximum) | 22.5              | _    | 25.0  | _    | 30.0  | _    | 50.0  | _    | 70.0  | _    | μA   |
| High<br>sustaining<br>current | I <sub>SUSH</sub> | V <sub>IN</sub> < V <sub>IH</sub><br>(minimum) | -22.5             | _    | -25.0 | _    | -30.0 | _    | -50.0 | _    | -70.0 | _    | μA   |
| Low<br>overdrive<br>current   | I <sub>odl</sub>  | $0V < V_{IN} < V_{CCIO}$                       | _                 | 120  | _     | 160  | _     | 200  | _     | 300  | _     | 500  | μA   |
| High<br>overdrive<br>current  | I <sub>odh</sub>  | $0V < V_{IN} < V_{CCIO}$                       |                   | -120 |       | -160 | _     | -200 |       | -300 | _     | -500 | μA   |
| Bus-hold<br>trip point        | V <sub>trip</sub> | _                                              | 0.45              | 0.95 | 0.50  | 1.00 | 0.68  | 1.07 | 0.70  | 1.70 | 0.80  | 2.00 | V    |

### **On-Chip Termination (OCT) Specifications**

If you enable OCT calibration, calibration is automatically performed at power-up for I/Os connected to the calibration block. Table 11 lists the Stratix V OCT termination calibration accuracy specifications.

Table 11. OCT Calibration Accuracy Specifications for Stratix V Devices <sup>(1)</sup> (Part 1 of 2)

|                     |                                                                     |                                                  |     | Calibratio | n Accuracy     |       |      |
|---------------------|---------------------------------------------------------------------|--------------------------------------------------|-----|------------|----------------|-------|------|
| Symbol              | Description                                                         | Conditions                                       | C1  | C2,12      | C3,I3,<br>I3YY | C4,14 | Unit |
| 25-Ω R <sub>S</sub> | Internal series termination with calibration (25- $\Omega$ setting) | V <sub>CCI0</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15 | ±15        | ±15            | ±15   | %    |

| I/O                    |      | V <sub>ccio</sub> (V) |      | V <sub>DIF(</sub> | V <sub>DIF(DC)</sub> (V)   |                                 | V <sub>X(AC)</sub> (V)    |                                 |                           | V <sub>CM(DC)</sub> (V    | V <sub>DIF(AC)</sub> (V)  |      |                             |
|------------------------|------|-----------------------|------|-------------------|----------------------------|---------------------------------|---------------------------|---------------------------------|---------------------------|---------------------------|---------------------------|------|-----------------------------|
| Standard               | Min  | Тур                   | Max  | Min               | Max                        | Min                             | Тур                       | Max                             | Min                       | Тур                       | Max                       | Min  | Max                         |
| HSTL-12<br>Class I, II | 1.14 | 1.2                   | 1.26 | 0.16              | V <sub>CCI0</sub><br>+ 0.3 | —                               | 0.5*<br>V <sub>CCI0</sub> | _                               | 0.4*<br>V <sub>CCI0</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCIO</sub> | 0.3  | V <sub>CCI0</sub><br>+ 0.48 |
| HSUL-12                | 1.14 | 1.2                   | 1.3  | 0.26              | 0.26                       | 0.5*V <sub>CCI0</sub><br>- 0.12 | 0.5*<br>V <sub>CCIO</sub> | 0.5*V <sub>CCI0</sub><br>+ 0.12 | 0.4*<br>V <sub>CCIO</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCIO</sub> | 0.44 | 0.44                        |

### Table 21. Differential HSTL and HSUL I/O Standards for Stratix V Devices (Part 2 of 2)

### Table 22. Differential I/O Standard Specifications for Stratix V Devices (7)

| I/O                                   | Vc    | <sub>cio</sub> (V) | (10)  |                                                                                                                                                                                 | V <sub>ID</sub> (mV) <sup>(8)</sup> |     |      | V <sub>ICM(DC)</sub> (V)       |       | Vo    | <sub>D</sub> (V) ( | 5)  | V <sub>осм</sub> (V) <i>(6)</i> |      |       |
|---------------------------------------|-------|--------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-----|------|--------------------------------|-------|-------|--------------------|-----|---------------------------------|------|-------|
| Standard                              | Min   | Тур                | Max   | Min                                                                                                                                                                             | Condition Max                       |     | Min  | in Condition Max               |       | Min   | Тур                | Max | Min                             | Тур  | Max   |
| PCML                                  | Tran  | ismitte            |       | er, and input reference clock pins of the high-speed transceivers use the PCML I/O s<br>tter, receiver, and reference clock I/O pin specifications, refer to Table 23 on page 1 |                                     |     |      |                                |       |       |                    |     | For                             |      |       |
| 2.5 V                                 | 2.375 | 2.5                | 2.625 | 100                                                                                                                                                                             | V <sub>CM</sub> =                   | _   | 0.05 | D <sub>MAX</sub> ≤<br>700 Mbps | 1.8   | 0.247 | _                  | 0.6 | 1.125                           | 1.25 | 1.375 |
| LVDS <sup>(1)</sup>                   | 2.375 | 2.0                | 2.025 | 100                                                                                                                                                                             | 1.25 V                              | _   | 1.05 | D <sub>MAX</sub> ><br>700 Mbps | 1.55  | 0.247 | _                  | 0.6 | 1.125                           | 1.25 | 1.375 |
| BLVDS (5)                             | 2.375 | 2.5                | 2.625 | 100                                                                                                                                                                             | _                                   | _   |      | —                              | _     | _     | _                  |     | _                               |      |       |
| RSDS<br>(HIO) <sup>(2)</sup>          | 2.375 | 2.5                | 2.625 | 100                                                                                                                                                                             | V <sub>CM</sub> =<br>1.25 V         | _   | 0.3  | —                              | 1.4   | 0.1   | 0.2                | 0.6 | 0.5                             | 1.2  | 1.4   |
| Mini-<br>LVDS<br>(HIO) <sup>(3)</sup> | 2.375 | 2.5                | 2.625 | 200                                                                                                                                                                             |                                     | 600 | 0.4  | _                              | 1.325 | 0.25  | _                  | 0.6 | 1                               | 1.2  | 1.4   |
| LVPECL (4                             |       |                    | _     | 300                                                                                                                                                                             |                                     | _   | 0.6  | D <sub>MAX</sub> ≤<br>700 Mbps | 1.8   |       | _                  | _   |                                 |      |       |
| ), (9)                                |       | _                  |       | 300                                                                                                                                                                             | _                                   | _   | 1    | D <sub>MAX</sub> ><br>700 Mbps | 1.6   |       | _                  | _   |                                 |      | —     |

Notes to Table 22:

(1) For optimized LVDS receiver performance, the receiver voltage input range must be between 1.0 V to 1.6 V for data rates above 700 Mbps, and 0 V to 1.85 V for data rates below 700 Mbps.

(2) For optimized RSDS receiver performance, the receiver voltage input range must be between 0.25 V to 1.45 V.

(3) For optimized Mini-LVDS receiver performance, the receiver voltage input range must be between 0.3 V to 1.425 V.

- (4) For optimized LVPECL receiver performance, the receiver voltage input range must be between 0.85 V to 1.75 V for data rate above 700 Mbps and 0.45 V to 1.95 V for data rate below 700 Mbps.
- (5) There are no fixed  $V_{ICM}$ ,  $V_{OD}$ , and  $V_{OCM}$  specifications for BLVDS. They depend on the system topology.
- (6) RL range:  $90 \le RL \le 110 \Omega$ .
- (7) The 1.4-V and 1.5-V PCML transceiver I/O standard specifications are described in "Transceiver Performance Specifications" on page 18.
- (8) The minimum VID value is applicable over the entire common mode range, VCM.
- (9) LVPECL is only supported on dedicated clock input pins.
- (10) Differential inputs are powered by VCCPD which requires 2.5 V.

# **Power Consumption**

Altera offers two ways to estimate power consumption for a design—the Excel-based Early Power Estimator and the Quartus<sup>®</sup> II PowerPlay Power Analyzer feature.

# **Switching Characteristics**

This section provides performance characteristics of the Stratix V core and periphery blocks.

These characteristics can be designated as Preliminary or Final.

- Preliminary characteristics are created using simulation results, process data, and other known parameters. The title of these tables show the designation as "Preliminary."
- Final numbers are based on actual silicon characterization and testing. The numbers reflect the actual performance of the device under worst-case silicon process, voltage, and junction temperature conditions. There are no designations on finalized tables.

# **Transceiver Performance Specifications**

This section describes transceiver performance specifications.

Table 23 lists the Stratix V GX and GS transceiver specifications.

| Table 23. | <b>Transceiver S</b> | necifications ( | for Stratix | V GX and GS | Devices (1) | (Part 1 of 7)   |
|-----------|----------------------|-----------------|-------------|-------------|-------------|-----------------|
|           | 114113001101 0       | poontoutions    | IOI OUIUUA  |             |             | (1 41 ( 1 01 1) |

| Symbol/<br>Description                                         | Conditions                                                        | Trai | isceive<br>Grade                                     | r Speed<br>1 | Trar | isceive<br>Grade | r Speed<br>2 | Trar | r Speed<br>3 | Unit |          |
|----------------------------------------------------------------|-------------------------------------------------------------------|------|------------------------------------------------------|--------------|------|------------------|--------------|------|--------------|------|----------|
| Description                                                    |                                                                   | Min  | Тур                                                  | Max          | Min  | Тур              | Max          | Min  | Тур          | Max  |          |
| <b>Reference Clock</b>                                         |                                                                   |      |                                                      |              |      |                  |              |      |              |      |          |
| Supported I/O<br>Standards                                     |                                                                   |      |                                                      |              |      |                  |              |      |              |      | /DS, and |
| Standards                                                      | RX reference<br>clock pin                                         |      | 1.4-V PCML, 1.5-V PCML, 2.5-V PCML, LVPECL, and LVDS |              |      |                  |              |      |              |      |          |
| Input Reference<br>Clock Frequency<br>(CMU PLL) <sup>(8)</sup> | _                                                                 | 40   | _                                                    | 710          | 40   | _                | 710          | 40   | _            | 710  | MHz      |
| Input Reference<br>Clock Frequency<br>(ATX PLL) <sup>(8)</sup> | _                                                                 | 100  |                                                      | 710          | 100  |                  | 710          | 100  | _            | 710  | MHz      |
| Rise time                                                      | Measure at<br>±60 mV of<br>differential<br>signal <sup>(26)</sup> | _    | _                                                    | 400          | _    | _                | 400          | _    | _            | 400  | ps       |
| Fall time                                                      | Measure at<br>±60 mV of<br>differential<br>signal <sup>(26)</sup> | _    | _                                                    | 400          |      |                  | 400          | _    |              | 400  | μο       |
| Duty cycle                                                     | —                                                                 | 45   |                                                      | 55           | 45   |                  | 55           | 45   | —            | 55   | %        |
| Spread-spectrum<br>modulating clock<br>frequency               | PCI Express®<br>(PCIe <sup>®</sup> )                              | 30   |                                                      | 33           | 30   |                  | 33           | 30   |              | 33   | kHz      |

| Symbol/                                                                                                                                 | Conditions                                                               | Trai | nsceive<br>Grade | r Speed<br>1 | Transceiver Speed<br>Grade 2 |       |           | Trai    | Unit    |                          |      |
|-----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|------|------------------|--------------|------------------------------|-------|-----------|---------|---------|--------------------------|------|
| Description                                                                                                                             |                                                                          | Min  | Тур              | Max          | Min                          | Тур   | Max       | Min     | Тур     | Max                      |      |
| Reconfiguration<br>clock<br>(mgmt_clk_clk)<br>frequency                                                                                 | _                                                                        | 100  | _                | 125          | 100                          |       | 125       | 100     |         | 125                      | MHz  |
| Receiver                                                                                                                                |                                                                          |      |                  |              |                              |       |           |         |         |                          |      |
| Supported I/O<br>Standards                                                                                                              | _                                                                        |      |                  | 1.4-V PCM    | L, 1.5-V                     | PCML, | 2.5-V PCM | L, LVPE | CL, and | d LVDS                   |      |
| Data rate<br>(Standard PCS)<br>(9), (23)                                                                                                | _                                                                        | 600  | _                | 12200        | 600                          | _     | 12200     | 600     | _       | 8500/<br>10312.5<br>(24) | Mbps |
| Data rate<br>(10G PCS) <sup>(9),</sup> <sup>(23)</sup>                                                                                  |                                                                          | 600  | _                | 14100        | 600                          | _     | 12500     | 600     | _       | 8500/<br>10312.5<br>(24) | Mbps |
| Absolute $V_{MAX}$ for a receiver pin $(5)$                                                                                             |                                                                          | _    | _                | 1.2          | —                            | _     | 1.2       | —       | _       | 1.2                      | V    |
| Absolute V <sub>MIN</sub> for a receiver pin                                                                                            | _                                                                        | -0.4 | _                |              | -0.4                         | _     | _         | -0.4    | _       | _                        | V    |
| Maximum peak-<br>to-peak<br>differential input<br>voltage V <sub>ID</sub> (diff p-<br>p) before device<br>configuration <sup>(22)</sup> | _                                                                        | _    | _                | 1.6          | _                            | _     | 1.6       | _       | _       | 1.6                      | V    |
| Maximum peak-<br>to-peak                                                                                                                | V <sub>CCR_GXB</sub> =<br>1.0 V/1.05 V<br>(V <sub>ICM</sub> =<br>0.70 V) | _    | _                | 2.0          | _                            | _     | 2.0       | _       | _       | 2.0                      | V    |
| differential input<br>voltage $V_{ID}$ (diff p-<br>p) after device<br>configuration <sup>(18)</sup> ,<br><sup>(22)</sup>                | $V_{CCR_GXB} = 0.90 V$<br>(V <sub>ICM</sub> = 0.6 V)                     | _    | _                | 2.4          | _                            | _     | 2.4       | _       | _       | 2.4                      | V    |
|                                                                                                                                         | $V_{CCR\_GXB} = 0.85 V$<br>(V <sub>ICM</sub> = 0.6 V)                    |      |                  | 2.4          |                              |       | 2.4       |         |         | 2.4                      | V    |
| Minimum<br>differential eye<br>opening at<br>receiver serial<br>input pins <sup>(6), (22),</sup><br>(27)                                | _                                                                        | 85   |                  | _            | 85                           |       | _         | 85      | _       | _                        | mV   |

### Table 23. Transceiver Specifications for Stratix V GX and GS Devices <sup>(1)</sup> (Part 3 of 7)

| Symbol/                                                               | Conditions                                                 | Tra | nsceive<br>Grade | r Speed<br>1 | Transceiver Speed<br>Grade 2 |                 |             | Trar | Unit            |                          |      |  |
|-----------------------------------------------------------------------|------------------------------------------------------------|-----|------------------|--------------|------------------------------|-----------------|-------------|------|-----------------|--------------------------|------|--|
| Description                                                           |                                                            | Min | Тур              | Max          | Min                          | Тур             | Max         | Min  | Тур             | Max                      |      |  |
|                                                                       | DC Gain<br>Setting = 0                                     |     | 0                | _            | _                            | 0               |             | _    | 0               | —                        | dB   |  |
| Programmable<br>DC gain                                               | DC Gain<br>Setting = 1                                     | _   | 2                | _            | —                            | 2               | _           | _    | 2               | _                        | dB   |  |
|                                                                       | DC Gain<br>Setting = 2                                     | _   | 4                | _            | _                            | 4               | _           | _    | 4               | _                        | dB   |  |
|                                                                       | DC Gain<br>Setting = 3                                     | _   | 6                | _            | _                            | 6               | _           | _    | 6               | _                        | dB   |  |
|                                                                       | DC Gain<br>Setting = 4                                     | _   | 8                | _            | _                            | 8               | _           | _    | 8               | —                        | dB   |  |
| Transmitter                                                           |                                                            |     |                  |              |                              |                 |             |      |                 |                          |      |  |
| Supported I/O<br>Standards                                            | _                                                          |     |                  |              | -                            | I.4-V ar        | nd 1.5-V PC | ML   |                 |                          |      |  |
| Data rate<br>(Standard PCS)                                           | _                                                          | 600 | _                | 12200        | 600                          | _               | 12200       | 600  | _               | 8500/<br>10312.5<br>(24) | Mbps |  |
| Data rate<br>(10G PCS)                                                | _                                                          | 600 | _                | 14100        | 600                          |                 | 12500       | 600  |                 | 8500/<br>10312.5<br>(24) | Mbps |  |
|                                                                       | 85-Ω<br>setting                                            |     | 85 ±<br>20%      | _            | _                            | 85 ±<br>20%     |             | _    | 85 ±<br>20%     | _                        | Ω    |  |
| Differential on-                                                      | 100-Ω<br>setting                                           | _   | 100<br>±<br>20%  | _            | _                            | 100<br>±<br>20% | _           | _    | 100<br>±<br>20% | _                        | Ω    |  |
| chip termination<br>resistors                                         | 120-Ω<br>setting                                           | _   | 120<br>±<br>20%  |              |                              | 120<br>±<br>20% |             | _    | 120<br>±<br>20% |                          | Ω    |  |
|                                                                       | 150-Ω<br>setting                                           |     | 150<br>±<br>20%  |              |                              | 150<br>±<br>20% |             |      | 150<br>±<br>20% |                          | Ω    |  |
| V <sub>OCM</sub> (AC<br>coupled)                                      | 0.65-V<br>setting                                          |     | 650              |              | _                            | 650             |             | _    | 650             | _                        | mV   |  |
| V <sub>OCM</sub> (DC<br>coupled)                                      | _                                                          |     | 650              |              | _                            | 650             |             | _    | 650             | _                        | mV   |  |
| Rise time (7)                                                         | 20% to 80%                                                 | 30  |                  | 160          | 30                           |                 | 160         | 30   |                 | 160                      | ps   |  |
| Fall time <sup>(7)</sup>                                              | 80% to 20%                                                 | 30  |                  | 160          | 30                           |                 | 160         | 30   |                 | 160                      | ps   |  |
| Intra-differential<br>pair skew                                       | Tx V <sub>CM</sub> =<br>0.5 V and<br>slew rate of<br>15 ps |     |                  | 15           |                              |                 | 15          |      |                 | 15                       | ps   |  |
| Intra-transceiver<br>block transmitter<br>channel-to-<br>channel skew | x6 PMA<br>bonded mode                                      |     |                  | 120          |                              |                 | 120         |      |                 | 120                      | ps   |  |

### Table 23. Transceiver Specifications for Stratix V GX and GS Devices <sup>(1)</sup> (Part 5 of 7)

Table 27 shows the  $V_{\text{OD}}$  settings for the GX channel.

| Symbol                                    | V <sub>op</sub> Setting | V <sub>op</sub> Value<br>(mV) | V <sub>op</sub> Setting | V <sub>op</sub> Value<br>(mV) |
|-------------------------------------------|-------------------------|-------------------------------|-------------------------|-------------------------------|
|                                           | 0 (1)                   | 0                             | 32                      | 640                           |
|                                           | 1 <sup>(1)</sup>        | 20                            | 33                      | 660                           |
|                                           | 2 (1)                   | 40                            | 34                      | 680                           |
|                                           | 3 (1)                   | 60                            | 35                      | 700                           |
|                                           | 4 (1)                   | 80                            | 36                      | 720                           |
|                                           | 5 (1)                   | 100                           | 37                      | 740                           |
|                                           | 6                       | 120                           | 38                      | 760                           |
|                                           | 7                       | 140                           | 39                      | 780                           |
|                                           | 8                       | 160                           | 40                      | 800                           |
|                                           | 9                       | 180                           | 41                      | 820                           |
|                                           | 10                      | 200                           | 42                      | 840                           |
|                                           | 11                      | 220                           | 43                      | 860                           |
|                                           | 12                      | 240                           | 44                      | 880                           |
|                                           | 13                      | 260                           | 45                      | 900                           |
|                                           | 14                      | 280                           | 46                      | 920                           |
| V <sub>op</sub> differential peak to peak | 15                      | 300                           | 47                      | 940                           |
| typical <sup>(3)</sup>                    | 16                      | 320                           | 48                      | 960                           |
|                                           | 17                      | 340                           | 49                      | 980                           |
|                                           | 18                      | 360                           | 50                      | 1000                          |
|                                           | 19                      | 380                           | 51                      | 1020                          |
|                                           | 20                      | 400                           | 52                      | 1040                          |
|                                           | 21                      | 420                           | 53                      | 1060                          |
|                                           | 22                      | 440                           | 54                      | 1080                          |
|                                           | 23                      | 460                           | 55                      | 1100                          |
|                                           | 24                      | 480                           | 56                      | 1120                          |
|                                           | 25                      | 500                           | 57                      | 1140                          |
|                                           | 26                      | 520                           | 58                      | 1160                          |
|                                           | 27                      | 540                           | 59                      | 1180                          |
|                                           | 28                      | 560                           | 60                      | 1200                          |
|                                           | 29                      | 580                           | 61                      | 1220                          |
|                                           | 30                      | 600                           | 62                      | 1240                          |
|                                           | 31                      | 620                           | 63                      | 1260                          |

Table 27. Typical V\_{0D} Setting for GX Channel, TX Termination = 100  $\Omega^{\left(2\right)}$ 

#### Note to Table 27:

(1) If TX termination resistance =  $100\Omega$ , this VOD setting is illegal.

(2) The tolerance is +/-20% for all VOD settings except for settings 2 and below.

(3) Refer to Figure 2.

Table 29 shows the  $V_{\text{OD}}$  settings for the GT channel.

| Table 29. | Typical Von Setting | g for GT Channel, T | <b>EX Termination = 100</b> $\Omega$ |
|-----------|---------------------|---------------------|--------------------------------------|
|-----------|---------------------|---------------------|--------------------------------------|

| Symbol                                                  | V <sub>OD</sub> Setting | V <sub>op</sub> Value (mV) |
|---------------------------------------------------------|-------------------------|----------------------------|
|                                                         | 0                       | 0                          |
|                                                         | 1                       | 200                        |
| $\mathbf{V}_{0D}$ differential peak to peak typical (1) | 2                       | 400                        |
| VOD unicicilitat peak to peak typical (*)               | 3                       | 600                        |
|                                                         | 4                       | 800                        |
|                                                         | 5                       | 1000                       |

### Note:

(1) Refer to Figure 4.

| Symbol                                            | Parameter                                                                                                     | Min  | Тур     | Max                                          | Unit      |
|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------|------|---------|----------------------------------------------|-----------|
| + (3) (4)                                         | Input clock cycle-to-cycle jitter ( $f_{REF} \ge 100 \text{ MHz}$ )                                           | _    | —       | 0.15                                         | UI (p-p)  |
| t <sub>INCCJ</sub> <sup>(3),</sup> <sup>(4)</sup> | Input clock cycle-to-cycle jitter (f <sub>REF</sub> < 100 MHz)                                                | -750 | _       | +750                                         | ps (p-p)  |
| t                                                 | Period Jitter for dedicated clock output (f_{OUT} $\geq$ 100 MHz)                                             | _    | _       | 175 <sup>(1)</sup>                           | ps (p-p)  |
| t <sub>outpj_dc</sub> <sup>(5)</sup>              | Period Jitter for dedicated clock output (f <sub>OUT</sub> < 100 MHz)                                         | _    |         | 17.5 <sup>(1)</sup>                          | mUI (p-p) |
| + (5)                                             | Period Jitter for dedicated clock output in fractional PLL ( $f_{0UT} \geq 100 \mbox{ MHz})$                  | _    | _       | 250 <sup>(11)</sup> ,<br>175 <sup>(12)</sup> | ps (p-p)  |
| t <sub>foutpj_dc</sub> <sup>(5)</sup>             | Period Jitter for dedicated clock output in fractional PLL (f <sub>OUT</sub> < 100 MHz)                       | _    | _       | 25 <sup>(11)</sup> ,<br>17.5 <sup>(12)</sup> | mUI (p-p) |
| +                                                 | Cycle-to-Cycle Jitter for a dedicated clock output ( $f_{OUT} \ge 100 \text{ MHz}$ )                          | _    | _       | 175                                          | ps (p-p)  |
| t <sub>outccj_dc</sub> <sup>(5)</sup>             | Cycle-to-Cycle Jitter for a dedicated clock output (f <sub>0UT</sub> < 100 MHz)                               | _    | _       | 17.5                                         | mUI (p-p) |
| <b>+</b> <i>(5)</i>                               | Cycle-to-cycle Jitter for a dedicated clock output in fractional PLL (f_{OUT} $\geq$ 100 MHz)                 | _    | _       | 250 <sup>(11)</sup> ,<br>175 <sup>(12)</sup> | ps (p-p)  |
| t <sub>FOUTCCJ_DC</sub> <sup>(5)</sup>            | Cycle-to-cycle Jitter for a dedicated clock output in fractional PLL ( $f_{OUT} < 100 \text{ MHz}$ )+         | _    | _       | 25 <sup>(11)</sup> ,<br>17.5 <sup>(12)</sup> | mUI (p-p) |
| t <sub>outpj_io</sub> (5),<br>(8)                 | Period Jitter for a clock output on a regular I/O in integer PLL (f_{OUT} $\geq$ 100 MHz)                     | _    | _       | 600                                          | ps (p-p)  |
|                                                   | Period Jitter for a clock output on a regular I/O<br>(f <sub>OUT</sub> < 100 MHz)                             | _    | _       | 60                                           | mUI (p-p) |
| t <sub>FOUTPJ_IO</sub> (5),                       | Period Jitter for a clock output on a regular I/O in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )         | _    | _       | 600 (10)                                     | ps (p-p)  |
| (8), (11)                                         | Period Jitter for a clock output on a regular I/O in fractional PLL (f <sub>OUT</sub> < 100 MHz)              | _    | _       | 60 <sup>(10)</sup>                           | mUI (p-p) |
| t <sub>outccj_lo</sub> (5),                       | Cycle-to-cycle Jitter for a clock output on a regular I/O in integer PLL (f_{OUT} $\geq$ 100 MHz)             | _    | _       | 600                                          | ps (p-p)  |
| (8)                                               | Cycle-to-cycle Jitter for a clock output on a regular I/O in integer PLL ( $f_{OUT}$ < 100 MHz)               | _    | _       | 60 <sup>(10)</sup>                           | mUI (p-p) |
| t <sub>foutccj_10</sub> <sup>(5),</sup>           | Cycle-to-cycle Jitter for a clock output on a regular I/O in fractional PLL ( $f_{0UT} \geq 100 \mbox{ MHz})$ | _    | _       | 600 <sup>(10)</sup>                          | ps (p-p)  |
| (8), (11)                                         | Cycle-to-cycle Jitter for a clock output on a regular I/O in fractional PLL ( $f_{OUT} < 100 \text{ MHz}$ )   | _    | _       | 60                                           | mUI (p-p) |
| t <sub>casc_outpj_dc</sub>                        | Period Jitter for a dedicated clock output in cascaded PLLs (f_{0UT} $\geq$ 100 MHz)                          |      | _       | 175                                          | ps (p-p)  |
| (5), (6)                                          | Period Jitter for a dedicated clock output in cascaded PLLs (f <sub>OUT</sub> < 100 MHz)                      |      | _       | 17.5                                         | mUI (p-p) |
| f <sub>DRIFT</sub>                                | Frequency drift after PFDENA is disabled for a duration of 100 $\mu\text{s}$                                  | _    | _       | ±10                                          | %         |
| dK <sub>BIT</sub>                                 | Bit number of Delta Sigma Modulator (DSM)                                                                     | 8    | 24      | 32                                           | Bits      |
| k <sub>value</sub>                                | Numerator of Fraction                                                                                         | 128  | 8388608 | 2147483648                                   |           |

Table 31. PLL Specifications for Stratix V Devices (Part 2 of 3)

| Gumbal                           | Conditions                                       |     | C1  |           | C2, | C2, C2L, I2, I2L |           | C3, I3, I3L, I3YY |     | ., I3YY   | C4,14 |     |           | II.a.iA  |
|----------------------------------|--------------------------------------------------|-----|-----|-----------|-----|------------------|-----------|-------------------|-----|-----------|-------|-----|-----------|----------|
| Symbol                           | Conditions                                       | Min | Тур | Max       | Min | Тур              | Max       | Min               | Тур | Max       | Min   | Тур | Max       | Unit     |
|                                  | SERDES factor J<br>= 3 to 10                     | (6) | _   | (8)       | (6) | _                | (8)       | (6)               | _   | (8)       | (6)   |     | (8)       | Mbps     |
| f <sub>HSDR</sub> (data<br>rate) | SERDES factor J<br>= 2,<br>uses DDR<br>Registers | (6) |     | (7)       | (6) | _                | (7)       | (6)               |     | (7)       | (6)   |     | (7)       | Mbps     |
|                                  | SERDES factor J<br>= 1,<br>uses SDR<br>Register  | (6) | _   | (7)       | (6) | _                | (7)       | (6)               | _   | (7)       | (6)   |     | (7)       | Mbps     |
| DPA Mode                         |                                                  |     |     |           |     |                  |           |                   |     |           |       |     |           |          |
| DPA run<br>length                | _                                                |     |     | 1000<br>0 |     |                  | 1000<br>0 |                   | _   | 1000<br>0 |       | _   | 1000<br>0 | UI       |
| Soft CDR mode                    | •                                                |     |     |           |     |                  |           |                   |     |           |       |     |           |          |
| Soft-CDR<br>PPM<br>tolerance     | _                                                | _   | _   | 300       | _   | _                | 300       | _                 | _   | 300       | _     |     | 300       | ±<br>PPM |
| Non DPA Mode                     | Non DPA Mode                                     |     |     |           |     |                  |           |                   |     |           |       |     |           |          |
| Sampling<br>Window               | —                                                |     |     | 300       |     |                  | 300       |                   |     | 300       |       |     | 300       | ps       |

### Table 36. High-Speed I/O Specifications for Stratix V Devices <sup>(1), (2)</sup> (Part 4 of 4)

Notes to Table 36:

(1) When J = 3 to 10, use the serializer/deserializer (SERDES) block.

(2) When J = 1 or 2, bypass the SERDES block.

(3) This only applies to DPA and soft-CDR modes.

(4) Clock Boost Factor (W) is the ratio between the input data rate to the input clock rate.

(5) This is achieved by using the **LVDS** clock network.

(6) The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate.

(7) The maximum ideal frequency is the SERDES factor (J) x the PLL maximum output frequency (fOUT) provided you can close the design timing and the signal integrity simulation is clean.

(8) You can estimate the achievable maximum data rate for non-DPA mode by performing link timing closure analysis. You must consider the board skew margin, transmitter delay margin, and receiver sampling margin to determine the maximum data rate supported.

(9) If the receiver with DPA enabled and transmitter are using shared PLLs, the minimum data rate is 150 Mbps.

(10) You must calculate the leftover timing margin in the receiver by performing link timing closure analysis. You must consider the board skew margin, transmitter channel-to-channel skew, and receiver sampling margin to determine leftover timing margin.

(11) The F<sub>MAX</sub> specification is based on the fast clock used for serial data. The interface F<sub>MAX</sub> is also dependent on the parallel clock domain which is design-dependent and requires timing analysis.

(12) Stratix V RX LVDS will need DPA. For Stratix V TX LVDS, the receiver side component must have DPA.

(13) Stratix V LVDS serialization and de-serialization factor needs to be x4 and above.

(14) Requires package skew compensation with PCB trace length.

(15) Do not mix single-ended I/O buffer within LVDS I/O bank.

(16) Chip-to-chip communication only with a maximum load of 5 pF.

(17) When using True LVDS RX channels for emulated LVDS TX channel, only serialization factors 1 and 2 are supported.

## **Duty Cycle Distortion (DCD) Specifications**

Table 44 lists the worst-case DCD for Stratix V devices.

### Table 44. Worst-Case DCD on Stratix V I/O Pins (1)

| Symbol            | C   | 1   | C2, C2 | 2L, I2, I2L |     | C3, I3, I3L,<br>I3YY |     | 4,14 | Unit |  |
|-------------------|-----|-----|--------|-------------|-----|----------------------|-----|------|------|--|
|                   | Min | Max | Min    | Max         | Min | Max                  | Min | Max  |      |  |
| Output Duty Cycle | 45  | 55  | 45     | 55          | 45  | 55                   | 45  | 55   | %    |  |

### Note to Table 44:

(1) The DCD numbers do not cover the core clock network.

# **Configuration Specification**

# **POR Delay Specification**

Power-on reset (POR) delay is defined as the delay between the time when all the power supplies monitored by the POR circuitry reach the minimum recommended operating voltage to the time when the nSTATUS is released high and your device is ready to begin configuration.



For more information about the POR delay, refer to the *Hot Socketing and Power-On Reset in Stratix V Devices* chapter.

Table 45 lists the fast and standard POR delay specification.

### Table 45. Fast and Standard POR Delay Specification (1)

| POR Delay | Minimum | Maximum |
|-----------|---------|---------|
| Fast      | 4 ms    | 12 ms   |
| Standard  | 100 ms  | 300 ms  |

### Note to Table 45:

(1) You can select the POR delay based on the MSEL settings as described in the MSEL Pin Settings section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.

# **JTAG Configuration Specifications**

Table 46 lists the JTAG timing parameters and values for Stratix V devices.

Table 46. JTAG Timing Parameters and Values for Stratix V Devices

| Symbol                  | Description                        | Min | Max | Unit |
|-------------------------|------------------------------------|-----|-----|------|
| t <sub>JCP</sub>        | TCK clock period <sup>(2)</sup>    | 30  | —   | ns   |
| t <sub>JCP</sub>        | TCK clock period <sup>(2)</sup>    | 167 | —   | ns   |
| t <sub>JCH</sub>        | TCK clock high time <sup>(2)</sup> | 14  | —   | ns   |
| t <sub>JCL</sub>        | TCK clock low time <sup>(2)</sup>  | 14  | —   | ns   |
| t <sub>JPSU (TDI)</sub> | TDI JTAG port setup time           | 2   | —   | ns   |
| t <sub>JPSU (TMS)</sub> | TMS JTAG port setup time           | 3   | —   | ns   |

| Family                     | Device | Package | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) <sup>(4), (5)</sup> |
|----------------------------|--------|---------|--------------------------------|--------------------------------------------|
| Stratix V E <sup>(1)</sup> | 5SEE9  | —       | 342,742,976                    | 700,888                                    |
|                            | 5SEEB  | _       | 342,742,976                    | 700,888                                    |

### Table 47. Uncompressed .rbf Sizes for Stratix V Devices

### Notes to Table 47:

(1) Stratix V E devices do not have PCI Express® (PCIe®) hard IP. Stratix V E devices do not support the CvP configuration scheme.

(2) 36-transceiver devices.

(3) 24-transceiver devices.

(4) File size for the periphery image.

(5) The IOCSR .rbf size is specifically for the CvP feature.

Use the data in Table 47 to estimate the file size before design compilation. Different configuration file formats, such as a hexadecimal (.hex) or tabular text file (.ttf) format, have different file sizes. For the different types of configuration file and file sizes, refer to the Quartus II software. However, for a specific version of the Quartus II software, any design targeted for the same device has the same uncompressed configuration file size. If you are using compression, the file size can vary after each compilation because the compression ratio depends on your design.

• For more information about setting device configuration options, refer to *Configuration, Design Security, and Remote System Upgrades in Stratix V Devices.* For creating configuration files, refer to the *Quartus II Help.* 

Table 48 lists the minimum configuration time estimates for Stratix V devices.

| Variant | Member         | Active Serial <sup>(1)</sup> |            |                        | Fast Passive Parallel <sup>(2)</sup> |            |                        |  |
|---------|----------------|------------------------------|------------|------------------------|--------------------------------------|------------|------------------------|--|
|         | Member<br>Code | Width                        | DCLK (MHz) | Min Config<br>Time (s) | Width                                | DCLK (MHz) | Min Config<br>Time (s) |  |
|         | A3             | 4                            | 100        | 0.534                  | 32                                   | 100        | 0.067                  |  |
|         | AS             | 4                            | 100        | 0.344                  | 32                                   | 100        | 0.043                  |  |
|         | A4             | 4                            | 100        | 0.534                  | 32                                   | 100        | 0.067                  |  |
|         | A5             | 4                            | 100        | 0.675                  | 32                                   | 100        | 0.084                  |  |
|         | A7             | 4                            | 100        | 0.675                  | 32                                   | 100        | 0.084                  |  |
| GX      | A9             | 4                            | 100        | 0.857                  | 32                                   | 100        | 0.107                  |  |
|         | AB             | 4                            | 100        | 0.857                  | 32                                   | 100        | 0.107                  |  |
|         | B5             | 4                            | 100        | 0.676                  | 32                                   | 100        | 0.085                  |  |
|         | B6             | 4                            | 100        | 0.676                  | 32                                   | 100        | 0.085                  |  |
|         | B9             | 4                            | 100        | 0.857                  | 32                                   | 100        | 0.107                  |  |
|         | BB             | 4                            | 100        | 0.857                  | 32                                   | 100        | 0.107                  |  |
| ст      | C5             | 4                            | 100        | 0.675                  | 32                                   | 100        | 0.084                  |  |
| GT      | C7             | 4                            | 100        | 0.675                  | 32                                   | 100        | 0.084                  |  |

|         | Member | Active Serial <sup>(1)</sup> |            |                        | Fast Passive Parallel <sup>(2)</sup> |            |                        |  |
|---------|--------|------------------------------|------------|------------------------|--------------------------------------|------------|------------------------|--|
| Variant | Code   | Width                        | DCLK (MHz) | Min Config<br>Time (s) | Width                                | DCLK (MHz) | Min Config<br>Time (s) |  |
|         | D3     | 4                            | 100        | 0.344                  | 32                                   | 100        | 0.043                  |  |
|         | D4     | 4                            | 100        | 0.534                  | 32                                   | 100        | 0.067                  |  |
| GS      | D4     | 4                            | 100        | 0.344                  | 32                                   | 100        | 0.043                  |  |
| 65      | D5     | 4                            | 100        | 0.534                  | 32                                   | 100        | 0.067                  |  |
|         | D6     | 4                            | 100        | 0.741                  | 32                                   | 100        | 0.093                  |  |
|         | D8     | 4                            | 100        | 0.741                  | 32                                   | 100        | 0.093                  |  |
| Е       | E9     | 4                            | 100        | 0.857                  | 32                                   | 100        | 0.107                  |  |
|         | EB     | 4                            | 100        | 0.857                  | 32                                   | 100        | 0.107                  |  |

Table 48. Minimum Configuration Time Estimation for Stratix V Devices

### Notes to Table 48:

(1) DCLK frequency of 100 MHz using external CLKUSR.

(2) Max FPGA FPP bandwidth may exceed bandwidth available from some external storage or control logic.

# **Fast Passive Parallel Configuration Timing**

This section describes the fast passive parallel (FPP) configuration timing parameters for Stratix V devices.

### DCLK-to-DATA[] Ratio for FPP Configuration

FPP configuration requires a different DCLK-to-DATA[]ratio when you enable the design security, decompression, or both features. Table 49 lists the DCLK-to-DATA[]ratio for each combination.

| Configuration<br>Scheme | Decompression | Design Security | DCLK-to-DATA[]<br>Ratio |
|-------------------------|---------------|-----------------|-------------------------|
|                         | Disabled      | Disabled        | 1                       |
| FPP ×8                  | Disabled      | Enabled         | 1                       |
| FFF X0                  | Enabled       | Disabled        | 2                       |
|                         | Enabled       | Enabled         | 2                       |
|                         | Disabled      | Disabled        | 1                       |
| FPP ×16                 | Disabled      | Enabled         | 2                       |
|                         | Enabled       | Disabled        | 4                       |
|                         | Enabled       | Enabled         | 4                       |

 Table 49. DCLK-to-DATA[] Ratio <sup>(1)</sup> (Part 1 of 2)

### FPP Configuration Timing when DCLK-to-DATA [] = 1

Figure 12 shows the timing waveform for FPP configuration when using a MAX II or MAX V device as an external host. This waveform shows timing when the DCLK-to-DATA[] ratio is 1.





### Notes to Figure 12:

- (1) Use this timing waveform when the DCLK-to-DATA [] ratio is 1.
- (2) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic-high levels. When nCONFIG is pulled low, a reconfiguration cycle begins.
- (3) After power-up, the Stratix V device holds nstatus low for the time of the POR delay.
- (4) After power-up, before and during configuration, CONF\_DONE is low.
- (5) Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required.
- (6) For FPP ×16, use DATA [15..0]. For FPP ×8, use DATA [7..0]. DATA [31..0] are available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings.
- (7) To ensure a successful configuration, send the entire configuration data to the Stratix V device. CONF\_DONE is released high when the Stratix V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- (8) After the option bit to enable the INIT\_DONE pin is configured into the device, the INIT DONE goes low.

Page 60

Table 51 lists the timing parameters for Stratix V devices for FPP configuration when the DCLK-to-DATA[] ratio is more than 1.

| Symbol                            | Parameter                                         | Minimum                                             | Maximum              | Units |
|-----------------------------------|---------------------------------------------------|-----------------------------------------------------|----------------------|-------|
| t <sub>CF2CD</sub>                | nCONFIG low to CONF_DONE low                      | —                                                   | 600                  | ns    |
| t <sub>CF2ST0</sub>               | nCONFIG low to nSTATUS low                        | —                                                   | 600                  | ns    |
| t <sub>CFG</sub>                  | nCONFIG low pulse width                           | 2                                                   | _                    | μS    |
| t <sub>STATUS</sub>               | nSTATUS low pulse width                           | 268                                                 | 1,506 <sup>(2)</sup> | μS    |
| t <sub>CF2ST1</sub>               | nCONFIG high to nSTATUS high                      | —                                                   | 1,506 <sup>(2)</sup> | μS    |
| t <sub>CF2CK</sub> <sup>(5)</sup> | nCONFIG high to first rising edge on DCLK         | 1,506                                               | _                    | μS    |
| t <sub>ST2CK</sub> <sup>(5)</sup> | nSTATUS high to first rising edge of DCLK         | 2                                                   | —                    | μS    |
| t <sub>DSU</sub>                  | DATA [] setup time before rising edge on DCLK     | 5.5                                                 |                      | ns    |
| t <sub>DH</sub>                   | DATA [] hold time after rising edge on DCLK       | N-1/f <sub>DCLK</sub> <sup>(5)</sup>                |                      | S     |
| t <sub>CH</sub>                   | DCLK high time                                    | $0.45 	imes 1/f_{MAX}$                              |                      | S     |
| t <sub>CL</sub>                   | DCLK low time                                     | $0.45\times1/f_{MAX}$                               |                      | S     |
| t <sub>CLK</sub>                  | DCLK period                                       | 1/f <sub>MAX</sub>                                  |                      | S     |
| f                                 | DCLK frequency (FPP ×8/×16)                       | —                                                   | 125                  | MHz   |
| f <sub>MAX</sub>                  | DCLK frequency (FPP ×32)                          | —                                                   | 100                  | MHz   |
| t <sub>R</sub>                    | Input rise time                                   | —                                                   | 40                   | ns    |
| t <sub>F</sub>                    | Input fall time                                   | —                                                   | 40                   | ns    |
| t <sub>CD2UM</sub>                | CONF_DONE high to user mode <sup>(3)</sup>        | 175                                                 | 437                  | μS    |
| t <sub>CD2CU</sub>                | CONF_DONE high to CLKUSR enabled                  | 4 × maximum<br>DCLK period                          | _                    | _     |
| t <sub>CD2UMC</sub>               | CONF_DONE high to user mode with CLKUSR option on | $t_{CD2CU}$ + (8576 × CLKUSR period) <sup>(4)</sup> | _                    | _     |

#### Notes to Table 51:

- (1) Use these timing parameters when you use the decompression and design security features.
- (2) You can obtain this value if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width.
- (3) The minimum and maximum numbers apply only if you use the internal oscillator as the clock source for initializing the device.
- (4) To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the Initialization section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.
- (5) N is the  ${\tt DCLK}\mbox{-to-DATA}$  ratio and  $f_{{\tt DCLK}}$  is the  ${\tt DCLK}$  frequency the system is operating.
- (6) If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification.

# **Remote System Upgrades**

Table 56 lists the timing parameter specifications for the remote system upgrade circuitry.

| Table 56. Remote System Upgrade Circuitry Timing Specifications | Table 56. | <b>Remote System</b> | Upgrade Circuitry | y Timing S | <b>Specifications</b> |
|-----------------------------------------------------------------|-----------|----------------------|-------------------|------------|-----------------------|
|-----------------------------------------------------------------|-----------|----------------------|-------------------|------------|-----------------------|

| Parameter                               | Minimum | Maximum | Unit |
|-----------------------------------------|---------|---------|------|
| t <sub>RU_nCONFIG</sub> <sup>(1)</sup>  | 250     | —       | ns   |
| t <sub>RU_nRSTIMER</sub> <sup>(2)</sup> | 250     | —       | ns   |

#### Notes to Table 56:

- (1) This is equivalent to strobing the reconfiguration input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the Remote System Upgrade State Machine section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.
- (2) This is equivalent to strobing the reset\_timer input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the User Watchdog Timer section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.

# **User Watchdog Internal Circuitry Timing Specification**

Table 57 lists the operating range of the 12.5-MHz internal oscillator.

### Table 57. 12.5-MHz Internal Oscillator Specifications

| Minimum | Typical | Maximum | Units |
|---------|---------|---------|-------|
| 5.3     | 7.9     | 12.5    | MHz   |

# I/O Timing

Altera offers two ways to determine I/O timing—the Excel-based I/O Timing and the Quartus II Timing Analyzer.

Excel-based I/O timing provides pin timing performance for each device density and speed grade. The data is typically used prior to designing the FPGA to get an estimate of the timing budget as part of the link timing analysis. The Quartus II Timing Analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after you complete place-and-route.

 You can download the Excel-based I/O Timing spreadsheet from the Stratix V Devices Documentation web page.

# **Programmable IOE Delay**

Table 58 lists the Stratix V IOE programmable delay settings.

Table 58. IOE Programmable Delay for Stratix V Devices (Part 1 of 2)

| Deremeter        | Available Min |               | Fast       | Model      |       |       |       | Slow N | lodel |             |       |      |
|------------------|---------------|---------------|------------|------------|-------|-------|-------|--------|-------|-------------|-------|------|
| Parameter<br>(1) | Settings      | Offset<br>(2) | Industrial | Commercial | C1    | C2    | C3    | C4     | 12    | 13,<br>13YY | 14    | Unit |
| D1               | 64            | 0             | 0.464      | 0.493      | 0.838 | 0.838 | 0.924 | 1.011  | 0.844 | 0.921       | 1.006 | ns   |
| D2               | 32            | 0             | 0.230      | 0.244      | 0.415 | 0.415 | 0.459 | 0.503  | 0.417 | 0.456       | 0.500 | ns   |

### Table 60. Glossary (Part 2 of 4)

| Letter                | Subject                            | Definitions                                                                                                     |
|-----------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------|
| G                     |                                    |                                                                                                                 |
| Н                     | _                                  | _                                                                                                               |
| Ι                     |                                    |                                                                                                                 |
| J                     | J<br>JTAG Timing<br>Specifications | High-speed I/O block—Deserialization factor (width of parallel data bus).<br>JTAG Timing Specifications:<br>TMS |
| K<br>L<br>M<br>N<br>O | _                                  | _                                                                                                               |
| Ρ                     | PLL<br>Specifications              | Diagram of PLL Specifications <sup>(1)</sup>                                                                    |
| Q                     | —                                  | _                                                                                                               |
|                       |                                    | Receiver differential input discrete resistor (external to the Stratix V device).                               |

| Table 60. | Glossary | (Part 3 of 4) |
|-----------|----------|---------------|
|-----------|----------|---------------|

| Letter | Subject                                               | Definitions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
|--------|-------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|        | SW (sampling<br>window)                               | Timing Diagram—the period of time during which the data must be valid in order to capture it correctly. The setup and hold times determine the ideal strobe position within the sampling window, as shown:         Bit Time         0.5 x TCCS       RSKM         Sampling Window       RSKM         0.5 x TCCS       RSKM                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| S      | Single-ended<br>voltage<br>referenced I/O<br>standard | The JEDEC standard for SSTL and HSTL I/O defines both the AC and DC input signal values         The AC values indicate the voltage levels at which the receiver must meet its timing         specifications. The DC values indicate the voltage levels at which the final logic state of the receiver is unambiguously defined. After the receiver input has crossed the AC value, the receiver changes to the new logic state.         The new logic state is then maintained as long as the input stays beyond the DC threshold. This approach is intended to provide predictable receiver timing in the presence of input waveform ringing:         Single-Ended Voltage Referenced I/O Standard |  |  |  |  |
|        | t <sub>C</sub>                                        | High-speed receiver and transmitter input and output clock period.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
|        | TCCS (channel-<br>to-channel-skew)                    | The timing difference between the fastest and slowest output edges, including $t_{CO}$ variation and clock skew, across channels driven by the same PLL. The clock is included in the TCCS measurement (refer to the <i>Timing Diagram</i> figure under <b>SW</b> in this table).                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
|        |                                                       | High-speed I/O block—Duty cycle on the high-speed transmitter output clock.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| т      | t <sub>DUTY</sub>                                     | <b>Timing Unit Interval (TUI)</b><br>The timing budget allowed for skew, propagation delays, and the data sampling window.<br>(TUI = $1/(\text{receiver input clock frequency multiplication factor}) = t_c/w)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
|        | t <sub>FALL</sub>                                     | Signal high-to-low transition time (80-20%)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
|        | t <sub>INCCJ</sub>                                    | Cycle-to-cycle jitter tolerance on the PLL clock input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
|        | t <sub>OUTPJ_IO</sub>                                 | Period jitter on the general purpose I/O driven by a PLL.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
|        | t <sub>outpj_dc</sub>                                 | Period jitter on the dedicated clock output driven by a PLL.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
|        | <b>t</b> <sub>RISE</sub>                              | Signal low-to-high transition time (20-80%)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| U      | _                                                     | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |