# E·XFL

# Intel - 5SGXMA7N1F45I2N Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Obsolete                                                   |
|--------------------------------|------------------------------------------------------------|
| Number of LABs/CLBs            | 234720                                                     |
| Number of Logic Elements/Cells | 622000                                                     |
| Total RAM Bits                 | 51200000                                                   |
| Number of I/O                  | 840                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 0.87V ~ 0.93V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                         |
| Package / Case                 | 1932-BBGA, FCBGA                                           |
| Supplier Device Package        | 1932-FBGA, FC (45x45)                                      |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5sgxma7n1f45i2n |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

This section lists the functional operating limits for the AC and DC parameters for Stratix V devices. Table 6 lists the steady-state voltage and current values expected from Stratix V devices. Power supply ramps must all be strictly monotonic, without plateaus.

Table 6. Recommended Operating Conditions for Stratix V Devices (Part 1 of 2)

| Symbol                 | Description                                                                                                       | Condition  | Min <sup>(4)</sup> | Тур  | Max <sup>(4)</sup> | Unit |
|------------------------|-------------------------------------------------------------------------------------------------------------------|------------|--------------------|------|--------------------|------|
|                        | Core voltage and periphery circuitry power<br>supply (C1, C2, I2, and I3YY speed grades)                          | _          | 0.87               | 0.9  | 0.93               | V    |
| V <sub>CC</sub>        | Core voltage and periphery circuitry power supply (C2L, C3, C4, I2L, I3, I3L, and I4 speed grades) <sup>(3)</sup> |            | 0.82               | 0.85 | 0.88               | V    |
| V <sub>CCPT</sub>      | Power supply for programmable power technology                                                                    | _          | 1.45               | 1.50 | 1.55               | V    |
| V <sub>CC_AUX</sub>    | Auxiliary supply for the programmable power technology                                                            |            | 2.375              | 2.5  | 2.625              | V    |
| VI (1)                 | I/O pre-driver (3.0 V) power supply                                                                               | _          | 2.85               | 3.0  | 3.15               | V    |
| VCCPD                  | I/O pre-driver (2.5 V) power supply                                                                               |            | 2.375              | 2.5  | 2.625              | V    |
|                        | I/O buffers (3.0 V) power supply                                                                                  | _          | 2.85               | 3.0  | 3.15               | V    |
|                        | I/O buffers (2.5 V) power supply                                                                                  |            | 2.375              | 2.5  | 2.625              | V    |
| V <sub>CCIO</sub>      | I/O buffers (1.8 V) power supply                                                                                  | _          | 1.71               | 1.8  | 1.89               | V    |
|                        | I/O buffers (1.5 V) power supply                                                                                  | _          | 1.425              | 1.5  | 1.575              | V    |
|                        | I/O buffers (1.35 V) power supply                                                                                 |            | 1.283              | 1.35 | 1.45               | V    |
|                        | I/O buffers (1.25 V) power supply                                                                                 | _          | 1.19               | 1.25 | 1.31               | V    |
|                        | I/O buffers (1.2 V) power supply                                                                                  | _          | 1.14               | 1.2  | 1.26               | V    |
|                        | Configuration pins (3.0 V) power supply                                                                           |            | 2.85               | 3.0  | 3.15               | V    |
| V <sub>CCPGM</sub>     | Configuration pins (2.5 V) power supply                                                                           | _          | 2.375              | 2.5  | 2.625              | V    |
|                        | Configuration pins (1.8 V) power supply                                                                           | -          | 1.71               | 1.8  | 1.89               | V    |
| V <sub>CCA_FPLL</sub>  | PLL analog voltage regulator power supply                                                                         |            | 2.375              | 2.5  | 2.625              | V    |
| V <sub>CCD_FPLL</sub>  | PLL digital voltage regulator power supply                                                                        | -          | 1.45               | 1.5  | 1.55               | V    |
| V <sub>CCBAT</sub> (2) | Battery back-up power supply (For design security volatile key register)                                          | _          | 1.2                | _    | 3.0                | V    |
| VI                     | DC input voltage                                                                                                  | _          | -0.5               | —    | 3.6                | V    |
| V <sub>0</sub>         | Output voltage                                                                                                    |            | 0                  | _    | V <sub>CCIO</sub>  | V    |
| т                      | Operating junction temperature                                                                                    | Commercial | 0                  | —    | 85                 | °C   |
| IJ                     |                                                                                                                   | Industrial | -40                | _    | 100                | °C   |

|                                                          |                                                                                                                                              |                                                  | Calibration Accuracy |            |                |            |      |  |
|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|----------------------|------------|----------------|------------|------|--|
| Symbol                                                   | Description                                                                                                                                  | Conditions                                       | C1                   | C2,I2      | C3,I3,<br>I3YY | C4,14      | Unit |  |
| 50-Ω R <sub>S</sub>                                      | Internal series termination with calibration (50- $\Omega$ setting)                                                                          | V <sub>CCI0</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15                  | ±15        | ±15            | ±15        | %    |  |
| 34- $\Omega$ and<br>40- $\Omega$ R <sub>S</sub>          | Internal series termination with calibration (34- $\Omega$ and 40- $\Omega$ setting)                                                         | V <sub>CCI0</sub> = 1.5, 1.35,<br>1.25, 1.2 V    | ±15                  | ±15        | ±15            | ±15        | %    |  |
| 48-Ω, 60-Ω,<br>80-Ω, and<br>240-Ω R <sub>S</sub>         | Internal series termination<br>with calibration (48- $\Omega$ ,<br>60- $\Omega$ , 80- $\Omega$ , and 240- $\Omega$<br>setting)               | V <sub>CCI0</sub> = 1.2 V                        | ±15                  | ±15        | ±15            | ±15        | %    |  |
| 50-Ω R <sub>T</sub>                                      | Internal parallel<br>termination with<br>calibration (50-Ω setting)                                                                          | V <sub>CCI0</sub> = 2.5, 1.8,<br>1.5, 1.2 V      | -10 to +40           | -10 to +40 | -10 to +40     | -10 to +40 | %    |  |
| 20-Ω, 30-Ω,<br>40-Ω,60-Ω,<br>and<br>120-Ω R <sub>T</sub> | Internal parallel termination with calibration ( $20 - \Omega$ , $30 - \Omega$ , $40 - \Omega$ , $60 - \Omega$ , and $120 - \Omega$ setting) | V <sub>CCI0</sub> = 1.5, 1.35,<br>1.25 V         | -10 to +40           | -10 to +40 | -10 to +40     | -10 to +40 | %    |  |
| 60- $Ω$ and<br>120- $Ω$ R <sub>T</sub>                   | Internal parallel<br>termination with<br>calibration (60-Ω and<br>120-Ω setting)                                                             | V <sub>CCI0</sub> = 1.2                          | -10 to +40           | -10 to +40 | -10 to +40     | -10 to +40 | %    |  |
| $25-\Omega \\ R_{S\_left\_shift}$                        | Internal left shift series termination with calibration ( $25-\Omega$<br>R <sub>S_left_shift</sub> setting)                                  | V <sub>CCI0</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15                  | ±15        | ±15            | ±15        | %    |  |

| Table II. OUI Valiblation Accuracy specifications for Stratix V Devices' / (Latt 2 OF | Table 11. | <b>OCT Calibration A</b> | ccuracy Specificati | ons for Stratix V D | Devices <sup>(1)</sup> ( | Part 2 of |
|---------------------------------------------------------------------------------------|-----------|--------------------------|---------------------|---------------------|--------------------------|-----------|
|---------------------------------------------------------------------------------------|-----------|--------------------------|---------------------|---------------------|--------------------------|-----------|

# Note to Table 11:

(1) OCT calibration accuracy is valid at the time of calibration only.

Table 12 lists the Stratix V OCT without calibration resistance to PVT changes.

| Table 12. | OCT Without Calibration | <b>Resistance</b> 1 | <b>Tolerance</b> | <b>Specifications</b> | for Stratix | V Devices | (Part 1 | of 2) |
|-----------|-------------------------|---------------------|------------------|-----------------------|-------------|-----------|---------|-------|
|-----------|-------------------------|---------------------|------------------|-----------------------|-------------|-----------|---------|-------|

|                             |                                                                      |                                   | <b>Resistance Tolerance</b> |                 |        |      |   |
|-----------------------------|----------------------------------------------------------------------|-----------------------------------|-----------------------------|-----------------|--------|------|---|
| Symbol                      | Description                                                          | C1                                | C2,I2                       | C3, I3,<br>I3YY | C4, I4 | Unit |   |
| 25-Ω R, 50-Ω R <sub>S</sub> | Internal series termination<br>without calibration (25-Ω<br>setting) | $V_{CCIO} = 3.0$ and 2.5 V        | ±30                         | ±30             | ±40    | ±40  | % |
| 25-Ω R <sub>S</sub>         | Internal series termination<br>without calibration (25-Ω<br>setting) | V <sub>CCI0</sub> = 1.8 and 1.5 V | ±30                         | ±30             | ±40    | ±40  | % |
| 25-Ω R <sub>S</sub>         | Internal series termination<br>without calibration (25-Ω<br>setting) | V <sub>CCI0</sub> = 1.2 V         | ±35                         | ±35             | ±50    | ±50  | % |

|                      |                                                                        |                            | <b>Resistance Tolerance</b> |       |                 |        |      |  |
|----------------------|------------------------------------------------------------------------|----------------------------|-----------------------------|-------|-----------------|--------|------|--|
| Symbol               | Description                                                            | Conditions                 | C1                          | C2,I2 | C3, I3,<br>I3YY | C4, I4 | Unit |  |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | $V_{CCIO} = 1.8$ and 1.5 V | ±30                         | ±30   | ±40             | ±40    | %    |  |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCI0</sub> = 1.2 V  | ±35                         | ±35   | ±50             | ±50    | %    |  |
| 100-Ω R <sub>D</sub> | Internal differential termination (100- $\Omega$ setting)              | V <sub>CCPD</sub> = 2.5 V  | ±25                         | ±25   | ±25             | ±25    | %    |  |

Table 12. OCT Without Calibration Resistance Tolerance Specifications for Stratix V Devices (Part 2 of 2)

Calibration accuracy for the calibrated series and parallel OCTs are applicable at the moment of calibration. When voltage and temperature conditions change after calibration, the tolerance may change.

OCT calibration is automatically performed at power-up for OCT-enabled I/Os. Table 13 lists the OCT variation with temperature and voltage after power-up calibration. Use Table 13 to determine the OCT variation after power-up calibration and Equation 1 to determine the OCT variation without recalibration.

# Equation 1. OCT Variation Without Recalibration for Stratix V Devices (1), (2), (3), (4), (5), (6)

$$R_{OCT} \,=\, R_{SCAL} \Big( 1 + \langle \frac{dR}{dT} \times \Delta T \rangle \pm \langle \frac{dR}{dV} \times \Delta V \rangle \Big) \label{eq:ROCT}$$

#### Notes to Equation 1:

- (1) The  $R_{OCT}$  value shows the range of OCT resistance with the variation of temperature and  $V_{CCIO}$ .
- (2) R<sub>SCAL</sub> is the OCT resistance value at power-up.
- (3)  $\Delta T$  is the variation of temperature with respect to the temperature at power-up.
- (4)  $\Delta V$  is the variation of voltage with respect to the V<sub>CCIO</sub> at power-up.
- (5) dR/dT is the percentage change of  $R_{\text{SCAL}}$  with temperature.
- (6) dR/dV is the percentage change of  $\mathsf{R}_{\mathsf{SCAL}}$  with voltage.

Table 13 lists the on-chip termination variation after power-up calibration.

| Table 13. OCT Variation after Power-Up Calibration for Stratix V Devices (Part 1 of 2) |
|----------------------------------------------------------------------------------------|
|----------------------------------------------------------------------------------------|

| Symbol | Description                        | V <sub>CCIO</sub> (V) | Typical | Unit |
|--------|------------------------------------|-----------------------|---------|------|
|        |                                    | 3.0                   | 0.0297  |      |
| dR/dV  |                                    | 2.5                   | 0.0344  |      |
|        | recalibration with voltage without | 1.8                   | 0.0499  | %/mV |
|        |                                    | 1.5                   | 0.0744  |      |
|        |                                    | 1.2                   | 0.1241  |      |

| I/O Standard        | $\frac{V_{IL(DC)}(V)}{V_{IH(DC)}(V)} = \frac{V_{IL(AC)}(V)}{V_{IL(AC)}(V)}$ |                            | V <sub>IH(AC)</sub> (V) V <sub>OL</sub> (V) V <sub>OH</sub> (V) |                             |                            | I (mA)                  | l <sub>oh</sub>            |                            |                         |      |
|---------------------|-----------------------------------------------------------------------------|----------------------------|-----------------------------------------------------------------|-----------------------------|----------------------------|-------------------------|----------------------------|----------------------------|-------------------------|------|
| i/U Stanuaru        | Min                                                                         | Max                        | Min                                                             | Max                         | Max                        | Min                     | Max Min                    |                            | 1 <sub>01</sub> (11174) | (mA) |
| HSTL-18<br>Class I  | —                                                                           | V <sub>REF</sub> –<br>0.1  | V <sub>REF</sub> +<br>0.1                                       | _                           | $V_{REF} - 0.2$            | V <sub>REF</sub> + 0.2  | 0.4                        | V <sub>CCI0</sub> –<br>0.4 | 8                       | -8   |
| HSTL-18<br>Class II | _                                                                           | V <sub>REF</sub> –<br>0.1  | V <sub>REF</sub> + 0.1                                          | _                           | V <sub>REF</sub> - 0.2     | V <sub>REF</sub> + 0.2  | 0.4                        | V <sub>CCI0</sub> –<br>0.4 | 16                      | -16  |
| HSTL-15<br>Class I  | _                                                                           | V <sub>REF</sub> –<br>0.1  | V <sub>REF</sub> + 0.1                                          | _                           | V <sub>REF</sub> - 0.2     | V <sub>REF</sub> + 0.2  | 0.4                        | V <sub>CCIO</sub> –<br>0.4 | 8                       | -8   |
| HSTL-15<br>Class II | _                                                                           | V <sub>REF</sub> –<br>0.1  | V <sub>REF</sub> + 0.1                                          | _                           | V <sub>REF</sub> - 0.2     | V <sub>REF</sub> + 0.2  | 0.4                        | V <sub>CCI0</sub> –<br>0.4 | 16                      | -16  |
| HSTL-12<br>Class I  | -0.15                                                                       | V <sub>REF</sub> -<br>0.08 | V <sub>REF</sub> + 0.08                                         | V <sub>CCIO</sub> +<br>0.15 | V <sub>REF</sub> –<br>0.15 | V <sub>REF</sub> + 0.15 | 0.25*<br>V <sub>CCI0</sub> | 0.75*<br>V <sub>CCI0</sub> | 8                       | -8   |
| HSTL-12<br>Class II | -0.15                                                                       | V <sub>REF</sub> -<br>0.08 | V <sub>REF</sub> + 0.08                                         | V <sub>CCIO</sub> +<br>0.15 | V <sub>REF</sub> –<br>0.15 | V <sub>REF</sub> + 0.15 | 0.25*<br>V <sub>CCI0</sub> | 0.75*<br>V <sub>CCI0</sub> | 16                      | -16  |
| HSUL-12             | —                                                                           | V <sub>REF</sub> –<br>0.13 | V <sub>REF</sub> +<br>0.13                                      | _                           | V <sub>REF</sub> –<br>0.22 | V <sub>REF</sub> + 0.22 | 0.1*<br>V <sub>CCIO</sub>  | 0.9*<br>V <sub>CCI0</sub>  | _                       |      |

## Table 19. Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications for Stratix V Devices (Part 2 of 2)

Table 20. Differential SSTL I/O Standards for Stratix V Devices

| 1/0 Standard            |       | V <sub>ccio</sub> (V) |       | V <sub>SWIN</sub> | <sub>G(DC)</sub> (V)    |                                | V <sub>X(AC)</sub> (V) |                                 | V <sub>SWING(</sub>                           | <sub>AC)</sub> (V)                            |
|-------------------------|-------|-----------------------|-------|-------------------|-------------------------|--------------------------------|------------------------|---------------------------------|-----------------------------------------------|-----------------------------------------------|
| ijo Stanuaru            | Min   | Тур                   | Max   | Min               | Max                     | Min                            | Тур                    | Max                             | Min                                           | Max                                           |
| SSTL-2 Class<br>I, II   | 2.375 | 2.5                   | 2.625 | 0.3               | V <sub>CCI0</sub> + 0.6 | V <sub>CCI0</sub> /2-<br>0.2   | _                      | V <sub>CCI0</sub> /2 + 0.2      | 0.62                                          | V <sub>CCI0</sub> + 0.6                       |
| SSTL-18 Class<br>I, II  | 1.71  | 1.8                   | 1.89  | 0.25              | V <sub>CCIO</sub> + 0.6 | V <sub>CCI0</sub> /2-<br>0.175 | _                      | V <sub>CCI0</sub> /2 +<br>0.175 | 0.5                                           | V <sub>CCI0</sub> + 0.6                       |
| SSTL-15 Class<br>I, II  | 1.425 | 1.5                   | 1.575 | 0.2               | (1)                     | V <sub>CCI0</sub> /2-<br>0.15  | _                      | V <sub>CCI0</sub> /2 + 0.15     | 0.35                                          | _                                             |
| SSTL-135<br>Class I, II | 1.283 | 1.35                  | 1.45  | 0.2               | (1)                     | V <sub>CCI0</sub> /2-<br>0.15  | V <sub>CCI0</sub> /2   | V <sub>CCI0</sub> /2 + 0.15     | 2(V <sub>IH(AC)</sub> -<br>V <sub>REF</sub> ) | 2(V <sub>IL(AC)</sub><br>- V <sub>REF</sub> ) |
| SSTL-125<br>Class I, II | 1.19  | 1.25                  | 1.31  | 0.18              | (1)                     | V <sub>CCI0</sub> /2-<br>0.15  | V <sub>CCI0</sub> /2   | V <sub>CCI0</sub> /2 + 0.15     | 2(V <sub>IH(AC)</sub> -<br>V <sub>REF</sub> ) | _                                             |
| SSTL-12<br>Class I, II  | 1.14  | 1.2                   | 1.26  | 0.18              | _                       | V <sub>REF</sub><br>0.15       | V <sub>CCI0</sub> /2   | V <sub>REF</sub> +<br>0.15      | -0.30                                         | 0.30                                          |

Note to Table 20:

(1) The maximum value for  $V_{SWING(DC)}$  is not defined. However, each single-ended signal needs to be within the respective single-ended limits  $(V_{IH(DC)} \text{ and } V_{IL(DC)})$ .

|                        |       |                       |       |                   |                    |      |                        | •    | -    |                        |      |                          |     |  |
|------------------------|-------|-----------------------|-------|-------------------|--------------------|------|------------------------|------|------|------------------------|------|--------------------------|-----|--|
| I/O                    |       | V <sub>ccio</sub> (V) |       | V <sub>DIF(</sub> | <sub>DC)</sub> (V) |      | V <sub>X(AC)</sub> (V) |      |      | V <sub>CM(DC)</sub> (V | )    | V <sub>DIF(AC)</sub> (V) |     |  |
| Standard               | Min   | Тур                   | Max   | Min               | Max                | Min  | Тур                    | Max  | Min  | Тур                    | Max  | Min                      | Max |  |
| HSTL-18<br>Class I, II | 1.71  | 1.8                   | 1.89  | 0.2               | _                  | 0.78 | _                      | 1.12 | 0.78 | _                      | 1.12 | 0.4                      | _   |  |
| HSTL-15<br>Class I, II | 1.425 | 1.5                   | 1.575 | 0.2               | _                  | 0.68 | _                      | 0.9  | 0.68 |                        | 0.9  | 0.4                      | _   |  |

| I/O                    |      | V <sub>ccio</sub> (V) |      | V <sub>DIF(DC)</sub> (V) |                            |                                 | V <sub>X(AC)</sub> (V)    |                                 |                           | V <sub>CM(DC)</sub> (V    | )                         | V <sub>DIF(AC)</sub> (V) |                             |
|------------------------|------|-----------------------|------|--------------------------|----------------------------|---------------------------------|---------------------------|---------------------------------|---------------------------|---------------------------|---------------------------|--------------------------|-----------------------------|
| Standard               | Min  | Тур                   | Max  | Min                      | Max                        | Min                             | Тур                       | Max                             | Min                       | Тур                       | Max                       | Min                      | Max                         |
| HSTL-12<br>Class I, II | 1.14 | 1.2                   | 1.26 | 0.16                     | V <sub>CCI0</sub><br>+ 0.3 | _                               | 0.5*<br>V <sub>CCI0</sub> | _                               | 0.4*<br>V <sub>CCIO</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCI0</sub> | 0.3                      | V <sub>CCI0</sub><br>+ 0.48 |
| HSUL-12                | 1.14 | 1.2                   | 1.3  | 0.26                     | 0.26                       | 0.5*V <sub>CCI0</sub><br>- 0.12 | 0.5*<br>V <sub>CCI0</sub> | 0.5*V <sub>CCI0</sub><br>+ 0.12 | 0.4*<br>V <sub>CCIO</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCIO</sub> | 0.44                     | 0.44                        |

#### Table 21. Differential HSTL and HSUL I/O Standards for Stratix V Devices (Part 2 of 2)

# Table 22. Differential I/O Standard Specifications for Stratix V Devices (7)

| I/O                                   | Vc    | <sub>cio</sub> (V) | (10)                  |                        | V <sub>ID</sub> (mV) <sup>(8)</sup> |                      |                    | V <sub>ICM(DC)</sub> (V)       |                       | Vo                     | <sub>D</sub> (V) ( | 6)                | v                   | <sub>OCM</sub> (V) | (6)   |
|---------------------------------------|-------|--------------------|-----------------------|------------------------|-------------------------------------|----------------------|--------------------|--------------------------------|-----------------------|------------------------|--------------------|-------------------|---------------------|--------------------|-------|
| Standard                              | Min   | Тур                | Max                   | Min                    | Condition                           | Max                  | Min                | Condition                      | Max                   | Min                    | Тур                | Max               | Min                 | Тур                | Max   |
| PCML                                  | Trar  | nsmitte            | er, receiv<br>transmi | ver, and<br>itter, rec | input referer<br>ceiver, and re     | nce cloo<br>eference | ck pins<br>e clock | of the high-s<br>I/O pin speci | peed tra<br>fications | nsceiver<br>, refer to | rs use<br>o Table  | the PC<br>e 23 on | ML I/O s<br>page 18 | standard<br>3.     | . For |
| 2.5 V                                 | 2 375 | 25                 | 2 625                 | 100                    | V <sub>CM</sub> =                   | _                    | 0.05               | D <sub>MAX</sub> ≤<br>700 Mbps | 1.8                   | 0.247                  | _                  | 0.6               | 1.125               | 1.25               | 1.375 |
| LVDS <sup>(1)</sup>                   | 2.575 | 2.0                | 2.025                 | 100                    | 1.25 V                              | _                    | 1.05               | D <sub>MAX</sub> ><br>700 Mbps | 1.55                  | 0.247                  | _                  | 0.6               | 1.125               | 1.25               | 1.375 |
| BLVDS (5)                             | 2.375 | 2.5                | 2.625                 | 100                    | _                                   | _                    | _                  | _                              | _                     | _                      | _                  | —                 | _                   | —                  |       |
| RSDS<br>(HIO) <sup>(2)</sup>          | 2.375 | 2.5                | 2.625                 | 100                    | V <sub>CM</sub> =<br>1.25 V         | _                    | 0.3                | _                              | 1.4                   | 0.1                    | 0.2                | 0.6               | 0.5                 | 1.2                | 1.4   |
| Mini-<br>LVDS<br>(HIO) <sup>(3)</sup> | 2.375 | 2.5                | 2.625                 | 200                    | _                                   | 600                  | 0.4                | _                              | 1.325                 | 0.25                   | _                  | 0.6               | 1                   | 1.2                | 1.4   |
| LVPECL (4                             | _     | _                  | _                     | 300                    | _                                   |                      | 0.6                | D <sub>MAX</sub> ≤<br>700 Mbps | 1.8                   |                        | _                  | _                 | _                   | _                  | _     |
| ), (9)                                |       |                    |                       | 300                    |                                     |                      | 1                  | D <sub>MAX</sub> ><br>700 Mbps | 1.6                   |                        |                    |                   |                     |                    |       |

Notes to Table 22:

(1) For optimized LVDS receiver performance, the receiver voltage input range must be between 1.0 V to 1.6 V for data rates above 700 Mbps, and 0 V to 1.85 V for data rates below 700 Mbps.

(2) For optimized RSDS receiver performance, the receiver voltage input range must be between 0.25 V to 1.45 V.

(3) For optimized Mini-LVDS receiver performance, the receiver voltage input range must be between 0.3 V to 1.425 V.

- (4) For optimized LVPECL receiver performance, the receiver voltage input range must be between 0.85 V to 1.75 V for data rate above 700 Mbps and 0.45 V to 1.95 V for data rate below 700 Mbps.
- (5) There are no fixed  $V_{ICM}$ ,  $V_{OD}$ , and  $V_{OCM}$  specifications for BLVDS. They depend on the system topology.
- (6) RL range:  $90 \le RL \le 110 \Omega$ .
- (7) The 1.4-V and 1.5-V PCML transceiver I/O standard specifications are described in "Transceiver Performance Specifications" on page 18.
- (8) The minimum VID value is applicable over the entire common mode range, VCM.
- (9) LVPECL is only supported on dedicated clock input pins.
- (10) Differential inputs are powered by VCCPD which requires 2.5 V.

# **Power Consumption**

Altera offers two ways to estimate power consumption for a design—the Excel-based Early Power Estimator and the Quartus<sup>®</sup> II PowerPlay Power Analyzer feature.





Figure 3 shows the Stratix V AC gain curves for GX channels.

Figure 3. AC Gain Curves for GX Channels (full bandwidth)

Stratix V GT devices contain both GX and GT channels. All transceiver specifications for the GX channels not listed in Table 28 are the same as those listed in Table 23.

Table 28 lists the Stratix V GT transceiver specifications.

| Symbol/                                                      | Conditions                            | S   | Transceive<br>peed Grade | 2      | S           | Fransceive<br>Deed Grade | r<br>3 | Unit  |
|--------------------------------------------------------------|---------------------------------------|-----|--------------------------|--------|-------------|--------------------------|--------|-------|
| Description                                                  |                                       | Min | Тур                      | Max    | Min         | Тур                      | Max    |       |
| Differential on-chip<br>termination resistors <sup>(7)</sup> | GT channels                           |     | 100                      | _      | _           | 100                      | _      | Ω     |
|                                                              | 85- $\Omega$ setting                  | _   | 85 ± 30%                 | _      | _           | 85<br>± 30%              | _      | Ω     |
| Differential on-chip                                         | 100-Ω<br>setting                      | _   | 100<br>± 30%             | _      | _           | 100<br>± 30%             | _      | Ω     |
| for GX channels <sup>(19)</sup>                              | 120-Ω<br>setting                      | _   | 120<br>± 30%             | _      | —           | 120<br>± 30%             | —      | Ω     |
|                                                              | 150-Ω<br>setting                      |     | 150<br>± 30%             | _      | _           | 150<br>± 30%             | _      | Ω     |
| V <sub>ICM</sub> (AC coupled)                                | GT channels                           | _   | 650                      | _      | —           | 650                      | —      | mV    |
|                                                              | VCCR_GXB =<br>0.85 V or<br>0.9 V      | _   | 600                      | _      | _           | 600                      | _      | mV    |
| VICM (AC and DC<br>coupled) for GX<br>Channels               | VCCR_GXB =<br>1.0 V full<br>bandwidth | _   | 700                      |        | _           | 700                      | _      | mV    |
|                                                              | VCCR_GXB =<br>1.0 V half<br>bandwidth | _   | 750                      | _      | _           | 750                      | _      | mV    |
| t <sub>LTR</sub> <sup>(9)</sup>                              | —                                     | _   | —                        | 10     | —           | —                        | 10     | μs    |
| t <sub>LTD</sub> <sup>(10)</sup>                             |                                       | 4   |                          |        | 4           | _                        | _      | μs    |
| t <sub>LTD_manual</sub> <sup>(11)</sup>                      |                                       | 4   | _                        |        | 4           | _                        | _      | μs    |
| t <sub>LTR_LTD_manual</sub> <sup>(12)</sup>                  | —                                     | 15  | —                        | _      | 15          | —                        | —      | μs    |
| Run Lenath                                                   | GT channels                           |     | —                        | 72     | —           | —                        | 72     | CID   |
|                                                              | GX channels                           |     |                          |        | (8)         |                          |        |       |
| CDR PPM                                                      | GT channels                           | _   | —                        | 1000   | —           | —                        | 1000   | ± PPM |
|                                                              | GX channels                           |     |                          |        | (8)         |                          |        |       |
| Programmable                                                 | GT channels                           |     |                          | 14     |             | _                        | 14     | dB    |
| (AC Gain) <sup>(5)</sup>                                     | GX channels                           |     |                          |        | (8)         |                          |        |       |
| Programmable                                                 | GT channels                           | _   |                          | 7.5    | _           |                          | 7.5    | dB    |
| DC gain <sup>(6)</sup>                                       | GX channels                           |     |                          |        | (8)         |                          |        |       |
| Differential on-chip<br>termination resistors <sup>(7)</sup> | GT channels                           | _   | 100                      | —      | _           | 100                      | _      | Ω     |
| Transmitter                                                  |                                       |     |                          |        |             |                          |        |       |
| Supported I/O<br>Standards                                   | _                                     |     |                          | 1.4-V  | and 1.5-V P | CML                      |        |       |
| Data rate<br>(Standard PCS)                                  | GX channels                           | 600 | _                        | 8500   | 600         |                          | 8500   | Mbps  |
| Data rate<br>(10G PCS)                                       | GX channels                           | 600 |                          | 12,500 | 600         |                          | 12,500 | Mbps  |

# Table 28. Transceiver Specifications for Stratix V GT Devices (Part 3 of 5)<sup>(1)</sup>

Figure 4 shows the differential transmitter output waveform.





Figure 5 shows the Stratix V AC gain curves for GT channels.

Figure 5. AC Gain Curves for GT Channels

Figure 6 shows the Stratix V DC gain curves for GT channels.

Figure 6. DC Gain Curves for GT Channels

# **Transceiver Characterization**

This section summarizes the Stratix V transceiver characterization results for compliance with the following protocols:

- Interlaken
- 40G (XLAUI)/100G (CAUI)
- 10GBase-KR
- QSGMII
- XAUI
- SFI
- Gigabit Ethernet (Gbe / GIGE)
- SPAUI
- Serial Rapid IO (SRIO)
- CPRI
- OBSAI
- Hyper Transport (HT)
- SATA
- SAS
- CEI

| Symbol                                 | Parameter                                                                                                  | Min  | Тур     | Max                                          | Unit      |
|----------------------------------------|------------------------------------------------------------------------------------------------------------|------|---------|----------------------------------------------|-----------|
| + (3) (4)                              | Input clock cycle-to-cycle jitter ( $f_{REF} \ge 100 \text{ MHz}$ )                                        |      |         | 0.15                                         | UI (p-p)  |
| LINCCJ (0), (1)                        | Input clock cycle-to-cycle jitter (f <sub>REF</sub> < 100 MHz)                                             | -750 |         | +750                                         | ps (p-p)  |
| + (5)                                  | Period Jitter for dedicated clock output (f_{OUT} $\geq$ 100 MHz)                                          | _    | _       | 175 <sup>(1)</sup>                           | ps (p-p)  |
| CUTPJ_DC                               | Period Jitter for dedicated clock output (f <sub>OUT</sub> < 100 MHz)                                      | _    | _       | 17.5 <sup>(1)</sup>                          | mUI (p-p) |
| + (5)                                  | Period Jitter for dedicated clock output in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )               | _    | _       | 250 <sup>(11)</sup> ,<br>175 <sup>(12)</sup> | ps (p-p)  |
| <sup>L</sup> FOUTPJ_DC                 | Period Jitter for dedicated clock output in fractional PLL (f <sub>OUT</sub> < 100 MHz)                    | _    | _       | 25 <sup>(11)</sup> ,<br>17.5 <sup>(12)</sup> | mUI (p-p) |
| + (5)                                  | Cycle-to-Cycle Jitter for a dedicated clock output ( $f_{\text{OUT}} \geq 100 \text{ MHz})$                |      | _       | 175                                          | ps (p-p)  |
| COUTCCJ_DC                             | Cycle-to-Cycle Jitter for a dedicated clock output $(f_{OUT} < 100 \text{ MHz})$                           |      | _       | 17.5                                         | mUI (p-p) |
| + (5)                                  | Cycle-to-cycle Jitter for a dedicated clock output in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )     |      | _       | 250 <sup>(11)</sup> ,<br>175 <sup>(12)</sup> | ps (p-p)  |
| FOUTCCJ_DC                             | Cycle-to-cycle Jitter for a dedicated clock output in fractional PLL ( $f_{OUT} < 100 \text{ MHz}$ )+      |      | _       | 25 <sup>(11)</sup> ,<br>17.5 <sup>(12)</sup> | mUI (p-p) |
| t <sub>outpj 10</sub> (5),             | Period Jitter for a clock output on a regular I/O in integer PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )         |      | _       | 600                                          | ps (p-p)  |
| (8)                                    | Period Jitter for a clock output on a regular I/O $(f_{OUT} < 100 \text{ MHz})$                            |      | _       | 60                                           | mUI (p-p) |
| t <sub>foutpj 10</sub> <sup>(5),</sup> | Period Jitter for a clock output on a regular I/O in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )      | _    | _       | 600 <sup>(10)</sup>                          | ps (p-p)  |
| (8), (11)                              | Period Jitter for a clock output on a regular I/O in fractional PLL (f <sub>OUT</sub> < 100 MHz)           | _    | _       | 60 <sup>(10)</sup>                           | mUI (p-p) |
| t <sub>outccj_io</sub> (5),            | Cycle-to-cycle Jitter for a clock output on a regular I/O in integer PLL ( $f_{OUT} \geq 100 \mbox{ MHz})$ | _    | _       | 600                                          | ps (p-p)  |
| (8)                                    | Cycle-to-cycle Jitter for a clock output on a regular I/O in integer PLL (f <sub>OUT</sub> < 100 MHz)      | _    | _       | 60 <sup>(10)</sup>                           | mUI (p-p) |
| t <sub>FOUTCCJ 10</sub> (5),           | Cycle-to-cycle Jitter for a clock output on a regular I/O in fractional PLL ( $f_{OUT} \ge 100$ MHz)       |      | _       | 600 <sup>(10)</sup>                          | ps (p-p)  |
| (8), (11)                              | Cycle-to-cycle Jitter for a clock output on a regular I/O in fractional PLL (f <sub>OUT</sub> < 100 MHz)   | _    | _       | 60                                           | mUI (p-p) |
| t <sub>CASC OUTPJ DC</sub>             | Period Jitter for a dedicated clock output in cascaded PLLs ( $f_{OUT} \ge 100 \text{ MHz}$ )              | _    | _       | 175                                          | ps (p-p)  |
| (5), (6)                               | Period Jitter for a dedicated clock output in cascaded PLLs ( $f_{OUT}$ < 100 MHz)                         | _    | _       | 17.5                                         | mUI (p-p) |
| f <sub>DRIFT</sub>                     | Frequency drift after PFDENA is disabled for a duration of 100 $\mu s$                                     |      | _       | ±10                                          | %         |
| dK <sub>BIT</sub>                      | Bit number of Delta Sigma Modulator (DSM)                                                                  | 8    | 24      | 32                                           | Bits      |
| k <sub>VALUE</sub>                     | Numerator of Fraction                                                                                      | 128  | 8388608 | 2147483648                                   | —         |

Table 31. PLL Specifications for Stratix V Devices (Part 2 of 3)

|               |                                                                                                           | Resour | ces Used |     |            | Pe  | erforman | ce      |                     |     |      |
|---------------|-----------------------------------------------------------------------------------------------------------|--------|----------|-----|------------|-----|----------|---------|---------------------|-----|------|
| Memory        | Mode                                                                                                      | ALUTS  | Memory   | C1  | C2,<br>C2L | C3  | C4       | 12, 12L | 13,<br>13L,<br>13YY | 14  | Unit |
|               | Single-port, all<br>supported widths                                                                      | 0      | 1        | 700 | 700        | 650 | 550      | 700     | 500                 | 450 | MHz  |
|               | Simple dual-port, all supported widths                                                                    | 0      | 1        | 700 | 700        | 650 | 550      | 700     | 500                 | 450 | MHz  |
|               | Simple dual-port with<br>the read-during-write<br>option set to <b>Old Data</b> ,<br>all supported widths | 0      | 1        | 525 | 525        | 455 | 400      | 525     | 455                 | 400 | MHz  |
| M20K<br>Block | Simple dual-port with ECC enabled, 512 × 32                                                               | 0      | 1        | 450 | 450        | 400 | 350      | 450     | 400                 | 350 | MHz  |
|               | Simple dual-port with<br>ECC and optional<br>pipeline registers<br>enabled, 512 × 32                      | 0      | 1        | 600 | 600        | 500 | 450      | 600     | 500                 | 450 | MHz  |
|               | True dual port, all<br>supported widths                                                                   | 0      | 1        | 700 | 700        | 650 | 550      | 700     | 500                 | 450 | MHz  |
|               | ROM, all supported widths                                                                                 | 0      | 1        | 700 | 700        | 650 | 550      | 700     | 500                 | 450 | MHz  |

# Table 33. Memory Block Performance Specifications for Stratix V Devices <sup>(1), (2)</sup> (Part 2 of 2)

## Notes to Table 33:

(1) To achieve the maximum memory block performance, use a memory block clock that comes through global clock routing from an on-chip PLL set to **50**% output duty cycle. Use the Quartus II software to report timing for this and other memory block clocking schemes.

(2) When you use the error detection cyclical redundancy check (CRC) feature, there is no degradation in F<sub>MAX</sub>.

(3) The F<sub>MAX</sub> specification is only achievable with Fitter options, MLAB Implementation In 16-Bit Deep Mode enabled.

# **Temperature Sensing Diode Specifications**

Table 34 lists the internal TSD specification.

#### **Table 34. Internal Temperature Sensing Diode Specification**

| Temperature<br>Range | Accuracy | Offset<br>Calibrated<br>Option | Sampling Rate  | Conversion<br>Time | Resolution | Minimum<br>Resolution<br>with no<br>Missing Codes |
|----------------------|----------|--------------------------------|----------------|--------------------|------------|---------------------------------------------------|
| -40°C to 100°C       | ±8°C     | No                             | 1 MHz, 500 KHz | < 100 ms           | 8 bits     | 8 bits                                            |

Table 35 lists the specifications for the Stratix V external temperature sensing diode.

| Table 35. | External | Temperature | Sensing D | iode Speci | fications f | for Stratix V | Devices |
|-----------|----------|-------------|-----------|------------|-------------|---------------|---------|
|-----------|----------|-------------|-----------|------------|-------------|---------------|---------|

| Description                              | Min   | Тур   | Max   | Unit |
|------------------------------------------|-------|-------|-------|------|
| I <sub>bias</sub> , diode source current | 8     | —     | 200   | μA   |
| V <sub>bias,</sub> voltage across diode  | 0.3   | —     | 0.9   | V    |
| Series resistance                        | —     | _     | < 1   | Ω    |
| Diode ideality factor                    | 1.006 | 1.008 | 1.010 | _    |

# **Periphery Performance**

This section describes periphery performance, including high-speed I/O and external memory interface.

I/O performance supports several system interfaces, such as the **LVDS** high-speed I/O interface, external memory interface, and the **PCI/PCI-X** bus interface. General-purpose I/O standards such as 3.3-, 2.5-, 1.8-, and 1.5-**LVTTL/LVCMOS** are capable of a typical 167 MHz and 1.2-**LVCMOS** at 100 MHz interfacing frequency with a 10 pF load.

The actual achievable frequency depends on design- and system-specific factors. Ensure proper timing closure in your design and perform HSPICE/IBIS simulations based on your specific design and system setup to determine the maximum achievable frequency in your system.

# **High-Speed I/O Specification**

Table 36 lists high-speed I/O timing for Stratix V devices.

Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 1 of 4)

| Sumbol                                                                                                 | Conditions                                 |     | C1  |     | C2, | C2L, I | 2, I2L | C3, | <b>13, 13</b> 1 | ., I3YY    |     | C4,I | 4          | 11   |
|--------------------------------------------------------------------------------------------------------|--------------------------------------------|-----|-----|-----|-----|--------|--------|-----|-----------------|------------|-----|------|------------|------|
| Symbol                                                                                                 | Conditions                                 | Min | Тур | Max | Min | Тур    | Max    | Min | Тур             | Max        | Min | Тур  | Max        | UNIT |
| f <sub>HSCLK_in</sub> (input<br>clock<br>frequency)<br>True<br>Differential<br>I/O Standards           | Clock boost factor<br>W = 1 to 40 $^{(4)}$ | 5   | _   | 800 | 5   |        | 800    | 5   |                 | 625        | 5   |      | 525        | MHz  |
| f <sub>HSCLK_in</sub> (input<br>clock<br>frequency)<br>Single Ended<br>I/O<br>Standards <sup>(3)</sup> | Clock boost factor<br>W = 1 to 40 $^{(4)}$ | 5   |     | 800 | 5   |        | 800    | 5   |                 | 625        | 5   |      | 525        | MHz  |
| f <sub>HSCLK_in</sub> (input<br>clock<br>frequency)<br>Single Ended<br>I/O Standards                   | Clock boost factor<br>W = 1 to 40 $^{(4)}$ | 5   | _   | 520 | 5   |        | 520    | 5   | _               | 420        | 5   | _    | 420        | MHz  |
| f <sub>HSCLK_OUT</sub><br>(output clock<br>frequency)                                                  | _                                          | 5   | _   | 800 | 5   | _      | 800    | 5   | _               | 625<br>(5) | 5   | _    | 525<br>(5) | MHz  |

|                                       | 0                                                                                                           |     | C1  |      | C2, | C2L, I | 2, I2L | C3, | 13, 131 | ., <b>I</b> 3YY |     | C4,I | 4    |      |
|---------------------------------------|-------------------------------------------------------------------------------------------------------------|-----|-----|------|-----|--------|--------|-----|---------|-----------------|-----|------|------|------|
| Symbol                                | Conditions                                                                                                  | Min | Тур | Max  | Min | Тур    | Max    | Min | Тур     | Max             | Min | Тур  | Max  | Unit |
| t <sub>duty</sub>                     | Transmitter<br>output clock duty<br>cycle for both<br>True and<br>Emulated<br>Differential I/O<br>Standards | 45  | 50  | 55   | 45  | 50     | 55     | 45  | 50      | 55              | 45  | 50   | 55   | %    |
|                                       | True Differential<br>I/O Standards                                                                          | _   | _   | 160  | _   | _      | 160    | _   | _       | 200             | _   | _    | 200  | ps   |
| t <sub>rise</sub> & t <sub>fall</sub> | Emulated<br>Differential I/O<br>Standards with<br>three external<br>output resistor<br>networks             |     |     | 250  |     |        | 250    |     |         | 250             |     |      | 300  | ps   |
|                                       | True Differential<br>I/O Standards                                                                          | _   | _   | 150  | _   | _      | 150    | _   | _       | 150             | _   | _    | 150  | ps   |
| TCCS                                  | Emulated<br>Differential I/O<br>Standards                                                                   |     |     | 300  |     |        | 300    | _   |         | 300             |     |      | 300  | ps   |
| Receiver                              |                                                                                                             |     |     |      |     |        |        |     |         |                 |     |      |      |      |
|                                       | SERDES factor J<br>= 3 to 10 (11), (12),<br>(13), (14), (15), (16)                                          | 150 |     | 1434 | 150 | _      | 1434   | 150 | _       | 1250            | 150 | _    | 1050 | Mbps |
| True<br>Differential<br>1/0 Standards | SERDES factor J<br>≥ 4<br>LVDS RX with<br>DPA (12), (14), (15),<br>(16)                                     | 150 | _   | 1600 | 150 | _      | 1600   | 150 | _       | 1600            | 150 | _    | 1250 | Mbps |
| - f <sub>HSDRDPA</sub><br>(data rate) | SERDES factor J<br>= 2,<br>uses DDR<br>Registers                                                            | (6) |     | (7)  | (6) | _      | (7)    | (6) | _       | (7)             | (6) | _    | (7)  | Mbps |
|                                       | SERDES factor J<br>= 1,<br>uses SDR<br>Register                                                             | (6) | _   | (7)  | (6) | _      | (7)    | (6) | _       | (7)             | (6) |      | (7)  | Mbps |

# Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 3 of 4)

| Symbol                           | Conditiono                                       |     | C1  |           | C2, | C2L, I | 2, I2L    | C3, | 13, 131 | L, I3YY   |     | C4,I | 4         | Unit     |
|----------------------------------|--------------------------------------------------|-----|-----|-----------|-----|--------|-----------|-----|---------|-----------|-----|------|-----------|----------|
| əyiinuu                          | Conultions                                       | Min | Тур | Max       | Min | Тур    | Max       | Min | Тур     | Max       | Min | Тур  | Max       | Umt      |
|                                  | SERDES factor J<br>= 3 to 10                     | (6) |     | (8)       | (6) | _      | (8)       | (6) |         | (8)       | (6) |      | (8)       | Mbps     |
| f <sub>HSDR</sub> (data<br>rate) | SERDES factor J<br>= 2,<br>uses DDR<br>Registers | (6) |     | (7)       | (6) | _      | (7)       | (6) | _       | (7)       | (6) |      | (7)       | Mbps     |
|                                  | SERDES factor J<br>= 1,<br>uses SDR<br>Register  | (6) | _   | (7)       | (6) | _      | (7)       | (6) | _       | (7)       | (6) | _    | (7)       | Mbps     |
| DPA Mode                         |                                                  |     |     |           |     |        |           |     |         |           |     |      |           |          |
| DPA run<br>length                | _                                                |     |     | 1000<br>0 |     | _      | 1000<br>0 | _   |         | 1000<br>0 | _   |      | 1000<br>0 | UI       |
| Soft CDR mode                    |                                                  |     |     |           |     |        |           |     |         |           |     |      |           |          |
| Soft-CDR<br>PPM<br>tolerance     | _                                                | _   | _   | 300       | _   | _      | 300       | _   | _       | 300       | _   | _    | 300       | ±<br>PPM |
| Non DPA Mode                     |                                                  |     |     |           |     |        |           |     |         |           |     |      |           |          |
| Sampling<br>Window               | _                                                |     |     | 300       |     |        | 300       |     |         | 300       |     |      | 300       | ps       |

## Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 4 of 4)

Notes to Table 36:

(1) When J = 3 to 10, use the serializer/deserializer (SERDES) block.

(2) When J = 1 or 2, bypass the SERDES block.

(3) This only applies to DPA and soft-CDR modes.

(4) Clock Boost Factor (W) is the ratio between the input data rate to the input clock rate.

(5) This is achieved by using the **LVDS** clock network.

(6) The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate.

(7) The maximum ideal frequency is the SERDES factor (J) x the PLL maximum output frequency (fOUT) provided you can close the design timing and the signal integrity simulation is clean.

(8) You can estimate the achievable maximum data rate for non-DPA mode by performing link timing closure analysis. You must consider the board skew margin, transmitter delay margin, and receiver sampling margin to determine the maximum data rate supported.

(9) If the receiver with DPA enabled and transmitter are using shared PLLs, the minimum data rate is 150 Mbps.

(10) You must calculate the leftover timing margin in the receiver by performing link timing closure analysis. You must consider the board skew margin, transmitter channel-to-channel skew, and receiver sampling margin to determine leftover timing margin.

(11) The F<sub>MAX</sub> specification is based on the fast clock used for serial data. The interface F<sub>MAX</sub> is also dependent on the parallel clock domain which is design-dependent and requires timing analysis.

(12) Stratix V RX LVDS will need DPA. For Stratix V TX LVDS, the receiver side component must have DPA.

(13) Stratix V LVDS serialization and de-serialization factor needs to be x4 and above.

(14) Requires package skew compensation with PCB trace length.

(15) Do not mix single-ended I/O buffer within LVDS I/O bank.

(16) Chip-to-chip communication only with a maximum load of 5 pF.

(17) When using True LVDS RX channels for emulated LVDS TX channel, only serialization factors 1 and 2 are supported.

Figure 7 shows the dynamic phase alignment (DPA) lock time specifications with the DPA PLL calibration option enabled.

Figure 7. DPA Lock Time Specification with DPA PLL Calibration Enabled

| rx_reset      |  |  |          |
|---------------|--|--|----------|
| rx_dpa_locked |  |  | <u> </u> |
|               |  |  | -        |

Table 37 lists the DPA lock time specifications for Stratix V devices.

Table 37. DPA Lock Time Specifications for Stratix V GX Devices Only (1), (2), (3)

| Standard           | Training Pattern     | Number of Data<br>Transitions in One<br>Repetition of the<br>Training Pattern | Number of<br>Repetitions per 256<br>Data Transitions <sup>(4)</sup> | Maximum              |
|--------------------|----------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------|
| SPI-4              | 00000000001111111111 | 2                                                                             | 128                                                                 | 640 data transitions |
| Parallel Rapid I/O | 00001111             | 2                                                                             | 128                                                                 | 640 data transitions |
|                    | 10010000             | 4                                                                             | 64                                                                  | 640 data transitions |
| Miscellaneous      | 10101010             | 8                                                                             | 32                                                                  | 640 data transitions |
| Wiscenareous       | 01010101             | 8                                                                             | 32                                                                  | 640 data transitions |

#### Notes to Table 37:

(1) The DPA lock time is for one channel.

(2) One data transition is defined as a 0-to-1 or 1-to-0 transition.

(3) The DPA lock time stated in this table applies to both commercial and industrial grade.

(4) This is the number of repetitions for the stated training pattern to achieve the 256 data transitions.

Figure 8 shows the **LVDS** soft-clock data recovery (CDR)/DPA sinusoidal jitter tolerance specification for a data rate  $\geq$  1.25 Gbps. Table 38 lists the **LVDS** soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate  $\geq$  1.25 Gbps.





| Jitter Free | quency (Hz) | Sinusoidal Jitter (UI) |
|-------------|-------------|------------------------|
| F1          | 10,000      | 25.000                 |
| F2          | 17,565      | 25.000                 |
| F3          | 1,493,000   | 0.350                  |
| F4          | 50,000,000  | 0.350                  |

| iadie 38. lvus sott-luk/upa sinusoidai jitter mask vaiues tor a uata kate > 1.2 | 25 G | .2 | 1. | 1 | > | > |  | Ì | e | F | Ł | đ | a | 2 | 1 | R | P |  |  |  |  |  |  | Ľ | I. |  | I. | Ì | 1 | 3 | a | 3 | a | 2 | 2 | 2 | ŀ | t | t | t | ſ | ľ | 3 | 2 | 2 | 2 | 2 | 2 | 1 | ) | D |  | I |  | Ľ | 1 | 2 | 2 | ź | â | i |  | ۴ | ۴ | r | r |  | I | I | Ì | 1 | Π | ٥ | ٢ | i | F | f | f | 1 | 1 |  | 5 | S | S | S | 2 | 2 | e | E | I | U | h | I | ١ | a | ŀ | I | V | ۱ |  |  | ľ | ٢ | k | k | s | S | S | 1 | a | 2 | 2 |  | И | V | N |  |  | • | ۴ | r | r | 1 | 1 | 1 | 2 | 2 | 2 | 2 | e | e | e | E | t | t | i | ŀ | t | ľ | i | i | f | f | ŀ | ŀ | li |
|---------------------------------------------------------------------------------|------|----|----|---|---|---|--|---|---|---|---|---|---|---|---|---|---|--|--|--|--|--|--|---|----|--|----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|--|---|--|---|---|---|---|---|---|---|--|---|---|---|---|--|---|---|---|---|---|---|---|---|---|---|---|---|---|--|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|--|--|---|---|---|---|---|---|---|---|---|---|---|--|---|---|---|--|--|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|----|
|---------------------------------------------------------------------------------|------|----|----|---|---|---|--|---|---|---|---|---|---|---|---|---|---|--|--|--|--|--|--|---|----|--|----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|--|---|--|---|---|---|---|---|---|---|--|---|---|---|---|--|---|---|---|---|---|---|---|---|---|---|---|---|---|--|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|--|--|---|---|---|---|---|---|---|---|---|---|---|--|---|---|---|--|--|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|----|

Figure 9 shows the **LVDS** soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate < 1.25 Gbps.





# **DLL Range, DQS Logic Block, and Memory Output Clock Jitter Specifications**

Table 39 lists the DLL range specification for Stratix V devices. The DLL is always in 8-tap mode in Stratix V devices.

Table 39. DLL Range Specifications for Stratix V Devices (1)

| C1      | C2, C2L, I2, I2L | C3, I3, I3L, I3YY | C4,I4   | Unit |
|---------|------------------|-------------------|---------|------|
| 300-933 | 300-933          | 300-890           | 300-890 | MHz  |

#### Note to Table 39:

(1) Stratix V devices support memory interface frequencies lower than 300 MHz, although the reference clock that feeds the DLL must be at least 300 MHz. To support interfaces below 300 MHz, multiply the reference clock feeding the DLL to ensure the frequency is within the supported range of the DLL.

Table 40 lists the DQS phase offset delay per stage for Stratix V devices.

Table 40. DQS Phase Offset Delay Per Setting for Stratix V Devices <sup>(1), (2)</sup> (Part 1 of 2)

| Speed Grade      | Min | Max | Unit |
|------------------|-----|-----|------|
| C1               | 8   | 14  | ps   |
| C2, C2L, I2, I2L | 8   | 14  | ps   |
| C3,I3, I3L, I3YY | 8   | 15  | ps   |

# **Duty Cycle Distortion (DCD) Specifications**

Table 44 lists the worst-case DCD for Stratix V devices.

# Table 44. Worst-Case DCD on Stratix V I/O Pins (1)

| Symbol            | C   | 1   | C2, C2 | L, 12, 12L | C3, I<br>I3 | 3, I3L,<br>BYY | C4  | 4,14 | Unit |
|-------------------|-----|-----|--------|------------|-------------|----------------|-----|------|------|
| -                 | Min | Max | Min    | Max        | Min         | Max            | Min | Max  |      |
| Output Duty Cycle | 45  | 55  | 45     | 55         | 45          | 55             | 45  | 55   | %    |

# Note to Table 44:

(1) The DCD numbers do not cover the core clock network.

# **Configuration Specification**

# **POR Delay Specification**

Power-on reset (POR) delay is defined as the delay between the time when all the power supplies monitored by the POR circuitry reach the minimum recommended operating voltage to the time when the nSTATUS is released high and your device is ready to begin configuration.



For more information about the POR delay, refer to the *Hot Socketing and Power-On Reset in Stratix V Devices* chapter.

Table 45 lists the fast and standard POR delay specification.

#### Table 45. Fast and Standard POR Delay Specification (1)

| POR Delay | Minimum | Maximum |
|-----------|---------|---------|
| Fast      | 4 ms    | 12 ms   |
| Standard  | 100 ms  | 300 ms  |

## Note to Table 45:

(1) You can select the POR delay based on the MSEL settings as described in the MSEL Pin Settings section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.

# **JTAG Configuration Specifications**

Table 46 lists the JTAG timing parameters and values for Stratix V devices.

Table 46. JTAG Timing Parameters and Values for Stratix V Devices

| Symbol                  | Description                        | Min | Max | Unit |
|-------------------------|------------------------------------|-----|-----|------|
| t <sub>JCP</sub>        | TCK clock period <sup>(2)</sup>    | 30  |     | ns   |
| t <sub>JCP</sub>        | TCK clock period <sup>(2)</sup>    | 167 | —   | ns   |
| t <sub>JCH</sub>        | TCK clock high time <sup>(2)</sup> | 14  | —   | ns   |
| t <sub>JCL</sub>        | TCK clock low time <sup>(2)</sup>  | 14  |     | ns   |
| t <sub>JPSU (TDI)</sub> | TDI JTAG port setup time           | 2   | —   | ns   |
| t <sub>JPSU (TMS)</sub> | TMS JTAG port setup time           | 3   | _   | ns   |

| Configuration<br>Scheme | Decompression | Design Security | DCLK-to-DATA[]<br>Ratio |
|-------------------------|---------------|-----------------|-------------------------|
|                         | Disabled      | Disabled        | 1                       |
|                         | Disabled      | Enabled         | 4                       |
| IFF XJZ                 | Enabled       | Disabled        | 8                       |
|                         | Enabled       | Enabled         | 8                       |

| Table 49. | DCLK-to-DATA[] | Ratio <sup>(1)</sup> | (Part 2 of 2) |
|-----------|----------------|----------------------|---------------|
|-----------|----------------|----------------------|---------------|

Note to Table 49:

(1) Depending on the DCLK-to-DATA [] ratio, the host must send a DCLK frequency that is r times the data rate in bytes per second (Bps), or words per second (Wps). For example, in FPP ×16 when the DCLK-to-DATA [] ratio is 2, the DCLK frequency must be 2 times the data rate in Wps. Stratix V devices use the additional clock cycles to decrypt and decompress the configuration data.

Figure 11 shows the configuration interface connections between the Stratix V device and a MAX II or MAX V device for single device configuration.

## Figure 11. Single Device FPP Configuration Using an External Host



#### Notes to Figure 11:

- (1) Connect the resistor to a supply that provides an acceptable input signal for the Stratix V device.  $V_{CCPGM}$  must be high enough to meet the  $V_{IH}$  specification of the I/O on the device and the external host. Altera recommends powering up all configuration system I/Os with  $V_{CCPGM}$ .
- (2) You can leave the nCEO pin unconnected or use it as a user I/O pin when it does not feed another device's nCE pin.
- (3) The MSEL pin settings vary for different data width, configuration voltage standards, and POR delay. To connect MSEL, refer to the MSEL Pin Settings section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.
- (4) If you use FPP ×8, use DATA [7..0]. If you use FPP ×16, use DATA [15..0].

IF the DCLK-to-DATA[] ratio is greater than 1, at the end of configuration, you can only stop the DCLK (DCLK-to-DATA[] ratio – 1) clock cycles after the last data is latched into the Stratix V device.

# **Remote System Upgrades**

Table 56 lists the timing parameter specifications for the remote system upgrade circuitry.

| Table 56. Remote System Upgrade Circuitry Timing Specificatio |
|---------------------------------------------------------------|
|---------------------------------------------------------------|

| Parameter                               | Minimum | Maximum | Unit |  |  |
|-----------------------------------------|---------|---------|------|--|--|
| t <sub>RU_nCONFIG</sub> <sup>(1)</sup>  | 250     | —       | ns   |  |  |
| t <sub>RU_nRSTIMER</sub> <sup>(2)</sup> | 250     | _       | ns   |  |  |

#### Notes to Table 56:

- (1) This is equivalent to strobing the reconfiguration input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the Remote System Upgrade State Machine section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.
- (2) This is equivalent to strobing the reset\_timer input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the User Watchdog Timer section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.

# **User Watchdog Internal Circuitry Timing Specification**

Table 57 lists the operating range of the 12.5-MHz internal oscillator.

#### Table 57. 12.5-MHz Internal Oscillator Specifications

| Minimum | Typical | Maximum | Units |  |  |
|---------|---------|---------|-------|--|--|
| 5.3     | 7.9     | 12.5    | MHz   |  |  |

# I/O Timing

Altera offers two ways to determine I/O timing—the Excel-based I/O Timing and the Quartus II Timing Analyzer.

Excel-based I/O timing provides pin timing performance for each device density and speed grade. The data is typically used prior to designing the FPGA to get an estimate of the timing budget as part of the link timing analysis. The Quartus II Timing Analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after you complete place-and-route.

 You can download the Excel-based I/O Timing spreadsheet from the Stratix V Devices Documentation web page.

# **Programmable IOE Delay**

Table 58 lists the Stratix V IOE programmable delay settings.

Table 58. IOE Programmable Delay for Stratix V Devices (Part 1 of 2)

| Deremeter | Available<br>Settings | Min           | Fast Model |            | Slow Model |       |       |       |       |             |       |      |
|-----------|-----------------------|---------------|------------|------------|------------|-------|-------|-------|-------|-------------|-------|------|
| (1)       |                       | Offset<br>(2) | Industrial | Commercial | C1         | C2    | C3    | C4    | 12    | 13,<br>13YY | 14    | Unit |
| D1        | 64                    | 0             | 0.464      | 0.493      | 0.838      | 0.838 | 0.924 | 1.011 | 0.844 | 0.921       | 1.006 | ns   |
| D2        | 32                    | 0             | 0.230      | 0.244      | 0.415      | 0.415 | 0.459 | 0.503 | 0.417 | 0.456       | 0.500 | ns   |

# **Document Revision History**

Table 61 lists the revision history for this chapter.

 Table 61. Document Revision History (Part 1 of 3)

| Date          | Version | Changes                                                                                                                                                                                               |  |  |  |
|---------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| June 2018     | 3.9     | <ul> <li>Added the "Stratix V Device Overshoot Duration" figure.</li> </ul>                                                                                                                           |  |  |  |
| April 2017    | 3.8     | Added a footnote to the "High-Speed I/O Specifications for Stratix V Devices" table.                                                                                                                  |  |  |  |
|               |         | <ul> <li>Changed the minimum value for t<sub>CD2UMC</sub> in the "PS Timing Parameters for Stratix V<br/>Devices" table.</li> </ul>                                                                   |  |  |  |
|               |         | <ul> <li>Changed the condition for 100-Ω R<sub>D</sub> in the "OCT Without Calibration Resistance<br/>Tolerance Specifications for Stratix V Devices" table.</li> </ul>                               |  |  |  |
|               |         | <ul> <li>Changed the minimum value for t<sub>CD2UMC</sub> in the "AS Timing Parameters for AS '1 and AS '4<br/>Configurations in Stratix V Devices" table</li> </ul>                                  |  |  |  |
|               |         | <ul> <li>Changed the minimum value for t<sub>CD2UMC</sub> in the "FPP Timing Parameters for Stratix V<br/>Devices When the DCLK-to-DATA[] Ratio is &gt;1" table.</li> </ul>                           |  |  |  |
|               |         | <ul> <li>Changed the minimum value for t<sub>CD2UMC</sub> in the "FPP Timing Parameters for Stratix V<br/>Devices When the DCLK-to-DATA[] Ratio is &gt;1" table.</li> </ul>                           |  |  |  |
|               |         | <ul> <li>Changed the minimum number of clock cycles value in the "Initialization Clock Source<br/>Option and the Maximum Frequency" table.</li> </ul>                                                 |  |  |  |
| June 2016     | 3.7     | <ul> <li>Added the V<sub>ID</sub> minimum specification for LVPECL in the "Differential I/O Standard<br/>Specifications for Stratix V Devices" table</li> </ul>                                       |  |  |  |
|               |         | <ul> <li>Added the I<sub>OUT</sub> specification to the "Absolute Maximum Ratings for Stratix V Devices"<br/>table.</li> </ul>                                                                        |  |  |  |
| December 2015 | 3.6     | Added a footnote to the "High-Speed I/O Specifications for Stratix V Devices" table.                                                                                                                  |  |  |  |
| December 2015 | 3.5     | <ul> <li>Changed the transmitter, receiver, and ATX PLL data rate specifications in the<br/>"Transceiver Specifications for Stratix V GX and GS Devices" table.</li> </ul>                            |  |  |  |
|               |         | <ul> <li>Changed the configuration .rbf sizes in the "Uncompressed .rbf Sizes for Stratix V<br/>Devices" table.</li> </ul>                                                                            |  |  |  |
|               | 3.4     | • Changed the data rate specification for transceiver speed grade 3 in the following tables:                                                                                                          |  |  |  |
|               |         | <ul> <li>"Transceiver Specifications for Stratix V GX and GS Devices"</li> </ul>                                                                                                                      |  |  |  |
| July 2015     |         | <ul> <li>"Stratix V Standard PCS Approximate Maximum Date Rate"</li> </ul>                                                                                                                            |  |  |  |
|               |         | <ul> <li>"Stratix V 10G PCS Approximate Maximum Data Rate"</li> </ul>                                                                                                                                 |  |  |  |
|               |         | <ul> <li>Changed the conditions for reference clock rise and fall time, and added a note to the<br/>"Transceiver Specifications for Stratix V GX and GS Devices" table.</li> </ul>                    |  |  |  |
|               |         | <ul> <li>Added a note to the "Minimum differential eye opening at receiver serial input pins"<br/>specification in the "Transceiver Specifications for Stratix V GX and GS Devices" table.</li> </ul> |  |  |  |
|               |         | <ul> <li>Changed the t<sub>c0</sub> maximum value in the "AS Timing Parameters for AS '1 and AS '4<br/>Configurations in Stratix V Devices" table.</li> </ul>                                         |  |  |  |
|               |         | <ul> <li>Removed the CDR ppm tolerance specification from the "Transceiver Specifications for<br/>Stratix V GX and GS Devices" table.</li> </ul>                                                      |  |  |  |