Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. # **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 317000 | | Number of Logic Elements/Cells | 840000 | | Total RAM Bits | 53248000 | | Number of I/O | 696 | | Number of Gates | - | | Voltage - Supply | 0.82V ~ 0.88V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 1517-BBGA, FCBGA | | Supplier Device Package | 1517-HBGA (45x45) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/5sgxma9k2h40i3ln | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Page 4 Electrical Characteristics Table 5 lists the maximum allowed input overshoot voltage and the duration of the overshoot voltage as a percentage of device lifetime. The maximum allowed overshoot duration is specified as a percentage of high time over the lifetime of the device. A DC signal is equivalent to 100% of the duty cycle. For example, a signal that overshoots to 3.95 V can be at 3.95 V for only ~21% over the lifetime of the device; for a device lifetime of 10 years, the overshoot duration amounts to ~2 years. **Table 5. Maximum Allowed Overshoot During Transitions** | Symbol | Description | Condition (V) | Overshoot Duration as %<br>@ T <sub>J</sub> = 100°C | Unit | |---------|------------------|---------------|-----------------------------------------------------|------| | | | 3.8 | 100 | % | | | | 3.85 | 64 | % | | | | 3.9 | 36 | % | | | | 3.95 | 21 | % | | Vi (AC) | AC input voltage | 4 | 12 | % | | | | 4.05 | 7 | % | | | | 4.1 | 4 | % | | | | 4.15 | 2 | % | | | | 4.2 | 1 | % | Figure 1. Stratix V Device Overshoot Duration Electrical Characteristics Page 5 # **Recommended Operating Conditions** This section lists the functional operating limits for the AC and DC parameters for Stratix V devices. Table 6 lists the steady-state voltage and current values expected from Stratix V devices. Power supply ramps must all be strictly monotonic, without plateaus. Table 6. Recommended Operating Conditions for Stratix V Devices (Part 1 of 2) | Symbol | Description | Condition | Min <sup>(4)</sup> | Тур | Max <sup>(4)</sup> | Unit | |----------------------------------|--------------------------------------------------------------------------------------------------------|------------|--------------------|------|--------------------|------| | | Core voltage and periphery circuitry power supply (C1, C2, I2, and I3YY speed grades) | _ | 0.87 | 0.9 | 0.93 | V | | V <sub>CC</sub> | Core voltage and periphery circuitry power supply (C2L, C3, C4, I2L, I3, I3L, and I4 speed grades) (3) | _ | 0.82 | 0.85 | 0.88 | V | | V <sub>CCPT</sub> | Power supply for programmable power technology | _ | 1.45 | 1.50 | 1.55 | V | | V <sub>CC_AUX</sub> | Auxiliary supply for the programmable power technology | _ | 2.375 | 2.5 | 2.625 | V | | V (1) | I/O pre-driver (3.0 V) power supply | | 2.85 | 3.0 | 3.15 | V | | V <sub>CCPD</sub> <sup>(1)</sup> | I/O pre-driver (2.5 V) power supply | | 2.375 | 2.5 | 2.625 | V | | | I/O buffers (3.0 V) power supply | _ | 2.85 | 3.0 | 3.15 | ٧ | | | I/O buffers (2.5 V) power supply | _ | 2.375 | 2.5 | 2.625 | V | | | I/O buffers (1.8 V) power supply | _ | 1.71 | 1.8 | 1.89 | ٧ | | $V_{CCIO}$ | I/O buffers (1.5 V) power supply | _ | 1.425 | 1.5 | 1.575 | V | | | I/O buffers (1.35 V) power supply | | 1.283 | 1.35 | 1.45 | V | | | I/O buffers (1.25 V) power supply | | 1.19 | 1.25 | 1.31 | V | | | I/O buffers (1.2 V) power supply | _ | 1.14 | 1.2 | 1.26 | V | | | Configuration pins (3.0 V) power supply | | 2.85 | 3.0 | 3.15 | V | | $V_{CCPGM}$ | Configuration pins (2.5 V) power supply | _ | 2.375 | 2.5 | 2.625 | V | | | Configuration pins (1.8 V) power supply | _ | 1.71 | 1.8 | 1.89 | V | | V <sub>CCA_FPLL</sub> | PLL analog voltage regulator power supply | | 2.375 | 2.5 | 2.625 | V | | V <sub>CCD_FPLL</sub> | PLL digital voltage regulator power supply | | 1.45 | 1.5 | 1.55 | V | | V <sub>CCBAT</sub> (2) | Battery back-up power supply (For design security volatile key register) | _ | 1.2 | _ | 3.0 | V | | V <sub>I</sub> | DC input voltage | _ | -0.5 | _ | 3.6 | V | | V <sub>0</sub> | Output voltage | _ | 0 | _ | V <sub>CCIO</sub> | V | | т. | Operating junction temperature | Commercial | 0 | _ | 85 | °C | | T <sub>J</sub> | Operating junction temperature | Industrial | -40 | _ | 100 | °C | Electrical Characteristics Page 7 Table 7. Recommended Transceiver Power Supply Operating Conditions for Stratix V GX, GS, and GT Devices (Part 2 of 2) | Symbol | Description | Devices | Minimum <sup>(4)</sup> | Typical | Maximum <sup>(4)</sup> | Unit | | | |-----------------------|--------------------------------------------------------------|---------------------------------------------------------|-----------------------------------------------------|------------|------------------------|------|------|---| | | | | 0.82 | 0.85 | 0.88 | | | | | V <sub>CCR_GXBR</sub> | Receiver analog power supply (right side) | GX, GS, GT | 0.87 | 0.90 | 0.93 | V | | | | (2) | neceiver analog power supply (right side) | ux, us, u1 | 0.97 | 1.0 | 1.03 | v | | | | | | | 1.03 | 1.05 | 1.07 | | | | | V <sub>CCR_GTBR</sub> | Receiver analog power supply for GT channels (right side) | GT | 1.02 | 1.05 | 1.08 | V | | | | | | | 0.82 | 0.85 | 0.88 | | | | | V <sub>CCT_GXBL</sub> | Transmitter analog newer cupply (left side) | GX, GS, GT | 0.87 | 0.90 | 0.93 | V | | | | (2) | ransmitter analog power supply (left side) | Transmitter analog power supply (left side) | Transmitter analog power supply (left side) dx, d3, | ux, us, u1 | 0.97 | 1.0 | 1.03 | V | | | | 1.03 | 1.03 | 1.05 | 1.07 | | | | | | | | 0.82 | 0.85 | 0.88 | | | | | V <sub>CCT_GXBR</sub> | Transmitter analog power supply (right side) | GX, GS, GT | 0.87 | 0.90 | 0.93 | V | | | | (2) | Transmitter analog power supply (right side) | ansimiler analog power supply (right side) GA, GS, GT | 0.97 | 1.0 | 1.03 | V | | | | | | | 1.03 | 1.05 | 1.07 | | | | | V <sub>CCT_GTBR</sub> | Transmitter analog power supply for GT channels (right side) | GT | 1.02 | 1.05 | 1.08 | V | | | | V <sub>CCL_GTBR</sub> | Transmitter clock network power supply | GT | 1.02 | 1.05 | 1.08 | V | | | | V <sub>CCH_GXBL</sub> | Transmitter output buffer power supply (left side) | GX, GS, GT | 1.425 | 1.5 | 1.575 | V | | | | V <sub>CCH_GXBR</sub> | Transmitter output buffer power supply (right side) | GX, GS, GT | 1.425 | 1.5 | 1.575 | V | | | #### Notes to Table 7: <sup>(1)</sup> This supply must be connected to 3.0 V if the CMU PLL, receiver CDR, or both, are configured at a base data rate > 6.5 Gbps. Up to 6.5 Gbps, you can connect this supply to either 3.0 V or 2.5 V. <sup>(2)</sup> Refer to Table 8 to select the correct power supply level for your design. <sup>(3)</sup> When using ATX PLLs, the supply must be 3.0 V. <sup>(4)</sup> This value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements. Page 10 Electrical Characteristics Table 11. OCT Calibration Accuracy Specifications for Stratix V Devices (1) (Part 2 of 2) | | | | | Calibratio | n Accuracy | | | |--------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|------------|------------|----------------|------------|------| | Symbol | Description | Conditions | C1 | C2,I2 | C3,I3,<br>I3YY | C4,I4 | Unit | | 50-Ω R <sub>S</sub> | Internal series termination with calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15 | ±15 | ±15 | ±15 | % | | $34\text{-}\Omega$ and $40\text{-}\Omega$ $R_S$ | Internal series termination with calibration (34- $\Omega$ and 40- $\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35,<br>1.25, 1.2 V | ±15 | ±15 | ±15 | ±15 | % | | $48$ - $\Omega$ , $60$ - $\Omega$ , $80$ - $\Omega$ , and $240$ - $\Omega$ R <sub>S</sub> | Internal series termination with calibration (48- $\Omega$ , 60- $\Omega$ , 80- $\Omega$ , and 240- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 V | ±15 | ±15 | ±15 | ±15 | % | | 50-Ω R <sub>T</sub> | Internal parallel termination with calibration (50-Ω setting) | V <sub>CCIO</sub> = 2.5, 1.8,<br>1.5, 1.2 V | -10 to +40 | -10 to +40 | -10 to +40 | -10 to +40 | % | | $\begin{array}{c} 20\text{-}\Omega,30\text{-}\Omega,\\ 40\text{-}\Omega,60\text{-}\Omega,\\ \text{and}\\ 120\text{-}\OmegaR_T \end{array}$ | Internal parallel termination with calibration (20- $\Omega$ , 30- $\Omega$ , 40- $\Omega$ , 60- $\Omega$ , and 120- $\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35,<br>1.25 V | -10 to +40 | -10 to +40 | -10 to +40 | -10 to +40 | % | | 60- $\Omega$ and 120- $\Omega$ R <sub>T</sub> | Internal parallel termination with calibration (60- $\Omega$ and 120- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 | -10 to +40 | -10 to +40 | -10 to +40 | -10 to +40 | % | | $\begin{array}{c} \textbf{25-}\Omega \\ \textbf{R}_{S\_left\_shift} \end{array}$ | Internal left shift series termination with calibration (25- $\Omega$ R <sub>S_left_shift</sub> setting) | V <sub>CCIO</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15 | ±15 | ±15 | ±15 | % | ### Note to Table 11: Table 12 lists the Stratix V OCT without calibration resistance tolerance to PVT changes. Table 12. OCT Without Calibration Resistance Tolerance Specifications for Stratix V Devices (Part 1 of 2) | | | | Re | esistance | Tolerance | ! | | |-----------------------------|------------------------------------------------------------------------|-----------------------------------|------------|-----------|-----------------|--------|------| | Symbol | Description | Conditions | <b>C</b> 1 | C2,I2 | C3, I3,<br>I3YY | C4, I4 | Unit | | 25-Ω R, 50-Ω R <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CC10</sub> = 3.0 and 2.5 V | ±30 | ±30 | ±40 | ±40 | % | | 25-Ω R <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CC10</sub> = 1.8 and 1.5 V | ±30 | ±30 | ±40 | ±40 | % | | 25-Ω R <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 V | ±35 | ±35 | ±50 | ±50 | % | <sup>(1)</sup> OCT calibration accuracy is valid at the time of calibration only. Electrical Characteristics Page 11 | | | | Re | esistance | Tolerance | , | | |----------------------|------------------------------------------------------------------------|-----------------------------------|-----|-----------|-----------------|--------|------| | Symbol | Description | Conditions | C1 | C2,I2 | C3, I3,<br>I3YY | C4, I4 | Unit | | 50-Ω R <sub>S</sub> | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 1.8 and 1.5 V | ±30 | ±30 | ±40 | ±40 | % | | 50-Ω R <sub>S</sub> | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 V | ±35 | ±35 | ±50 | ±50 | % | | 100-Ω R <sub>D</sub> | Internal differential termination (100-Ω setting) | V <sub>CCPD</sub> = 2.5 V | ±25 | ±25 | ±25 | ±25 | % | Calibration accuracy for the calibrated series and parallel OCTs are applicable at the moment of calibration. When voltage and temperature conditions change after calibration, the tolerance may change. OCT calibration is automatically performed at power-up for OCT-enabled I/Os. Table 13 lists the OCT variation with temperature and voltage after power-up calibration. Use Table 13 to determine the OCT variation after power-up calibration and Equation 1 to determine the OCT variation without recalibration. Equation 1. OCT Variation Without Recalibration for Stratix V Devices (1), (2), (3), (4), (5), (6) $$R_{OCT} = R_{SCAL} \Big( 1 + \langle \frac{dR}{dT} \times \Delta T \rangle \pm \langle \frac{dR}{dV} \times \Delta V \rangle \Big)$$ ### Notes to Equation 1: - (1) The $R_{OCT}$ value shows the range of OCT resistance with the variation of temperature and $V_{CCIO}$ . - (2) R<sub>SCAL</sub> is the OCT resistance value at power-up. - (3) $\Delta T$ is the variation of temperature with respect to the temperature at power-up. - (4) $\Delta V$ is the variation of voltage with respect to the $V_{CCIO}$ at power-up. - (5) dR/dT is the percentage change of $R_{SCAL}$ with temperature. - (6) dR/dV is the percentage change of $R_{SCAL}$ with voltage. Table 13 lists the on-chip termination variation after power-up calibration. Table 13. OCT Variation after Power-Up Calibration for Stratix V Devices (Part 1 of 2) (1) | Symbol | Description | V <sub>CCIO</sub> (V) | Typical | Unit | |--------|--------------------------------------------------|-----------------------|---------|------| | | | 3.0 | 0.0297 | | | | OCT variation with voltage without recalibration | 2.5 | 0.0344 | | | dR/dV | | 1.8 | 0.0499 | %/mV | | | | 1.5 | 0.0744 | | | | | 1.2 | 0.1241 | | Page 12 Electrical Characteristics Table 13. OCT Variation after Power-Up Calibration for Stratix V Devices (Part 2 of 2) (1) | Symbol | Description | V <sub>CCIO</sub> (V) | Typical | Unit | |--------|------------------------------------------------------|-----------------------|---------|------| | | | 3.0 | 0.189 | | | | OCT variation with temperature without recalibration | 2.5 | 0.208 | %/°C | | dR/dT | | 1.8 | 0.266 | | | | | 1.5 | 0.273 | 1 | | | | 1.2 | 0.317 | | ### Note to Table 13: (1) Valid for a $V_{\text{CCIO}}$ range of $\pm 5\%$ and a temperature range of $0^\circ$ to $85^\circ\text{C}.$ # **Pin Capacitance** Table 14 lists the Stratix V device family pin capacitance. **Table 14. Pin Capacitance for Stratix V Devices** | Symbol | Description | Value | Unit | |--------------------|------------------------------------------------------------------|-------|------| | C <sub>IOTB</sub> | Input capacitance on the top and bottom I/O pins | 6 | pF | | C <sub>IOLR</sub> | Input capacitance on the left and right I/O pins | 6 | pF | | C <sub>OUTFB</sub> | Input capacitance on dual-purpose clock output and feedback pins | 6 | pF | ### **Hot Socketing** Table 15 lists the hot socketing specifications for Stratix V devices. Table 15. Hot Socketing Specifications for Stratix V Devices | Symbol | Description | Maximum | |---------------------------|--------------------------------------------|---------------------| | I <sub>IOPIN (DC)</sub> | DC current per I/O pin | 300 μΑ | | I <sub>IOPIN (AC)</sub> | AC current per I/O pin | 8 mA <sup>(1)</sup> | | I <sub>XCVR-TX (DC)</sub> | DC current per transceiver transmitter pin | 100 mA | | I <sub>XCVR-RX (DC)</sub> | DC current per transceiver receiver pin | 50 mA | # Note to Table 15: (1) The I/O ramp rate is 10 ns or more. For ramp rates faster than 10 ns, $|I_{IOPIN}| = C dv/dt$ , in which C is the I/O pin capacitance and dv/dt is the slew rate. Electrical Characteristics Page 15 Table 19. Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications for Stratix V Devices (Part 2 of 2) | I/O Standard | V <sub>IL(D(</sub> | ; <sub>)</sub> (V) | V <sub>IH(D</sub> | <sub>C)</sub> (V) | V <sub>IL(AC)</sub> (V) | V <sub>IH(AC)</sub> (V) | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) | I <sub>ol</sub> (mA) | l <sub>oh</sub> | |---------------------|--------------------|---------------------------|-------------------------|--------------------------|----------------------------|-------------------------|----------------------------|----------------------------|------------------------|-----------------| | i/O Stanuaru | Min | Max | Min | Max | Max | Min | Max | Min | I <sub>OI</sub> (IIIA) | (mA) | | HSTL-18<br>Class I | _ | V <sub>REF</sub> –<br>0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 0.4 | V <sub>CCIO</sub> – 0.4 | 8 | -8 | | HSTL-18<br>Class II | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 0.4 | V <sub>CCIO</sub> – 0.4 | 16 | -16 | | HSTL-15<br>Class I | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 0.4 | V <sub>CCIO</sub> – 0.4 | 8 | -8 | | HSTL-15<br>Class II | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 0.4 | V <sub>CCIO</sub> – 0.4 | 16 | -16 | | HSTL-12<br>Class I | -0.15 | V <sub>REF</sub> – 0.08 | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> –<br>0.15 | V <sub>REF</sub> + 0.15 | 0.25*<br>V <sub>CCIO</sub> | 0.75*<br>V <sub>CCIO</sub> | 8 | -8 | | HSTL-12<br>Class II | -0.15 | V <sub>REF</sub> – 0.08 | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> –<br>0.15 | V <sub>REF</sub> + 0.15 | 0.25*<br>V <sub>CCIO</sub> | 0.75*<br>V <sub>CCIO</sub> | 16 | -16 | | HSUL-12 | _ | V <sub>REF</sub> – 0.13 | V <sub>REF</sub> + 0.13 | _ | V <sub>REF</sub> – 0.22 | V <sub>REF</sub> + 0.22 | 0.1*<br>V <sub>CCIO</sub> | 0.9*<br>V <sub>CCIO</sub> | _ | | Table 20. Differential SSTL I/O Standards for Stratix V Devices | I/O Standard | V <sub>CCIO</sub> (V) | | | V <sub>SWIN</sub> | V <sub>SWING(DC)</sub> (V) | | V <sub>X(AC)</sub> (V) | | V <sub>SWING(</sub> | <sub>AC)</sub> (V) | |-------------------------|-----------------------|------|-------|-------------------|----------------------------|------------------------------|------------------------|------------------------------|--------------------------------------------|-----------------------------------------------| | I/O Standard | Min | Тур | Max | Min | Max | Min | Тур | Max | Min | Max | | SSTL-2 Class<br>I, II | 2.375 | 2.5 | 2.625 | 0.3 | V <sub>CCIO</sub> + 0.6 | V <sub>CCIO</sub> /2 – 0.2 | _ | V <sub>CCIO</sub> /2 + 0.2 | 0.62 | V <sub>CCIO</sub> + 0.6 | | SSTL-18 Class<br>I, II | 1.71 | 1.8 | 1.89 | 0.25 | V <sub>CCIO</sub> + 0.6 | V <sub>CCIO</sub> /2 – 0.175 | _ | V <sub>CCIO</sub> /2 + 0.175 | 0.5 | V <sub>CCIO</sub> + 0.6 | | SSTL-15 Class<br>I, II | 1.425 | 1.5 | 1.575 | 0.2 | (1) | V <sub>CCIO</sub> /2 – 0.15 | _ | V <sub>CCIO</sub> /2 + 0.15 | 0.35 | _ | | SSTL-135<br>Class I, II | 1.283 | 1.35 | 1.45 | 0.2 | (1) | V <sub>CCIO</sub> /2 – 0.15 | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> /2 + 0.15 | 2(V <sub>IH(AC)</sub> - V <sub>REF</sub> ) | 2(V <sub>IL(AC)</sub><br>- V <sub>REF</sub> ) | | SSTL-125<br>Class I, II | 1.19 | 1.25 | 1.31 | 0.18 | (1) | V <sub>CCIO</sub> /2 – 0.15 | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> /2 + 0.15 | 2(V <sub>IH(AC)</sub> - V <sub>REF</sub> ) | _ | | SSTL-12<br>Class I, II | 1.14 | 1.2 | 1.26 | 0.18 | _ | V <sub>REF</sub><br>-0.15 | V <sub>CCIO</sub> /2 | V <sub>REF</sub> + 0.15 | -0.30 | 0.30 | # Note to Table 20: Table 21. Differential HSTL and HSUL I/O Standards for Stratix V Devices (Part 1 of 2) | I/O | | V <sub>CCIO</sub> (V) | | V <sub>DIF(</sub> | <sub>DC)</sub> (V) | | V <sub>X(AC)</sub> (V) | | V <sub>CM(DC)</sub> (V) | | V <sub>DIF(AC)</sub> (V) | | | |------------------------|-------|-----------------------|-------|-------------------|--------------------|------|------------------------|------|-------------------------|-----|--------------------------|-----|-----| | Standard | Min | Тур | Max | Min | Max | Min | Тур | Max | Min | Тур | Max | Min | Max | | HSTL-18<br>Class I, II | 1.71 | 1.8 | 1.89 | 0.2 | _ | 0.78 | _ | 1.12 | 0.78 | _ | 1.12 | 0.4 | _ | | HSTL-15<br>Class I, II | 1.425 | 1.5 | 1.575 | 0.2 | | 0.68 | _ | 0.9 | 0.68 | | 0.9 | 0.4 | _ | <sup>(1)</sup> The maximum value for $V_{SWING(DC)}$ is not defined. However, each single-ended signal needs to be within the respective single-ended limits $(V_{IH(DC)})$ and $V_{IL(DC)})$ . Page 18 Switching Characteristics # **Switching Characteristics** This section provides performance characteristics of the Stratix V core and periphery blocks. These characteristics can be designated as Preliminary or Final. - Preliminary characteristics are created using simulation results, process data, and other known parameters. The title of these tables show the designation as "Preliminary." - Final numbers are based on actual silicon characterization and testing. The numbers reflect the actual performance of the device under worst-case silicon process, voltage, and junction temperature conditions. There are no designations on finalized tables. # **Transceiver Performance Specifications** This section describes transceiver performance specifications. Table 23 lists the Stratix V GX and GS transceiver specifications. Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 1 of 7) | Symbol/ | Conditions | Trai | nsceive<br>Grade | r Speed<br>1 | Trar | sceive<br>Grade | r Speed<br>2 | Trar | sceive<br>Grade | r Speed<br>3 | Unit | | |-----------------------------------------------------|-------------------------------------------------------------------|-------|------------------------------------------------------|--------------|----------|-----------------|---------------------|-----------|-----------------|--------------|----------|--| | Description | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | | Reference Clock | | | | | | | | | | | | | | Supported I/O<br>Standards | Dedicated<br>reference<br>clock pin | 1.2-V | PCML, | 1.4-V PCM | L, 1.5-V | PCML, | , 2.5-V PCN<br>HCSL | 1L, Diffe | rential | LVPECL, L\ | /DS, and | | | Statiuatus | RX reference clock pin | | 1.4-V PCML, 1.5-V PCML, 2.5-V PCML, LVPECL, and LVDS | | | | | | | | | | | Input Reference<br>Clock Frequency<br>(CMU PLL) (8) | _ | 40 | _ | 710 | 40 | _ | 710 | 40 | _ | 710 | MHz | | | Input Reference<br>Clock Frequency<br>(ATX PLL) (8) | _ | 100 | _ | 710 | 100 | _ | 710 | 100 | _ | 710 | MHz | | | Rise time | Measure at<br>±60 mV of<br>differential<br>signal <sup>(26)</sup> | _ | _ | 400 | _ | _ | 400 | _ | _ | 400 | ne | | | Fall time | Measure at<br>±60 mV of<br>differential<br>signal <sup>(26)</sup> | _ | _ | 400 | _ | _ | 400 | _ | _ | 400 | ps | | | Duty cycle | _ | 45 | | 55 | 45 | _ | 55 | 45 | | 55 | % | | | Spread-spectrum<br>modulating clock<br>frequency | PCI Express®<br>(PCIe®) | 30 | _ | 33 | 30 | _ | 33 | 30 | _ | 33 | kHz | | Page 20 Switching Characteristics Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 3 of 7) | Symbol/ | Conditions | Trai | nsceive<br>Grade | r Speed<br>1 | Trai | sceive<br>Grade | r Speed<br>2 | Trar | sceive<br>Grade | er Speed<br>e 3 | Unit | |------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|------|------------------|--------------|----------|-----------------|--------------|---------|-----------------|--------------------------|------| | Description | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | Reconfiguration<br>clock<br>(mgmt_clk_clk)<br>frequency | _ | 100 | _ | 125 | 100 | _ | 125 | 100 | _ | 125 | MHz | | Receiver | | | | | | | | | | | | | Supported I/O<br>Standards | _ | | | 1.4-V PCMI | _, 1.5-V | PCML, | 2.5-V PCM | L, LVPE | CL, and | d LVDS | | | Data rate<br>(Standard PCS) | _ | 600 | _ | 12200 | 600 | | 12200 | 600 | _ | 8500/<br>10312.5<br>(24) | Mbps | | Data rate<br>(10G PCS) (9), (23) | _ | 600 | _ | 14100 | 600 | _ | 12500 | 600 | _ | 8500/<br>10312.5<br>(24) | Mbps | | Absolute V <sub>MAX</sub> for a receiver pin <sup>(5)</sup> | _ | _ | _ | 1.2 | _ | _ | 1.2 | _ | _ | 1.2 | V | | Absolute V <sub>MIN</sub> for a receiver pin | _ | -0.4 | _ | _ | -0.4 | _ | _ | -0.4 | _ | _ | V | | Maximum peak-<br>to-peak<br>differential input<br>voltage V <sub>ID</sub> (diff p-<br>p) before device<br>configuration (22) | _ | _ | _ | 1.6 | _ | _ | 1.6 | _ | _ | 1.6 | V | | Maximum peak-<br>to-peak | $V_{CCR\_GXB} = 1.0 \text{ V}/1.05 \text{ V} $ $(V_{ICM} = 0.70 \text{ V})$ | _ | _ | 2.0 | _ | _ | 2.0 | _ | _ | 2.0 | V | | differential input voltage V <sub>ID</sub> (diff p-p) after device configuration (18), | $V_{\text{CCR\_GXB}} = 0.90 \text{ V}$ $(V_{\text{ICM}} = 0.6 \text{ V})$ | | | 2.4 | _ | | 2.4 | _ | _ | 2.4 | V | | (22) | $V_{CCR\_GXB} = 0.85 \text{ V}$ $(V_{ICM} = 0.6 \text{ V})$ | _ | _ | 2.4 | _ | _ | 2.4 | _ | _ | 2.4 | V | | Minimum differential eye opening at receiver serial input pins (6), (22), (27) | _ | 85 | _ | _ | 85 | _ | _ | 85 | _ | _ | mV | Switching Characteristics Page 25 Table 24 shows the maximum transmitter data rate for the clock network. Table 24. Clock Network Maximum Data Rate Transmitter Specifications (1) | | | ATX PLL | | | CMU PLL (2) | ) | | fPLL | | |-----------------------------------|----------------------------------|--------------------------|------------------------------------------------------|----------------------------------|--------------------------|-------------------------|----------------------------------|--------------------------|-------------------------| | Clock Network | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span | | x1 <sup>(3)</sup> | 14.1 | _ | 6 | 12.5 | _ | 6 | 3.125 | _ | 3 | | x6 <sup>(3)</sup> | _ | 14.1 | 6 | _ | 12.5 | 6 | _ | 3.125 | 6 | | x6 PLL<br>Feedback <sup>(4)</sup> | _ | 14.1 | Side-<br>wide | _ | 12.5 | Side-<br>wide | _ | _ | _ | | xN (PCIe) | _ | 8.0 | 8 | _ | 5.0 | 8 | _ | _ | _ | | xN (Native PHY IP) | 8.0 | 8.0 | Up to 13<br>channels<br>above<br>and<br>below<br>PLL | 7.99 | 7.99 | Up to 13 channels above | 3.125 | 3.125 | Up to 13 channels above | | AN (NAUVE FITTIF) | П | 8.01 to<br>9.8304 | Up to 7<br>channels<br>above<br>and<br>below<br>PLL | · 7.55 | 7.88 | and<br>below<br>PLL | 3.123 | 3.123 | and<br>below<br>PLL | ### Notes to Table 24: <sup>(1)</sup> Valid data rates below the maximum specified in this table depend on the reference clock frequency and the PLL counter settings. Check the MegaWizard message during the PHY IP instantiation. <sup>(2)</sup> ATX PLL is recommended at 8 Gbps and above data rates for improved jitter performance. <sup>(3)</sup> Channel span is within a transceiver bank. <sup>(4)</sup> Side-wide channel bonding is allowed up to the maximum supported by the PHY IP. Page 32 Switching Characteristics Table 28. Transceiver Specifications for Stratix V GT Devices (Part 3 of 5) $^{(1)}$ | Symbol/ | Conditions | | Transceiver<br>Speed Grade | | | Transceive<br>peed Grade | | Unit | |-----------------------------------------------------------|----------------------------------|-----|----------------------------|--------|-------------|--------------------------|--------|-------| | Description | | Min | Тур | Max | Min | Тур | Max | | | Differential on-chip termination resistors (7) | GT channels | _ | 100 | _ | _ | 100 | _ | Ω | | | 85-Ω setting | _ | 85 ± 30% | _ | _ | 85<br>± 30% | _ | Ω | | Differential on-chip termination resistors | 100-Ω<br>setting | _ | 100<br>± 30% | _ | _ | 100<br>± 30% | _ | Ω | | for GX channels (19) | 120-Ω<br>setting | _ | 120<br>± 30% | _ | _ | 120<br>± 30% | _ | Ω | | | 150-Ω<br>setting | _ | 150<br>± 30% | _ | _ | 150<br>± 30% | _ | Ω | | V <sub>ICM</sub> (AC coupled) | GT channels | _ | 650 | _ | _ | 650 | _ | mV | | | VCCR_GXB =<br>0.85 V or<br>0.9 V | _ | 600 | _ | _ | 600 | _ | mV | | VICM (AC and DC coupled) for GX Channels | VCCR_GXB = 1.0 V full bandwidth | _ | 700 | _ | _ | 700 | _ | mV | | | VCCR_GXB = 1.0 V half bandwidth | _ | 750 | _ | _ | 750 | _ | mV | | t <sub>LTR</sub> <sup>(9)</sup> | _ | _ | _ | 10 | _ | _ | 10 | μs | | t <sub>LTD</sub> <sup>(10)</sup> | _ | 4 | _ | _ | 4 | _ | _ | μs | | t <sub>LTD_manual</sub> (11) | | 4 | _ | _ | 4 | _ | _ | μs | | t <sub>LTR_LTD_manual</sub> (12) | | 15 | _ | _ | 15 | _ | _ | μs | | Run Length | GT channels | _ | _ | 72 | _ | _ | 72 | CID | | nuii Leiigiii | GX channels | | | | (8) | | | | | CDR PPM | GT channels | _ | _ | 1000 | _ | _ | 1000 | ± PPM | | ODITITIVI | GX channels | | | | (8) | | | | | Programmable | GT channels | _ | _ | 14 | _ | _ | 14 | dB | | equalization<br>(AC Gain) <sup>(5)</sup> | GX channels | | | | (8) | | | | | Programmable | GT channels | _ | _ | 7.5 | _ | _ | 7.5 | dB | | DC gain <sup>(6)</sup> | GX channels | | | | (8) | | | | | Differential on-chip termination resistors <sup>(7)</sup> | GT channels | | 100 | _ | _ | 100 | _ | Ω | | Transmitter | · ' | | • | | | • | • | | | Supported I/O<br>Standards | _ | | | 1.4-V | and 1.5-V F | PCML | | | | Data rate<br>(Standard PCS) | GX channels | 600 | _ | 8500 | 600 | _ | 8500 | Mbps | | Data rate<br>(10G PCS) | GX channels | 600 | _ | 12,500 | 600 | | 12,500 | Mbps | Switching Characteristics Page 33 Table 28. Transceiver Specifications for Stratix V GT Devices (Part 4 of 5) $^{(1)}$ | Symbol/ | Conditions | | Transceive<br>peed Grade | | | Transceive<br>Deed Grade | | Unit | |--------------------------------------------------------------------|----------------------------------------------|--------|--------------------------|--------------------------------|--------|--------------------------|--------------------------------|------| | Description | | Min | Тур | Max | Min | Тур | Max | | | Data rate | GT channels | 19,600 | _ | 28,050 | 19,600 | _ | 25,780 | Mbps | | Differential on-chip | GT channels | _ | 100 | _ | _ | 100 | _ | Ω | | termination resistors | GX channels | | | | (8) | | ' | | | \/ (AO a a a d\) | GT channels | _ | 500 | _ | _ | 500 | _ | mV | | V <sub>OCM</sub> (AC coupled) | GX channels | | | | (8) | | ' | | | D'a a /Fall d'acc | GT channels | _ | 15 | _ | _ | 15 | _ | ps | | Rise/Fall time | GX channels | | <u>I</u> | | (8) | I | | | | Intra-differential pair<br>skew | GX channels | | | | (8) | | | | | Intra-transceiver block<br>transmitter channel-to-<br>channel skew | GX channels | | | | (8) | | | | | Inter-transceiver block<br>transmitter channel-to-<br>channel skew | GX channels | | | | (8) | | | | | CMU PLL | | | | | | | | | | Supported Data Range | _ | 600 | _ | 12500 | 600 | _ | 8500 | Mbps | | t <sub>pll_powerdown</sub> (13) | _ | 1 | _ | _ | 1 | _ | _ | μs | | t <sub>pll_lock</sub> (14) | _ | _ | _ | 10 | _ | _ | 10 | μs | | ATX PLL | | | | | | | | | | | VCO post-<br>divider L=2 | 8000 | _ | 12500 | 8000 | _ | 8500 | Mbps | | | L=4 | 4000 | _ | 6600 | 4000 | _ | 6600 | Mbps | | Supported Data Rate | L=8 | 2000 | _ | 3300 | 2000 | _ | 3300 | Mbps | | Range for GX Channels | L=8,<br>Local/Central<br>Clock Divider<br>=2 | 1000 | _ | 1762.5 | 1000 | _ | 1762.5 | Mbps | | Supported Data Rate<br>Range for GT Channels | VCO post-<br>divider L=2 | 9800 | _ | 14025 | 9800 | _ | 12890 | Mbps | | t <sub>pll_powerdown</sub> (13) | _ | 1 | _ | _ | 1 | _ | - | μs | | t <sub>pll_lock</sub> (14) | _ | _ | _ | 10 | _ | _ | 10 | μs | | fPLL | | | • | | | | | | | Supported Data Range | _ | 600 | _ | 3250/<br>3.125 <sup>(23)</sup> | 600 | _ | 3250/<br>3.125 <sup>(23)</sup> | Mbps | | t <sub>pll_powerdown</sub> (13) | _ | 1 | _ | <u> </u> | 1 | _ | _ | μs | Switching Characteristics Page 35 Table 29 shows the $\ensuremath{V_{\text{OD}}}$ settings for the GT channel. Table 29. Typical $\text{V}_{\text{0D}}$ Setting for GT Channel, TX Termination = 100 $\Omega$ | Symbol | V <sub>OD</sub> Setting | V <sub>op</sub> Value (mV) | |-------------------------------------------------------------------------|-------------------------|----------------------------| | | 0 | 0 | | | 1 | 200 | | <b>V</b> <sub>op</sub> differential peak to peak typical <sup>(1)</sup> | 2 | 400 | | 400 miletelitial hear to hear thical (1) | 3 | 600 | | | 4 | 800 | | | 5 | 1000 | ### Note: (1) Refer to Figure 4. Page 36 Switching Characteristics Figure 4 shows the differential transmitter output waveform. Figure 4. Differential Transmitter/Receiver Output/Input Waveform Figure 5 shows the Stratix V AC gain curves for GT channels. Figure 5. AC Gain Curves for GT Channels Switching Characteristics Page 49 Table 38. LVDS Soft-CDR/DPA Sinusoidal Jitter Mask Values for a Data Rate $\geq$ 1.25 Gbps | Jitter F | requency (Hz) | Sinusoidal Jitter (UI) | |----------|---------------|------------------------| | F1 | 10,000 | 25.000 | | F2 | 17,565 | 25.000 | | F3 | 1,493,000 | 0.350 | | F4 | 50,000,000 | 0.350 | Figure 9 shows the **LVDS** soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate < 1.25 Gbps. Figure 9. LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification for a Data Rate < 1.25 Gbps # DLL Range, DQS Logic Block, and Memory Output Clock Jitter Specifications Table 39 lists the DLL range specification for Stratix V devices. The DLL is always in 8-tap mode in Stratix V devices. Table 39. DLL Range Specifications for Stratix V Devices (1) | C1 | C2, C2L, I2, I2L | C3, I3, I3L, I3YY | C4,I4 | Unit | |---------|------------------|-------------------|---------|------| | 300-933 | 300-933 | 300-890 | 300-890 | MHz | ### Note to Table 39: (1) Stratix V devices support memory interface frequencies lower than 300 MHz, although the reference clock that feeds the DLL must be at least 300 MHz. To support interfaces below 300 MHz, multiply the reference clock feeding the DLL to ensure the frequency is within the supported range of the DLL. Table 40 lists the DQS phase offset delay per stage for Stratix V devices. Table 40. DQS Phase Offset Delay Per Setting for Stratix V Devices (1), (2) (Part 1 of 2) | Speed Grade | Min | Max | Unit | |------------------|-----|-----|------| | C1 | 8 | 14 | ps | | C2, C2L, I2, I2L | 8 | 14 | ps | | C3,I3, I3L, I3YY | 8 | 15 | ps | Page 54 Configuration Specification Table 47. Uncompressed .rbf Sizes for Stratix V Devices | Family | Device | Package | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) (4), (5) | |-----------------|--------|---------|--------------------------------|---------------------------------| | Stratix V E (1) | 5SEE9 | _ | 342,742,976 | 700,888 | | | 5SEEB | _ | 342,742,976 | 700,888 | #### Notes to Table 47: - (1) Stratix V E devices do not have PCI Express® (PCIe®) hard IP. Stratix V E devices do not support the CvP configuration scheme. - (2) 36-transceiver devices. - (3) 24-transceiver devices. - (4) File size for the periphery image. - (5) The IOCSR .rbf size is specifically for the CvP feature. Use the data in Table 47 to estimate the file size before design compilation. Different configuration file formats, such as a hexadecimal (.hex) or tabular text file (.ttf) format, have different file sizes. For the different types of configuration file and file sizes, refer to the Quartus II software. However, for a specific version of the Quartus II software, any design targeted for the same device has the same uncompressed configuration file size. If you are using compression, the file size can vary after each compilation because the compression ratio depends on your design. For more information about setting device configuration options, refer to *Configuration, Design Security, and Remote System Upgrades in Stratix V Devices.* For creating configuration files, refer to the *Quartus II Help*. Table 48 lists the minimum configuration time estimates for Stratix V devices. Table 48. Minimum Configuration Time Estimation for Stratix V Devices | Variant | Member<br>Code | Active Serial <sup>(1)</sup> | | | Fast Passive Parallel <sup>(2)</sup> | | | |---------|----------------|------------------------------|------------|------------------------|--------------------------------------|------------|------------------------| | | | Width | DCLK (MHz) | Min Config<br>Time (s) | Width | DCLK (MHz) | Min Config<br>Time (s) | | | A3 | 4 | 100 | 0.534 | 32 | 100 | 0.067 | | | | 4 | 100 | 0.344 | 32 | 100 | 0.043 | | | A4 | 4 | 100 | 0.534 | 32 | 100 | 0.067 | | | A5 | 4 | 100 | 0.675 | 32 | 100 | 0.084 | | | A7 | 4 | 100 | 0.675 | 32 | 100 | 0.084 | | GX | A9 | 4 | 100 | 0.857 | 32 | 100 | 0.107 | | | AB | 4 | 100 | 0.857 | 32 | 100 | 0.107 | | | B5 | 4 | 100 | 0.676 | 32 | 100 | 0.085 | | | B6 | 4 | 100 | 0.676 | 32 | 100 | 0.085 | | | В9 | 4 | 100 | 0.857 | 32 | 100 | 0.107 | | | BB | 4 | 100 | 0.857 | 32 | 100 | 0.107 | | GT | C5 | 4 | 100 | 0.675 | 32 | 100 | 0.084 | | | C7 | 4 | 100 | 0.675 | 32 | 100 | 0.084 | Page 56 Configuration Specification Table 49. DCLK-to-DATA[] Ratio (1) (Part 2 of 2) | Configuration<br>Scheme | Decompression | Design Security | DCLK-to-DATA[]<br>Ratio | |-------------------------|---------------|-----------------|-------------------------| | | Disabled | Disabled | 1 | | FPP ×32 | Disabled | Enabled | 4 | | 1FF ×32 | Enabled | Disabled | 8 | | | Enabled | Enabled | 8 | #### Note to Table 49: (1) Depending on the DCLK-to-DATA [] ratio, the host must send a DCLK frequency that is r times the data rate in bytes per second (Bps), or words per second (Wps). For example, in FPP ×16 when the DCLK-to-DATA [] ratio is 2, the DCLK frequency must be 2 times the data rate in Wps. Stratix V devices use the additional clock cycles to decrypt and decompress the configuration data. If the DCLK-to-DATA[] ratio is greater than 1, at the end of configuration, you can only stop the DCLK (DCLK-to-DATA[] ratio -1) clock cycles after the last data is latched into the Stratix V device. Figure 11 shows the configuration interface connections between the Stratix V device and a MAX II or MAX V device for single device configuration. Figure 11. Single Device FPP Configuration Using an External Host ### Notes to Figure 11: - (1) Connect the resistor to a supply that provides an acceptable input signal for the Stratix V device. V<sub>CCPGM</sub> must be high enough to meet the V<sub>IH</sub> specification of the I/O on the device and the external host. Altera recommends powering up all configuration system I/Os with V<sub>CCPGM</sub>. - (2) You can leave the nceo pin unconnected or use it as a user I/O pin when it does not feed another device's nce pin. - (3) The MSEL pin settings vary for different data width, configuration voltage standards, and POR delay. To connect MSEL, refer to the MSEL Pin Settings section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter. - (4) If you use FPP $\times 8$ , use DATA [7..0]. If you use FPP $\times 16$ , use DATA [15..0]. Configuration Specification Page 57 # FPP Configuration Timing when DCLK-to-DATA [] = 1 Figure 12 shows the timing waveform for FPP configuration when using a MAX II or MAX V device as an external host. This waveform shows timing when the DCLK-to-DATA[] ratio is 1. Figure 12. FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is 1 (1), (2) ### Notes to Figure 12: - (1) Use this timing waveform when the DCLK-to-DATA[] ratio is 1. - (2) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic-high levels. When nCONFIG is pulled low, a reconfiguration cycle begins. - (3) After power-up, the Stratix V device holds nSTATUS low for the time of the POR delay. - (4) After power-up, before and during configuration, CONF DONE is low. - (5) Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required. - (6) For FPP ×16, use DATA [15..0]. For FPP ×8, use DATA [7..0]. DATA [31..0] are available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings. - (7) To ensure a successful configuration, send the entire configuration data to the Stratix V device. CONF\_DONE is released high when the Stratix V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode. - (8) After the option bit to enable the <code>INIT\_DONE</code> pin is configured into the device, the <code>INIT\_DONE</code> goes low. Glossary Page 67 Table 60. Glossary (Part 3 of 4) | Letter | Subject | Definitions | | | | | |--------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | | SW (sampling window) | Timing Diagram—the period of time during which the data must be valid in order to capture it correctly. The setup and hold times determine the ideal strobe position within the sampling window, as shown: Bit Time 0.5 x TCCS RSKM Sampling Window (SW) 0.5 x TCCS | | | | | | S | Single-ended<br>voltage<br>referenced I/O<br>standard | The JEDEC standard for <b>SSTL</b> and <b>HSTL</b> I/O defines both the AC and DC input signal values The AC values indicate the voltage levels at which the receiver must meet its timing specifications. The DC values indicate the voltage levels at which the final logic state of the receiver is unambiguously defined. After the receiver input has crossed the AC value, the receiver changes to the new logic state. The new logic state is then maintained as long as the input stays beyond the DC threshold. This approach is intended to provide predictable receiver timing in the presence of input waveform ringing: Single-Ended Voltage Referenced I/O Standard VCCIO VIHICOC VIHICOC VILICAC VI | | | | | | | t <sub>C</sub> | High-speed receiver and transmitter input and output clock period. | | | | | | | TCCS (channel-<br>to-channel-skew) | The timing difference between the fastest and slowest output edges, including $t_{\rm CO}$ variation and clock skew, across channels driven by the same PLL. The clock is included in the TCCS measurement (refer to the <i>Timing Diagram</i> figure under <b>SW</b> in this table). | | | | | | | | High-speed I/O block—Duty cycle on the high-speed transmitter output clock. | | | | | | T | t <sub>DUTY</sub> | Timing Unit Interval (TUI) The timing budget allowed for skew, propagation delays, and the data sampling window. (TUI = $1/(\text{receiver input clock frequency multiplication factor}) = t_{\text{C}}/w$ ) | | | | | | | t <sub>FALL</sub> | Signal high-to-low transition time (80-20%) Cycle-to-cycle jitter tolerance on the PLL clock input. | | | | | | | t <sub>INCCJ</sub> | | | | | | | | t <sub>OUTPJ_IO</sub> | Period jitter on the general purpose I/O driven by a PLL. | | | | | | | t <sub>OUTPJ_DC</sub> | Period jitter on the dedicated clock output driven by a PLL. | | | | | | | t <sub>RISE</sub> | Signal low-to-high transition time (20-80%) | | | | | | U | _ | _ | | | | | Document Revision History Page 71 Table 61. Document Revision History (Part 3 of 3) | Date | Version | Changes | | | |----------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | 2.7 | ■ Updated Table 2, Table 6, Table 7, Table 20, Table 23, Table 27, Table 47, Table 60 | | | | May 2013 | | ■ Added Table 24, Table 48 | | | | | | ■ Updated Figure 9, Figure 10, Figure 11, Figure 12 | | | | February 2013 | 2.6 | ■ Updated Table 7, Table 9, Table 20, Table 23, Table 27, Table 30, Table 31, Table 35, Table 46 | | | | | | ■ Updated "Maximum Allowed Overshoot and Undershoot Voltage" | | | | | | ■ Updated Table 3, Table 6, Table 7, Table 8, Table 23, Table 24, Table 25, Table 27, Table 30, Table 32, Table 35 | | | | | | ■ Added Table 33 | | | | | | ■ Added "Fast Passive Parallel Configuration Timing" | | | | D | 0.5 | ■ Added "Active Serial Configuration Timing" | | | | December 2012 | 2.5 | ■ Added "Passive Serial Configuration Timing" | | | | | | ■ Added "Remote System Upgrades" | | | | | | ■ Added "User Watchdog Internal Circuitry Timing Specification" | | | | | | ■ Added "Initialization" | | | | | | ■ Added "Raw Binary File Size" | | | | | 2.4 | ■ Added Figure 1, Figure 2, and Figure 3. | | | | June 2012 | | ■ Updated Table 1, Table 2, Table 3, Table 6, Table 11, Table 22, Table 23, Table 27, Table 29, Table 30, Table 31, Table 32, Table 35, Table 38, Table 39, Table 40, Table 41, Table 43, Table 56, and Table 59. | | | | | | <ul><li>Various edits throughout to fix bugs.</li></ul> | | | | | | ■ Changed title of document to Stratix V Device Datasheet. | | | | | | ■ Removed document from the Stratix V handbook and made it a separate document. | | | | February 2012 | 2.3 | ■ Updated Table 1–22, Table 1–29, Table 1–31, and Table 1–31. | | | | December 2011 | 2.2 | ■ Added Table 2–31. | | | | December 2011 | | ■ Updated Table 2–28 and Table 2–34. | | | | Navarahar 0044 | 2.1 | ■ Added Table 2–2 and Table 2–21 and updated Table 2–5 with information about Stratix V GT devices. | | | | November 2011 | | ■ Updated Table 2–11, Table 2–13, Table 2–20, and Table 2–25. | | | | | | ■ Various edits throughout to fix SPRs. | | | | | 2.0 | ■ Updated Table 2–4, Table 2–18, Table 2–19, Table 2–21, Table 2–22, Table 2–23, and Table 2–24. | | | | May 2011 | | ■ Updated the "DQ Logic Block and Memory Output Clock Jitter Specifications" title. | | | | | | ■ Chapter moved to Volume 1. | | | | | | ■ Minor text edits. | | | | | 1.1 | ■ Updated Table 1–2, Table 1–4, Table 1–19, and Table 1–23. | | | | December 2010 | | Converted chapter to the new template. | | | | | | ■ Minor text edits. | | | | July 2010 | 1.0 | Initial release. | | |