



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 359200                                                     |
| Number of Logic Elements/Cells | 952000                                                     |
| Total RAM Bits                 | 53248000                                                   |
| Number of I/O                  | 696                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 0.82V ~ 0.88V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                            |
| Package / Case                 | 1517-BBGA, FCBGA                                           |
| Supplier Device Package        | 1517-HBGA (45x45)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5sgxmabk3h40c4n |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Electrical Characteristics Page 3

Table 3. Absolute Maximum Ratings for Stratix V Devices (Part 2 of 2)

| Symbol                | Description                    | Minimum | Maximum | Unit |
|-----------------------|--------------------------------|---------|---------|------|
| V <sub>CCD_FPLL</sub> | PLL digital power supply       | -0.5    | 1.8     | V    |
| V <sub>CCA_FPLL</sub> | PLL analog power supply        | -0.5    | 3.4     | V    |
| V <sub>I</sub>        | DC input voltage               | -0.5    | 3.8     | V    |
| T <sub>J</sub>        | Operating junction temperature | -55     | 125     | °C   |
| T <sub>STG</sub>      | Storage temperature (No bias)  | -65     | 150     | °C   |
| I <sub>OUT</sub>      | DC output current per pin      | -25     | 40      | mA   |

Table 4 lists the absolute conditions for the transceiver power supply for Stratix V GX, GS, and GT devices.

Table 4. Transceiver Power Supply Absolute Conditions for Stratix V GX, GS, and GT Devices

| Symbol                | Description                                                  | Devices    | Minimum | Maximum | Unit |
|-----------------------|--------------------------------------------------------------|------------|---------|---------|------|
| V <sub>CCA_GXBL</sub> | Transceiver channel PLL power supply (left side)             | GX, GS, GT | -0.5    | 3.75    | V    |
| V <sub>CCA_GXBR</sub> | Transceiver channel PLL power supply (right side)            | GX, GS     | -0.5    | 3.75    | V    |
| V <sub>CCA_GTBR</sub> | Transceiver channel PLL power supply (right side)            | GT         | -0.5    | 3.75    | V    |
| V <sub>CCHIP_L</sub>  | Transceiver hard IP power supply (left side)                 | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCHIP_R</sub>  | Transceiver hard IP power supply (right side)                | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCHSSI_L</sub> | Transceiver PCS power supply (left side)                     | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCHSSI_R</sub> | Transceiver PCS power supply (right side)                    | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCR_GXBL</sub> | Receiver analog power supply (left side)                     | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCR_GXBR</sub> | Receiver analog power supply (right side)                    | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCR_GTBR</sub> | Receiver analog power supply for GT channels (right side)    | GT         | -0.5    | 1.35    | V    |
| V <sub>CCT_GXBL</sub> | Transmitter analog power supply (left side)                  | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCT_GXBR</sub> | Transmitter analog power supply (right side)                 | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCT_GTBR</sub> | Transmitter analog power supply for GT channels (right side) | GT         | -0.5    | 1.35    | V    |
| V <sub>CCL_GTBR</sub> | Transmitter clock network power supply (right side)          | GT         | -0.5    | 1.35    | V    |
| V <sub>CCH_GXBL</sub> | Transmitter output buffer power supply (left side)           | GX, GS, GT | -0.5    | 1.8     | V    |
| V <sub>CCH_GXBR</sub> | Transmitter output buffer power supply (right side)          | GX, GS, GT | -0.5    | 1.8     | V    |

#### **Maximum Allowed Overshoot and Undershoot Voltage**

During transitions, input signals may overshoot to the voltage shown in Table 5 and undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns.

Page 8 Electrical Characteristics

Table 8 shows the transceiver power supply voltage requirements for various conditions.

**Table 8. Transceiver Power Supply Voltage Requirements** 

| Conditions                                                         | Core Speed Grade                  | VCCR_GXB & VCCT_GXB (2) | VCCA_GXB | VCCH_GXB | Unit |
|--------------------------------------------------------------------|-----------------------------------|-------------------------|----------|----------|------|
| If BOTH of the following conditions are true:                      |                                   | 4.05                    |          |          |      |
| ■ Data rate > 10.3 Gbps.                                           | All                               | 1.05                    |          |          |      |
| ■ DFE is used.                                                     |                                   |                         |          |          |      |
| If ANY of the following conditions are true <sup>(1)</sup> :       |                                   |                         | 3.0      |          |      |
| ATX PLL is used.                                                   |                                   |                         |          |          |      |
| ■ Data rate > 6.5Gbps.                                             | All                               | 1.0                     |          |          |      |
| ■ DFE (data rate ≤<br>10.3 Gbps), AEQ, or<br>EyeQ feature is used. |                                   |                         |          | 1.5      | V    |
| If ALL of the following                                            | C1, C2, I2, and I3YY              | 0.90                    | 2.5      |          |      |
| conditions are true:  ATX PLL is not used.                         |                                   |                         |          |          |      |
| ■ Data rate ≤ 6.5Gbps.                                             | C2L, C3, C4, I2L, I3, I3L, and I4 | 0.85                    | 2.5      |          |      |
| DFE, AEQ, and EyeQ are<br>not used.                                |                                   |                         |          |          |      |

#### Notes to Table 8:

- (1) Choose this power supply voltage requirement option if you plan to upgrade your design later with any of the listed conditions.
- (2) If the VCCR\_GXB and VCCT\_GXB supplies are set to 1.0 V or 1.05 V, they cannot be shared with the VCC core supply. If the VCCR\_GXB and VCCT\_GXB are set to either 0.90 V or 0.85 V, they can be shared with the VCC core supply.

#### **DC Characteristics**

This section lists the supply current, I/O pin leakage current, input pin capacitance, on-chip termination tolerance, and hot socketing specifications.

#### **Supply Current**

Supply current is the current drawn from the respective power rails used for power budgeting. Use the Excel-based Early Power Estimator (EPE) to get supply current estimates for your design because these currents vary greatly with the resources you use.

For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*.

Electrical Characteristics Page 11

|                      |                                                                        |                                   | Resistance Tolerance |       |                 |        |      |  |
|----------------------|------------------------------------------------------------------------|-----------------------------------|----------------------|-------|-----------------|--------|------|--|
| Symbol               | Description                                                            | Conditions                        | C1                   | C2,I2 | C3, I3,<br>I3YY | C4, I4 | Unit |  |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 1.8 and 1.5 V | ±30                  | ±30   | ±40             | ±40    | %    |  |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 V         | ±35                  | ±35   | ±50             | ±50    | %    |  |
| 100-Ω R <sub>D</sub> | Internal differential termination (100-Ω setting)                      | V <sub>CCPD</sub> = 2.5 V         | ±25                  | ±25   | ±25             | ±25    | %    |  |

Calibration accuracy for the calibrated series and parallel OCTs are applicable at the moment of calibration. When voltage and temperature conditions change after calibration, the tolerance may change.

OCT calibration is automatically performed at power-up for OCT-enabled I/Os. Table 13 lists the OCT variation with temperature and voltage after power-up calibration. Use Table 13 to determine the OCT variation after power-up calibration and Equation 1 to determine the OCT variation without recalibration.

Equation 1. OCT Variation Without Recalibration for Stratix V Devices (1), (2), (3), (4), (5), (6)

$$R_{OCT} = R_{SCAL} \Big( 1 + \langle \frac{dR}{dT} \times \Delta T \rangle \pm \langle \frac{dR}{dV} \times \Delta V \rangle \Big)$$

#### Notes to Equation 1:

- (1) The  $R_{OCT}$  value shows the range of OCT resistance with the variation of temperature and  $V_{CCIO}$ .
- (2) R<sub>SCAL</sub> is the OCT resistance value at power-up.
- (3)  $\Delta T$  is the variation of temperature with respect to the temperature at power-up.
- (4)  $\Delta V$  is the variation of voltage with respect to the  $V_{CCIO}$  at power-up.
- (5) dR/dT is the percentage change of  $R_{SCAL}$  with temperature.
- (6) dR/dV is the percentage change of  $R_{SCAL}$  with voltage.

Table 13 lists the on-chip termination variation after power-up calibration.

Table 13. OCT Variation after Power-Up Calibration for Stratix V Devices (Part 1 of 2) (1)

| Symbol | Description                                      | V <sub>CCIO</sub> (V) | Typical | Unit |
|--------|--------------------------------------------------|-----------------------|---------|------|
|        |                                                  | 3.0                   | 0.0297  |      |
|        | OCT variation with voltage without recalibration | 2.5                   | 0.0344  |      |
| dR/dV  |                                                  | 1.8                   | 0.0499  | %/mV |
|        |                                                  | 1.5                   | 0.0744  | -    |
|        |                                                  | 1.2                   | 0.1241  |      |

Page 14 Electrical Characteristics

Table 18. Single-Ended SSTL, HSTL, and HSUL I/O Reference Voltage Specifications for Stratix V Devices

| I/O Standard            |       | V <sub>CCIO</sub> (V) |       |                             | V <sub>REF</sub> (V)    |                             | V <sub>TT</sub> (V)         |                            |                             |  |
|-------------------------|-------|-----------------------|-------|-----------------------------|-------------------------|-----------------------------|-----------------------------|----------------------------|-----------------------------|--|
| I/O Standard            | Min   | Тур                   | Max   | Min                         | Тур                     | Max                         | Min                         | Тур                        | Мах                         |  |
| SSTL-2<br>Class I, II   | 2.375 | 2.5                   | 2.625 | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | V <sub>REF</sub> – 0.04     | $V_{REF}$                  | V <sub>REF</sub> + 0.04     |  |
| SSTL-18<br>Class I, II  | 1.71  | 1.8                   | 1.89  | 0.833                       | 0.9                     | 0.969                       | V <sub>REF</sub> – 0.04     | V <sub>REF</sub>           | V <sub>REF</sub> + 0.04     |  |
| SSTL-15<br>Class I, II  | 1.425 | 1.5                   | 1.575 | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | 0.49 *<br>V <sub>CCIO</sub> | 0.5 *<br>VCCIO             | 0.51 *<br>V <sub>CCIO</sub> |  |
| SSTL-135<br>Class I, II | 1.283 | 1.35                  | 1.418 | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | 0.49 *<br>V <sub>CCIO</sub> | 0.5 *<br>V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> |  |
| SSTL-125<br>Class I, II | 1.19  | 1.25                  | 1.26  | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | 0.49 *<br>V <sub>CCIO</sub> | 0.5 *<br>VCCIO             | 0.51 *<br>V <sub>CCIO</sub> |  |
| SSTL-12<br>Class I, II  | 1.14  | 1.20                  | 1.26  | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | 0.49 *<br>V <sub>CCIO</sub> | 0.5 *<br>VCCIO             | 0.51 *<br>V <sub>CCIO</sub> |  |
| HSTL-18<br>Class I, II  | 1.71  | 1.8                   | 1.89  | 0.85                        | 0.9                     | 0.95                        | _                           | V <sub>CCIO</sub> /2       | _                           |  |
| HSTL-15<br>Class I, II  | 1.425 | 1.5                   | 1.575 | 0.68                        | 0.75                    | 0.9                         | _                           | V <sub>CCIO</sub> /2       | _                           |  |
| HSTL-12<br>Class I, II  | 1.14  | 1.2                   | 1.26  | 0.47 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.53 *<br>V <sub>CCIO</sub> | _                           | V <sub>CCIO</sub> /2       | _                           |  |
| HSUL-12                 | 1.14  | 1.2                   | 1.3   | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | _                           | _                          | _                           |  |

Table 19. Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications for Stratix V Devices (Part 1 of 2)

| I/O Standard            | V <sub>IL(D(</sub> | V <sub>IL(DC)</sub> (V)  |                          | <sub>C)</sub> (V)       | V <sub>IL(AC)</sub> (V)    | V <sub>IH(AC)</sub> (V)  | V <sub>OL</sub> (V)        | V <sub>OH</sub> (V)        | I (mA)               | l <sub>oh</sub> |
|-------------------------|--------------------|--------------------------|--------------------------|-------------------------|----------------------------|--------------------------|----------------------------|----------------------------|----------------------|-----------------|
| i/U Stanuaru            | Min                | Max                      | Min                      | Max                     | Max                        | Min                      | Max                        | Min                        | I <sub>ol</sub> (mA) | (mA)            |
| SSTL-2<br>Class I       | -0.3               | V <sub>REF</sub> – 0.15  | V <sub>REF</sub> + 0.15  | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> –<br>0.31 | V <sub>REF</sub> + 0.31  | V <sub>TT</sub> –<br>0.608 | V <sub>TT</sub> + 0.608    | 8.1                  | -8.1            |
| SSTL-2<br>Class II      | -0.3               | V <sub>REF</sub> – 0.15  | V <sub>REF</sub> + 0.15  | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> – 0.31    | V <sub>REF</sub> + 0.31  | V <sub>TT</sub> – 0.81     | V <sub>TT</sub> + 0.81     | 16.2                 | -16.2           |
| SSTL-18<br>Class I      | -0.3               | V <sub>REF</sub> – 0.125 | V <sub>REF</sub> + 0.125 | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> – 0.25    | V <sub>REF</sub> + 0.25  | V <sub>TT</sub> – 0.603    | V <sub>TT</sub> + 0.603    | 6.7                  | -6.7            |
| SSTL-18<br>Class II     | -0.3               | V <sub>REF</sub> – 0.125 | V <sub>REF</sub> + 0.125 | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> –<br>0.25 | V <sub>REF</sub> + 0.25  | 0.28                       | V <sub>CCIO</sub> - 0.28   | 13.4                 | -13.4           |
| SSTL-15<br>Class I      | _                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | _                       | V <sub>REF</sub> – 0.175   | V <sub>REF</sub> + 0.175 | 0.2 *<br>V <sub>CCIO</sub> | 0.8 *<br>V <sub>CCIO</sub> | 8                    | -8              |
| SSTL-15<br>Class II     | _                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | _                       | V <sub>REF</sub> – 0.175   | V <sub>REF</sub> + 0.175 | 0.2 *<br>V <sub>CCIO</sub> | 0.8 *<br>V <sub>CCIO</sub> | 16                   | -16             |
| SSTL-135<br>Class I, II | _                  | V <sub>REF</sub> – 0.09  | V <sub>REF</sub> + 0.09  | _                       | V <sub>REF</sub> –<br>0.16 | V <sub>REF</sub> + 0.16  | 0.2 *<br>V <sub>CCIO</sub> | 0.8 *<br>V <sub>CCIO</sub> | _                    | _               |
| SSTL-125<br>Class I, II | _                  | V <sub>REF</sub> – 0.85  | V <sub>REF</sub> + 0.85  | _                       | V <sub>REF</sub> –<br>0.15 | V <sub>REF</sub> + 0.15  | 0.2 *<br>V <sub>CCIO</sub> | 0.8 *<br>V <sub>CCIO</sub> | _                    | _               |
| SSTL-12<br>Class I, II  | _                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | _                       | V <sub>REF</sub> –<br>0.15 | V <sub>REF</sub> + 0.15  | 0.2 *<br>V <sub>CCIO</sub> | 0.8 *<br>V <sub>CCIO</sub> | _                    | _               |

Electrical Characteristics Page 17



You typically use the interactive Excel-based Early Power Estimator before designing the FPGA to get a magnitude estimate of the device power. The Quartus II PowerPlay Power Analyzer provides better quality estimates based on the specifics of the design after you complete place-and-route. The PowerPlay Power Analyzer can apply a combination of user-entered, simulation-derived, and estimated signal activities that, when combined with detailed circuit models, yields very accurate power estimates.

For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*.

Page 18 Switching Characteristics

## **Switching Characteristics**

This section provides performance characteristics of the Stratix V core and periphery blocks.

These characteristics can be designated as Preliminary or Final.

- Preliminary characteristics are created using simulation results, process data, and other known parameters. The title of these tables show the designation as "Preliminary."
- Final numbers are based on actual silicon characterization and testing. The numbers reflect the actual performance of the device under worst-case silicon process, voltage, and junction temperature conditions. There are no designations on finalized tables.

## **Transceiver Performance Specifications**

This section describes transceiver performance specifications.

Table 23 lists the Stratix V GX and GS transceiver specifications.

Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 1 of 7)

| Symbol/                                             | Conditions                                                        | Transceiver Speed<br>Grade 1                                                   |                                                      |     | Transceiver Speed<br>Grade 2 |     |     | Transceiver Speed<br>Grade 3 |     |     | Unit |  |
|-----------------------------------------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------|------------------------------------------------------|-----|------------------------------|-----|-----|------------------------------|-----|-----|------|--|
| Description                                         |                                                                   | Min                                                                            | Тур                                                  | Max | Min                          | Тур | Max | Min                          | Тур | Max |      |  |
| Reference Clock                                     |                                                                   |                                                                                |                                                      |     |                              |     |     |                              |     |     |      |  |
| Supported I/O<br>Standards                          | Dedicated<br>reference<br>clock pin                               | 1.2-V PCML, 1.4-V PCML, 1.5-V PCML, 2.5-V PCML, Differential LVPECL, LVDS, and |                                                      |     |                              |     |     |                              |     |     |      |  |
|                                                     | RX reference clock pin                                            |                                                                                | 1.4-V PCML, 1.5-V PCML, 2.5-V PCML, LVPECL, and LVDS |     |                              |     |     |                              |     |     |      |  |
| Input Reference<br>Clock Frequency<br>(CMU PLL) (8) | _                                                                 | 40                                                                             | _                                                    | 710 | 40                           | _   | 710 | 40                           | _   | 710 | MHz  |  |
| Input Reference<br>Clock Frequency<br>(ATX PLL) (8) | _                                                                 | 100                                                                            | _                                                    | 710 | 100                          | _   | 710 | 100                          | _   | 710 | MHz  |  |
| Rise time                                           | Measure at<br>±60 mV of<br>differential<br>signal <sup>(26)</sup> | _                                                                              | _                                                    | 400 | _                            | _   | 400 | _                            | _   | 400 | ne   |  |
| Fall time                                           | Measure at<br>±60 mV of<br>differential<br>signal <sup>(26)</sup> | _                                                                              | _                                                    | 400 | _                            | _   | 400 | _                            | _   | 400 | ps   |  |
| Duty cycle                                          | _                                                                 | 45                                                                             |                                                      | 55  | 45                           | _   | 55  | 45                           |     | 55  | %    |  |
| Spread-spectrum<br>modulating clock<br>frequency    | PCI Express®<br>(PCIe®)                                           | 30                                                                             | _                                                    | 33  | 30                           | _   | 33  | 30                           | _   | 33  | kHz  |  |

Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 4 of 7)

| Symbol/                                                | Conditions                                                                  | Tra | nsceive<br>Grade | r Speed<br>1 | Trai | nsceive<br>Grade | r Speed<br>2 | Transceiver Speed<br>Grade 3 |                 |     | Unit |
|--------------------------------------------------------|-----------------------------------------------------------------------------|-----|------------------|--------------|------|------------------|--------------|------------------------------|-----------------|-----|------|
| Description                                            |                                                                             | Min | Тур              | Max          | Min  | Тур              | Max          | Min                          | Тур             | Max |      |
|                                                        | 85– $\Omega$ setting                                                        | _   | 85 ±<br>30%      | _            | _    | 85 ± 30%         | _            | _                            | 85 ± 30%        | _   | Ω    |
| Differential on-<br>chip termination<br>resistors (21) | 100–Ω<br>setting                                                            | _   | 100<br>±<br>30%  |              | _    | 100<br>±<br>30%  | _            | _                            | 100<br>±<br>30% | _   | Ω    |
|                                                        | 120–Ω<br>setting                                                            | _   | 120<br>±<br>30%  | _            | _    | 120<br>±<br>30%  | _            | _                            | 120<br>±<br>30% | _   | Ω    |
|                                                        | 150-Ω<br>setting                                                            | _   | 150<br>±<br>30%  | _            | _    | 150<br>±<br>30%  | _            | _                            | 150<br>±<br>30% | _   | Ω    |
| V <sub>ICM</sub><br>(AC and DC                         | V <sub>CCR_GXB</sub> = 0.85 V or 0.9 V full bandwidth                       | _   | 600              | _            | _    | 600              | _            | _                            | 600             | _   | mV   |
|                                                        | V <sub>CCR_GXB</sub> = 0.85 V or 0.9 V half bandwidth                       | _   | 600              | _            | _    | 600              | _            | _                            | 600             | _   | mV   |
| coupled)                                               | $V_{CCR\_GXB} = \\ 1.0 \text{ V/1.05 V} \\ \text{full} \\ \text{bandwidth}$ | _   | 700              | _            | _    | 700              | _            | _                            | 700             | _   | mV   |
|                                                        | V <sub>CCR_GXB</sub> = 1.0 V half bandwidth                                 | _   | 750              | _            | _    | 750              | _            | _                            | 750             | _   | mV   |
| t <sub>LTR</sub> (11)                                  | _                                                                           | _   | _                | 10           | _    | _                | 10           | _                            | _               | 10  | μs   |
| t <sub>LTD</sub> (12)                                  | _                                                                           | 4   | _                |              | 4    |                  |              | 4                            |                 |     | μs   |
| t <sub>LTD_manual</sub> (13)                           | _                                                                           | 4   | _                |              | 4    |                  |              | 4                            |                 |     | μs   |
| t <sub>LTR_LTD_manual</sub> (14)                       |                                                                             | 15  |                  |              | 15   |                  | _            | 15                           | _               |     | μs   |
| Run Length                                             |                                                                             | _   | _                | 200          | _    |                  | 200          | _                            | -               | 200 | UI   |
| Programmable equalization (AC Gain) (10)               | Full<br>bandwidth<br>(6.25 GHz)<br>Half<br>bandwidth<br>(3.125 GHz)         | _   | _                | 16           | _    | _                | 16           | _                            | _               | 16  | dB   |

Table 24 shows the maximum transmitter data rate for the clock network.

Table 24. Clock Network Maximum Data Rate Transmitter Specifications (1)

|                                   |                                  | ATX PLL                  |                                                      |                                  | CMU PLL (2)              | )                       |                                  | fPLL                     |                         |
|-----------------------------------|----------------------------------|--------------------------|------------------------------------------------------|----------------------------------|--------------------------|-------------------------|----------------------------------|--------------------------|-------------------------|
| Clock Network                     | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span                                      | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span         | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span         |
| x1 <sup>(3)</sup>                 | 14.1                             | _                        | 6                                                    | 12.5                             | _                        | 6                       | 3.125                            | _                        | 3                       |
| x6 <sup>(3)</sup>                 | _                                | 14.1                     | 6                                                    | _                                | 12.5                     | 6                       | _                                | 3.125                    | 6                       |
| x6 PLL<br>Feedback <sup>(4)</sup> | _                                | 14.1                     | Side-<br>wide                                        | _                                | 12.5                     | Side-<br>wide           | _                                | _                        | _                       |
| xN (PCIe)                         | _                                | 8.0                      | 8                                                    | _                                | 5.0                      | 8                       | _                                | _                        | _                       |
| xN (Native PHY IP)                | 8.0                              | 8.0                      | Up to 13<br>channels<br>above<br>and<br>below<br>PLL | 7.99                             | 7 00                     | Up to 13 channels above | 3.125                            | 3.125                    | Up to 13 channels above |
|                                   | П                                | 8.01 to<br>9.8304        | Up to 7<br>channels<br>above<br>and<br>below<br>PLL  | · 7.55                           | 7.99                     | and<br>below<br>PLL     | 3.123                            | 3.123                    | and<br>below<br>PLL     |

#### Notes to Table 24:

<sup>(1)</sup> Valid data rates below the maximum specified in this table depend on the reference clock frequency and the PLL counter settings. Check the MegaWizard message during the PHY IP instantiation.

<sup>(2)</sup> ATX PLL is recommended at 8 Gbps and above data rates for improved jitter performance.

<sup>(3)</sup> Channel span is within a transceiver bank.

<sup>(4)</sup> Side-wide channel bonding is allowed up to the maximum supported by the PHY IP.

Page 26 Switching Characteristics

Table 25 shows the approximate maximum data rate using the standard PCS.

Table 25. Stratix V Standard PCS Approximate Maximum Date Rate (1), (3)

| Mada (2)            | Transceiver | PMA Width                                | 20      | 20      | 16      | 16      | 10  | 10  | 8    | 8    |
|---------------------|-------------|------------------------------------------|---------|---------|---------|---------|-----|-----|------|------|
| Mode <sup>(2)</sup> | Speed Grade | PCS/Core Width                           | 40      | 20      | 32      | 16      | 20  | 10  | 16   | 8    |
|                     | 1           | C1, C2, C2L, I2, I2L<br>core speed grade | 12.2    | 11.4    | 9.76    | 9.12    | 6.5 | 5.8 | 5.2  | 4.72 |
|                     | 2           | C1, C2, C2L, I2, I2L core speed grade    | 12.2    | 11.4    | 9.76    | 9.12    | 6.5 | 5.8 | 5.2  | 4.72 |
|                     | 2           | C3, I3, I3L<br>core speed grade          | 9.8     | 9.0     | 7.84    | 7.2     | 5.3 | 4.7 | 4.24 | 3.76 |
| FIFO                |             | C1, C2, C2L, I2, I2L core speed grade    | 8.5     | 8.5     | 8.5     | 8.5     | 6.5 | 5.8 | 5.2  | 4.72 |
|                     | 3           | I3YY<br>core speed grade                 | 10.3125 | 10.3125 | 7.84    | 7.2     | 5.3 | 4.7 | 4.24 | 3.76 |
|                     |             | C3, I3, I3L<br>core speed grade          | 8.5     | 8.5     | 7.84    | 7.2     | 5.3 | 4.7 | 4.24 | 3.76 |
|                     |             | C4, I4<br>core speed grade               | 8.5     | 8.2     | 7.04    | 6.56    | 4.8 | 4.2 | 3.84 | 3.44 |
|                     | 1           | C1, C2, C2L, I2, I2L<br>core speed grade | 12.2    | 11.4    | 9.76    | 9.12    | 6.1 | 5.7 | 4.88 | 4.56 |
|                     | 2           | C1, C2, C2L, I2, I2L<br>core speed grade | 12.2    | 11.4    | 9.76    | 9.12    | 6.1 | 5.7 | 4.88 | 4.56 |
|                     | 2           | C3, I3, I3L<br>core speed grade          | 9.8     | 9.0     | 7.92    | 7.2     | 4.9 | 4.5 | 3.96 | 3.6  |
| Register            |             | C1, C2, C2L, I2, I2L<br>core speed grade | 10.3125 | 10.3125 | 10.3125 | 10.3125 | 6.1 | 5.7 | 4.88 | 4.56 |
|                     | 3           | I3YY<br>core speed grade                 | 10.3125 | 10.3125 | 7.92    | 7.2     | 4.9 | 4.5 | 3.96 | 3.6  |
|                     |             | C3, I3, I3L<br>core speed grade          | 8.5     | 8.5     | 7.92    | 7.2     | 4.9 | 4.5 | 3.96 | 3.6  |
|                     |             | C4, I4<br>core speed grade               | 8.5     | 8.2     | 7.04    | 6.56    | 4.4 | 4.1 | 3.52 | 3.28 |

#### Notes to Table 25:

<sup>(1)</sup> The maximum data rate is in Gbps.

<sup>(2)</sup> The Phase Compensation FIFO can be configured in FIFO mode or register mode. In the FIFO mode, the pointers are not fixed, and the latency can vary. In the register mode the pointers are fixed for low latency.

<sup>(3)</sup> The maximum data rate is also constrained by the transceiver speed grade. Refer to Table 1 for the transceiver speed grade.

Table 28. Transceiver Specifications for Stratix V GT Devices (Part 2 of 5)  $^{(1)}$ 

| Symbol/                                                                                                          | Conditions                                                    | S      | Transceive<br>peed Grade |              |              | Transceive<br>Deed Grade |             | Unit     |
|------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|--------|--------------------------|--------------|--------------|--------------------------|-------------|----------|
| Description                                                                                                      |                                                               | Min    | Тур                      | Max          | Min          | Тур                      | Max         | 1        |
|                                                                                                                  | 100 Hz                                                        | _      | _                        | -70          | _            | _                        | -70         |          |
| Transmitter REFCLK                                                                                               | 1 kHz                                                         | _      | _                        | -90          |              | _                        | -90         |          |
| Phase Noise (622                                                                                                 | 10 kHz                                                        | _      | _                        | -100         | _            | _                        | -100        | dBc/Hz   |
| MHz) <sup>(18)</sup>                                                                                             | 100 kHz                                                       | _      | _                        | -110         | _            | _                        | -110        |          |
|                                                                                                                  | ≥1 MHz                                                        |        | _                        | -120         | _            |                          | -120        | 1        |
| Transmitter REFCLK<br>Phase Jitter (100<br>MHz) <sup>(15)</sup>                                                  | 10 kHz to<br>1.5 MHz<br>(PCle)                                | _      | _                        | 3            | _            | _                        | 3           | ps (rms) |
| RREF (17)                                                                                                        | _                                                             | _      | 1800<br>± 1%             | _            | _            | 1800<br>± 1%             | _           | Ω        |
| Transceiver Clocks                                                                                               |                                                               |        |                          |              |              |                          |             |          |
| fixedclk clock<br>frequency                                                                                      | PCIe<br>Receiver<br>Detect                                    | _      | 100 or<br>125            | _            | _            | 100 or<br>125            | _           | MHz      |
| Reconfiguration clock<br>(mgmt_clk_clk)<br>frequency                                                             |                                                               | 100    | _                        | 125          | 100          |                          | 125         | MHz      |
| Receiver                                                                                                         |                                                               |        |                          |              |              |                          |             |          |
| Supported I/O<br>Standards                                                                                       | _                                                             |        | 1.4-V PCML               | , 1.5-V PCML | _, 2.5-V PCI | ML, LVPEC                | L, and LVDS | 6        |
| Data rate<br>(Standard PCS) (21)                                                                                 | GX channels                                                   | 600    | _                        | 8500         | 600          | _                        | 8500        | Mbps     |
| Data rate<br>(10G PCS) (21)                                                                                      | GX channels                                                   | 600    | _                        | 12,500       | 600          | _                        | 12,500      | Mbps     |
| Data rate                                                                                                        | GT channels                                                   | 19,600 | _                        | 28,050       | 19,600       | _                        | 25,780      | Mbps     |
| Absolute V <sub>MAX</sub> for a receiver pin <sup>(3)</sup>                                                      | GT channels                                                   | _      | _                        | 1.2          |              | _                        | 1.2         | V        |
| Absolute V <sub>MIN</sub> for a receiver pin                                                                     | GT channels                                                   | -0.4   | _                        | _            | -0.4         | _                        | _           | V        |
| Maximum peak-to-peak                                                                                             | GT channels                                                   |        | _                        | 1.6          | _            |                          | 1.6         | V        |
| differential input<br>voltage V <sub>ID</sub> (diff p-p)<br>before device<br>configuration <sup>(20)</sup>       | GX channels                                                   |        |                          |              | (8)          |                          |             |          |
|                                                                                                                  | GT channels                                                   |        |                          |              |              |                          |             |          |
| Maximum peak-to-peak differential input voltage V <sub>ID</sub> (diff p-p) after device configuration (16), (20) | $V_{CCR\_GTB} = 1.05 \text{ V} $ $(V_{ICM} = 0.65 \text{ V})$ | _      | _                        | 2.2          | _            | _                        | 2.2         | V        |
| Johnguration 7, 17                                                                                               | GX channels                                                   |        |                          |              | (8)          |                          | •           | •        |
| Minimum differential                                                                                             | GT channels                                                   | 200    | _                        | _            | 200          |                          | _           | mV       |
| eye opening at receiver serial input pins <sup>(4)</sup> , <sup>(20)</sup>                                       | GX channels                                                   |        |                          |              | (8)          |                          |             |          |

Table 29 shows the  $\ensuremath{V_{\text{OD}}}$  settings for the GT channel.

Table 29. Typical  $\text{V}_{\text{0D}}$  Setting for GT Channel, TX Termination = 100  $\Omega$ 

| Symbol                                                                  | V <sub>op</sub> Setting | V <sub>op</sub> Value (mV) |
|-------------------------------------------------------------------------|-------------------------|----------------------------|
|                                                                         | 0                       | 0                          |
|                                                                         | 1                       | 200                        |
| V differential peak to peak tunical (1)                                 | 2                       | 400                        |
| <b>V</b> <sub>OD</sub> differential peak to peak typical <sup>(1)</sup> | 3                       | 600                        |
|                                                                         | 4                       | 800                        |
|                                                                         | 5                       | 1000                       |

#### Note:

(1) Refer to Figure 4.

Page 36 Switching Characteristics

Figure 4 shows the differential transmitter output waveform.

Figure 4. Differential Transmitter/Receiver Output/Input Waveform



Figure 5 shows the Stratix V AC gain curves for GT channels.

Figure 5. AC Gain Curves for GT Channels

Figure 6 shows the Stratix V DC gain curves for GT channels.

#### Figure 6. DC Gain Curves for GT Channels

#### **Transceiver Characterization**

This section summarizes the Stratix V transceiver characterization results for compliance with the following protocols:

- Interlaken
- 40G (XLAUI)/100G (CAUI)
- 10GBase-KR
- QSGMII
- XAUI
- SFI
- Gigabit Ethernet (Gbe / GIGE)
- SPAUI
- Serial Rapid IO (SRIO)
- CPRI
- OBSAI
- Hyper Transport (HT)
- SATA
- SAS
- CEI

Page 46 Switching Characteristics

Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 3 of 4)

|                                       |                                                                                           |     | C1  |      | C2, | C2L, I | 2, I2L | C3, | 13, I3L | ., I3YY | C4,14 |     |      |      |
|---------------------------------------|-------------------------------------------------------------------------------------------|-----|-----|------|-----|--------|--------|-----|---------|---------|-------|-----|------|------|
| Symbol                                | Conditions                                                                                | Min | Тур | Max  | Min | Тур    | Max    | Min | Тур     | Max     | Min   | Тур | Max  | Unit |
| t <sub>DUTY</sub>                     | Transmitter output clock duty cycle for both True and Emulated Differential I/O Standards | 45  | 50  | 55   | 45  | 50     | 55     | 45  | 50      | 55      | 45    | 50  | 55   | %    |
|                                       | True Differential<br>I/O Standards                                                        | _   | _   | 160  | _   | _      | 160    | _   | _       | 200     | _     | _   | 200  | ps   |
| t <sub>RISE</sub> & t <sub>FALL</sub> | Emulated Differential I/O Standards with three external output resistor networks          | _   |     | 250  | _   | _      | 250    | _   |         | 250     | _     |     | 300  | ps   |
|                                       | True Differential<br>I/O Standards                                                        | _   | _   | 150  | _   |        | 150    |     | _       | 150     |       | _   | 150  | ps   |
| TCCS                                  | Emulated<br>Differential I/O<br>Standards                                                 | _   | _   | 300  | _   | _      | 300    | _   |         | 300     | _     |     | 300  | ps   |
| Receiver                              |                                                                                           |     |     |      |     |        |        |     |         |         |       |     |      |      |
|                                       | SERDES factor J<br>= 3 to 10 (11), (12),<br>(13), (14), (15), (16)                        | 150 | _   | 1434 | 150 | _      | 1434   | 150 | _       | 1250    | 150   | _   | 1050 | Mbps |
| True<br>Differential<br>I/O Standards | SERDES factor J ≥ 4  LVDS RX with DPA (12), (14), (15), (16)                              | 150 | _   | 1600 | 150 | _      | 1600   | 150 | _       | 1600    | 150   | _   | 1250 | Mbps |
| - f <sub>HSDRDPA</sub><br>(data rate) | SERDES factor J<br>= 2,<br>uses DDR<br>Registers                                          | (6) | _   | (7)  | (6) | _      | (7)    | (6) |         | (7)     | (6)   |     | (7)  | Mbps |
|                                       | SERDES factor J<br>= 1,<br>uses SDR<br>Register                                           | (6) | _   | (7)  | (6) | _      | (7)    | (6) |         | (7)     | (6)   | _   | (7)  | Mbps |

Table 38. LVDS Soft-CDR/DPA Sinusoidal Jitter Mask Values for a Data Rate  $\geq$  1.25 Gbps

| Jitter F | Sinusoidal Jitter (UI) |        |
|----------|------------------------|--------|
| F1       | 10,000                 | 25.000 |
| F2       | 17,565                 | 25.000 |
| F3       | 1,493,000              | 0.350  |
| F4       | 50,000,000             | 0.350  |

Figure 9 shows the **LVDS** soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate < 1.25 Gbps.

Figure 9. LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification for a Data Rate < 1.25 Gbps



### DLL Range, DQS Logic Block, and Memory Output Clock Jitter Specifications

Table 39 lists the DLL range specification for Stratix V devices. The DLL is always in 8-tap mode in Stratix V devices.

Table 39. DLL Range Specifications for Stratix V Devices (1)

| C1      | C2, C2L, I2, I2L | C3, I3, I3L, I3YY | C4,I4   | Unit |
|---------|------------------|-------------------|---------|------|
| 300-933 | 300-933          | 300-890           | 300-890 | MHz  |

#### Note to Table 39:

(1) Stratix V devices support memory interface frequencies lower than 300 MHz, although the reference clock that feeds the DLL must be at least 300 MHz. To support interfaces below 300 MHz, multiply the reference clock feeding the DLL to ensure the frequency is within the supported range of the DLL.

Table 40 lists the DQS phase offset delay per stage for Stratix V devices.

Table 40. DQS Phase Offset Delay Per Setting for Stratix V Devices (1), (2) (Part 1 of 2)

| Speed Grade      | Min | Max | Unit |
|------------------|-----|-----|------|
| C1               | 8   | 14  | ps   |
| C2, C2L, I2, I2L | 8   | 14  | ps   |
| C3,I3, I3L, I3YY | 8   | 15  | ps   |

Page 54 Configuration Specification

Table 47. Uncompressed .rbf Sizes for Stratix V Devices

| Family          | Device | Package | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) (4), (5) |  |
|-----------------|--------|---------|--------------------------------|---------------------------------|--|
| Stratix V E (1) | 5SEE9  | _       | 342,742,976                    | 700,888                         |  |
| Stratix V L 17  | 5SEEB  | _       | 342,742,976                    | 700,888                         |  |

#### Notes to Table 47:

- (1) Stratix V E devices do not have PCI Express® (PCIe®) hard IP. Stratix V E devices do not support the CvP configuration scheme.
- (2) 36-transceiver devices.
- (3) 24-transceiver devices.
- (4) File size for the periphery image.
- (5) The IOCSR .rbf size is specifically for the CvP feature.

Use the data in Table 47 to estimate the file size before design compilation. Different configuration file formats, such as a hexadecimal (.hex) or tabular text file (.ttf) format, have different file sizes. For the different types of configuration file and file sizes, refer to the Quartus II software. However, for a specific version of the Quartus II software, any design targeted for the same device has the same uncompressed configuration file size. If you are using compression, the file size can vary after each compilation because the compression ratio depends on your design.

For more information about setting device configuration options, refer to *Configuration, Design Security, and Remote System Upgrades in Stratix V Devices.* For creating configuration files, refer to the *Quartus II Help*.

Table 48 lists the minimum configuration time estimates for Stratix V devices.

Table 48. Minimum Configuration Time Estimation for Stratix V Devices

|         | Banker         |       | Active Serial (1) | )                      | Fast Passive Parallel <sup>(2)</sup> |            |                        |  |  |
|---------|----------------|-------|-------------------|------------------------|--------------------------------------|------------|------------------------|--|--|
| Variant | Member<br>Code | Width | DCLK (MHz)        | Min Config<br>Time (s) | Width                                | DCLK (MHz) | Min Config<br>Time (s) |  |  |
|         | ۸2             | 4     | 100               | 0.534                  | 32                                   | 100        | 0.067                  |  |  |
|         | A3             | 4     | 100               | 0.344                  | 32                                   | 100        | 0.043                  |  |  |
|         | A4             | 4     | 100               | 0.534                  | 32                                   | 100        | 0.067                  |  |  |
|         | A5             | 4     | 100               | 0.675                  | 32                                   | 100        | 0.084                  |  |  |
|         | A7             | 4     | 100               | 0.675                  | 32                                   | 100        | 0.084                  |  |  |
| GX      | A9             | 4     | 100               | 0.857                  | 32                                   | 100        | 0.107                  |  |  |
|         | AB             | 4     | 100               | 0.857                  | 32                                   | 100        | 0.107                  |  |  |
|         | B5             | 4     | 100               | 0.676                  | 32                                   | 100        | 0.085                  |  |  |
|         | B6             | 4     | 100               | 0.676                  | 32                                   | 100        | 0.085                  |  |  |
|         | В9             | 4     | 100               | 0.857                  | 32                                   | 100        | 0.107                  |  |  |
|         | BB             | 4     | 100               | 0.857                  | 32                                   | 100        | 0.107                  |  |  |
| GT      | C5             | 4     | 100               | 0.675                  | 32                                   | 100        | 0.084                  |  |  |
| G1      | C7             | 4     | 100               | 0.675                  | 32                                   | 100        | 0.084                  |  |  |

Glossary Page 65

Table 58. IOE Programmable Delay for Stratix V Devices (Part 2 of 2)

| Parameter | Available | Min        | Fast       | Model      |       |       | Slow Model |       |       |             |       |      |
|-----------|-----------|------------|------------|------------|-------|-------|------------|-------|-------|-------------|-------|------|
| (1)       | Settings  | Offset (2) | Industrial | Commercial | C1    | C2    | C3         | C4    | 12    | 13,<br>13YY | 14    | Unit |
| D3        | 8         | 0          | 1.587      | 1.699      | 2.793 | 2.793 | 2.992      | 3.192 | 2.811 | 3.047       | 3.257 | ns   |
| D4        | 64        | 0          | 0.464      | 0.492      | 0.838 | 0.838 | 0.924      | 1.011 | 0.843 | 0.920       | 1.006 | ns   |
| D5        | 64        | 0          | 0.464      | 0.493      | 0.838 | 0.838 | 0.924      | 1.011 | 0.844 | 0.921       | 1.006 | ns   |
| D6        | 32        | 0          | 0.229      | 0.244      | 0.415 | 0.415 | 0.458      | 0.503 | 0.418 | 0.456       | 0.499 | ns   |

#### Notes to Table 58:

- (1) You can set this value in the Quartus II software by selecting D1, D2, D3, D5, and D6 in the Assignment Name column of Assignment Editor.
- (2) Minimum offset does not include the intrinsic delay.

## **Programmable Output Buffer Delay**

Table 59 lists the delay chain settings that control the rising and falling edge delays of the output buffer. The default delay is 0 ps.

Table 59. Programmable Output Buffer Delay for Stratix V Devices (1)

| Symbol              | Parameter                  | Typical     | Unit |
|---------------------|----------------------------|-------------|------|
|                     |                            | 0 (default) | ps   |
| D                   | Rising and/or falling edge | 25          | ps   |
| D <sub>OUTBUF</sub> | delay                      | 50          | ps   |
|                     |                            | 75          | ps   |

#### Note to Table 59:

## **Glossary**

Table 60 lists the glossary for this chapter.

Table 60. Glossary (Part 1 of 4)

| Letter               | Subject            | Definitions                                                                                                   |  |  |  |  |
|----------------------|--------------------|---------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Α                    |                    |                                                                                                               |  |  |  |  |
| В                    | _                  | _                                                                                                             |  |  |  |  |
| С                    |                    |                                                                                                               |  |  |  |  |
| D                    | _                  | _                                                                                                             |  |  |  |  |
| E                    | _                  |                                                                                                               |  |  |  |  |
|                      | f <sub>HSCLK</sub> | Left and right PLL input clock frequency.                                                                     |  |  |  |  |
| F                    | f <sub>HSDR</sub>  | High-speed I/O block—Maximum and minimum <b>LVDS</b> data transfer rate (f <sub>HSDR</sub> = 1/TUI), non-DPA. |  |  |  |  |
| f <sub>HSDRDPA</sub> |                    | High-speed I/O block—Maximum and minimum <b>LVDS</b> data transfer rate (f <sub>HSDRDPA</sub> = 1/TUI), DPA.  |  |  |  |  |

<sup>(1)</sup> You can set the programmable output buffer delay in the Quartus II software by setting the Output Buffer Delay Control assignment to either positive, negative, or both edges, with the specific values stated here (in ps) for the Output Buffer Delay assignment.

Document Revision History Page 69

# **Document Revision History**

Table 61 lists the revision history for this chapter.

Table 61. Document Revision History (Part 1 of 3)

| Date          | Version | Changes                                                                                                                                                                         |
|---------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| June 2018     | 3.9     | ■ Added the "Stratix V Device Overshoot Duration" figure.                                                                                                                       |
| April 2017    | 3.8     | ■ Added a footnote to the "High-Speed I/O Specifications for Stratix V Devices" table.                                                                                          |
|               |         | ■ Changed the minimum value for t <sub>CD2UMC</sub> in the "PS Timing Parameters for Stratix V Devices" table.                                                                  |
|               |         | ■ Changed the condition for 100-Ω R <sub>D</sub> in the "OCT Without Calibration Resistance Tolerance Specifications for Stratix V Devices" table.                              |
|               |         | ■ Changed the minimum value for t <sub>CD2UMC</sub> in the "AS Timing Parameters for AS '1 and AS '4 Configurations in Stratix V Devices" table                                 |
|               |         | ■ Changed the minimum value for t <sub>CD2UMC</sub> in the "FPP Timing Parameters for Stratix V Devices When the DCLK-to-DATA[] Ratio is >1" table.                             |
|               |         | ■ Changed the minimum value for t <sub>CD2UMC</sub> in the "FPP Timing Parameters for Stratix V Devices When the DCLK-to-DATA[] Ratio is >1" table.                             |
|               |         | ■ Changed the minimum number of clock cycles value in the "Initialization Clock Source Option and the Maximum Frequency" table.                                                 |
| June 2016     | 3.7     | ■ Added the V <sub>ID</sub> minimum specification for LVPECL in the "Differential I/O Standard Specifications for Stratix V Devices" table                                      |
|               |         | ■ Added the I <sub>OUT</sub> specification to the "Absolute Maximum Ratings for Stratix V Devices" table.                                                                       |
| December 2015 | 3.6     | ■ Added a footnote to the "High-Speed I/O Specifications for Stratix V Devices" table.                                                                                          |
| December 2015 | 3.5     | ■ Changed the transmitter, receiver, and ATX PLL data rate specifications in the "Transceiver Specifications for Stratix V GX and GS Devices" table.                            |
|               |         | ■ Changed the configuration .rbf sizes in the "Uncompressed .rbf Sizes for Stratix V Devices" table.                                                                            |
|               | 3.4     | ■ Changed the data rate specification for transceiver speed grade 3 in the following tables:                                                                                    |
| July 2015     |         | <ul><li>"Transceiver Specifications for Stratix V GX and GS Devices"</li></ul>                                                                                                  |
|               |         | ■ "Stratix V Standard PCS Approximate Maximum Date Rate"                                                                                                                        |
|               |         | ■ "Stratix V 10G PCS Approximate Maximum Data Rate"                                                                                                                             |
|               |         | ■ Changed the conditions for reference clock rise and fall time, and added a note to the "Transceiver Specifications for Stratix V GX and GS Devices" table.                    |
|               |         | ■ Added a note to the "Minimum differential eye opening at receiver serial input pins" specification in the "Transceiver Specifications for Stratix V GX and GS Devices" table. |
|               |         | ■ Changed the t <sub>CO</sub> maximum value in the "AS Timing Parameters for AS '1 and AS '4 Configurations in Stratix V Devices" table.                                        |
|               |         | ■ Removed the CDR ppm tolerance specification from the "Transceiver Specifications for Stratix V GX and GS Devices" table.                                                      |

Page 70 Document Revision History

Table 61. Document Revision History (Part 2 of 3)

| Date          | Version | Changes                                                                                                                                                                                                                       |
|---------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| November 2014 |         | ■ Added the I3YY speed grade and changed the data rates for the GX channel in Table 1.                                                                                                                                        |
|               |         | ■ Added the I3YY speed grade to the V <sub>CC</sub> description in Table 6.                                                                                                                                                   |
|               | 3.3     | ■ Added the I3YY speed grade to V <sub>CCHIP_L</sub> , V <sub>CCHIP_R</sub> , V <sub>CCHSSI_L</sub> , and V <sub>CCHSSI_R</sub> descriptions in Table 7.                                                                      |
|               |         | ■ Added 240-Ω to Table 11.                                                                                                                                                                                                    |
|               |         | ■ Changed CDR PPM tolerance in Table 23.                                                                                                                                                                                      |
|               |         | ■ Added additional max data rate for fPLL in Table 23.                                                                                                                                                                        |
|               |         | ■ Added the I3YY speed grade and changed the data rates for transceiver speed grade 3 in Table 25.                                                                                                                            |
|               |         | ■ Added the I3YY speed grade and changed the data rates for transceiver speed grade 3 in Table 26.                                                                                                                            |
|               |         | ■ Changed CDR PPM tolerance in Table 28.                                                                                                                                                                                      |
|               |         | ■ Added additional max data rate for fPLL in Table 28.                                                                                                                                                                        |
|               |         | ■ Changed the mode descriptions for MLAB and M20K in Table 33.                                                                                                                                                                |
|               |         | ■ Changed the Max value of f <sub>HSCLK_OUT</sub> for the C2, C2L, I2, I2L speed grades in Table 36.                                                                                                                          |
|               |         | ■ Changed the frequency ranges for C1 and C2 in Table 39.                                                                                                                                                                     |
|               |         | ■ Changed the .rbf file sizes for 5SGSD6 and 5SGSD8 in Table 47.                                                                                                                                                              |
|               |         | ■ Added note about nSTATUS to Table 50, Table 51, Table 54.                                                                                                                                                                   |
|               |         | ■ Changed the available settings in Table 58.                                                                                                                                                                                 |
|               |         | ■ Changed the note in "Periphery Performance".                                                                                                                                                                                |
|               |         | ■ Updated the "I/O Standard Specifications" section.                                                                                                                                                                          |
|               |         | ■ Updated the "Raw Binary File Size" section.                                                                                                                                                                                 |
|               |         | ■ Updated the receiver voltage input range in Table 22.                                                                                                                                                                       |
|               |         | ■ Updated the max frequency for the LVDS clock network in Table 36.                                                                                                                                                           |
|               |         | ■ Updated the DCLK note to Figure 11.                                                                                                                                                                                         |
|               |         | ■ Updated Table 23 VO <sub>CM</sub> (DC Coupled) condition.                                                                                                                                                                   |
|               |         | ■ Updated Table 6 and Table 7.                                                                                                                                                                                                |
|               |         | ■ Added the DCLK specification to Table 55.                                                                                                                                                                                   |
|               |         | ■ Updated the notes for Table 47.                                                                                                                                                                                             |
|               |         | ■ Updated the list of parameters for Table 56.                                                                                                                                                                                |
| November 2013 | 3.2     | ■ Updated Table 28                                                                                                                                                                                                            |
| November 2013 | 3.1     | ■ Updated Table 33                                                                                                                                                                                                            |
| November 2013 | 3.0     | ■ Updated Table 23 and Table 28                                                                                                                                                                                               |
| October 2013  | 2.9     | ■ Updated the "Transceiver Characterization" section                                                                                                                                                                          |
| October 2013  | 2.8     | ■ Updated Table 3, Table 12, Table 14, Table 19, Table 20, Table 23, Table 24, Table 28, Table 30, Table 31, Table 32, Table 33, Table 36, Table 39, Table 40, Table 41, Table 42, Table 47, Table 53, Table 58, and Table 59 |
|               |         | ■ Added Figure 1 and Figure 3                                                                                                                                                                                                 |
|               |         | ■ Added the "Transceiver Characterization" section                                                                                                                                                                            |
|               |         | ■ Removed all "Preliminary" designations.                                                                                                                                                                                     |

Document Revision History Page 71

Table 61. Document Revision History (Part 3 of 3)

| Date           | Version | Changes                                                                                                                                                                                                           |
|----------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| May 2013       |         | ■ Updated Table 2, Table 6, Table 7, Table 20, Table 23, Table 27, Table 47, Table 60                                                                                                                             |
|                | 2.7     | ■ Added Table 24, Table 48                                                                                                                                                                                        |
|                |         | ■ Updated Figure 9, Figure 10, Figure 11, Figure 12                                                                                                                                                               |
| February 2013  | 2.6     | ■ Updated Table 7, Table 9, Table 20, Table 23, Table 27, Table 30, Table 31, Table 35, Table 46                                                                                                                  |
|                |         | ■ Updated "Maximum Allowed Overshoot and Undershoot Voltage"                                                                                                                                                      |
|                | 2.5     | ■ Updated Table 3, Table 6, Table 7, Table 8, Table 23, Table 24, Table 25, Table 27, Table 30, Table 32, Table 35                                                                                                |
|                |         | ■ Added Table 33                                                                                                                                                                                                  |
|                |         | ■ Added "Fast Passive Parallel Configuration Timing"                                                                                                                                                              |
| D              |         | ■ Added "Active Serial Configuration Timing"                                                                                                                                                                      |
| December 2012  |         | ■ Added "Passive Serial Configuration Timing"                                                                                                                                                                     |
|                |         | ■ Added "Remote System Upgrades"                                                                                                                                                                                  |
|                |         | ■ Added "User Watchdog Internal Circuitry Timing Specification"                                                                                                                                                   |
|                |         | ■ Added "Initialization"                                                                                                                                                                                          |
|                |         | ■ Added "Raw Binary File Size"                                                                                                                                                                                    |
|                | 2.4     | ■ Added Figure 1, Figure 2, and Figure 3.                                                                                                                                                                         |
| June 2012      |         | ■ Updated Table 1, Table 2, Table 3, Table 6, Table 11, Table 22, Table 23, Table 27, Table 29, Table 30, Table 31, Table 32, Table 35, Table 38, Table 39, Table 40, Table 41, Table 43, Table 56, and Table 59. |
|                |         | <ul><li>Various edits throughout to fix bugs.</li></ul>                                                                                                                                                           |
|                |         | ■ Changed title of document to Stratix V Device Datasheet.                                                                                                                                                        |
|                |         | ■ Removed document from the Stratix V handbook and made it a separate document.                                                                                                                                   |
| February 2012  | 2.3     | ■ Updated Table 1–22, Table 1–29, Table 1–31, and Table 1–31.                                                                                                                                                     |
| December 2011  | 2.2     | ■ Added Table 2–31.                                                                                                                                                                                               |
| December 2011  |         | ■ Updated Table 2–28 and Table 2–34.                                                                                                                                                                              |
| Navarahar 0044 | 2.1     | ■ Added Table 2–2 and Table 2–21 and updated Table 2–5 with information about Stratix V GT devices.                                                                                                               |
| November 2011  |         | ■ Updated Table 2–11, Table 2–13, Table 2–20, and Table 2–25.                                                                                                                                                     |
|                |         | ■ Various edits throughout to fix SPRs.                                                                                                                                                                           |
|                | 2.0     | ■ Updated Table 2–4, Table 2–18, Table 2–19, Table 2–21, Table 2–22, Table 2–23, and Table 2–24.                                                                                                                  |
| May 2011       |         | ■ Updated the "DQ Logic Block and Memory Output Clock Jitter Specifications" title.                                                                                                                               |
|                |         | ■ Chapter moved to Volume 1.                                                                                                                                                                                      |
|                |         | ■ Minor text edits.                                                                                                                                                                                               |
| December 2010  | 1.1     | ■ Updated Table 1–2, Table 1–4, Table 1–19, and Table 1–23.                                                                                                                                                       |
|                |         | Converted chapter to the new template.                                                                                                                                                                            |
|                |         | ■ Minor text edits.                                                                                                                                                                                               |
| July 2010      | 1.0     | Initial release.                                                                                                                                                                                                  |