Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 359200 | | Number of Logic Elements/Cells | 952000 | | Total RAM Bits | 53248000 | | Number of I/O | 696 | | Number of Gates | - | | Voltage - Supply | 0.82V ~ 0.88V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 1517-BBGA, FCBGA | | Supplier Device Package | 1517-HBGA (45x45) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/5sgxmabk3h40i3ln | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Page 4 Electrical Characteristics Table 5 lists the maximum allowed input overshoot voltage and the duration of the overshoot voltage as a percentage of device lifetime. The maximum allowed overshoot duration is specified as a percentage of high time over the lifetime of the device. A DC signal is equivalent to 100% of the duty cycle. For example, a signal that overshoots to 3.95 V can be at 3.95 V for only ~21% over the lifetime of the device; for a device lifetime of 10 years, the overshoot duration amounts to ~2 years. **Table 5. Maximum Allowed Overshoot During Transitions** | Symbol | Description | Condition (V) | Overshoot Duration as %<br>@ T <sub>J</sub> = 100°C | Unit | |---------|------------------|---------------|-----------------------------------------------------|------| | | | 3.8 | 100 | % | | | | 3.85 | 64 | % | | | | 3.9 | 36 | % | | | | 3.95 | 21 | % | | Vi (AC) | AC input voltage | 4 | 12 | % | | | | 4.05 | 7 | % | | | | 4.1 | 4 | % | | | | 4.15 | 2 | % | | | | 4.2 | 1 | % | Figure 1. Stratix V Device Overshoot Duration Electrical Characteristics Page 5 ### **Recommended Operating Conditions** This section lists the functional operating limits for the AC and DC parameters for Stratix V devices. Table 6 lists the steady-state voltage and current values expected from Stratix V devices. Power supply ramps must all be strictly monotonic, without plateaus. Table 6. Recommended Operating Conditions for Stratix V Devices (Part 1 of 2) | Symbol | Description | Condition | Min <sup>(4)</sup> | Тур | Max <sup>(4)</sup> | Unit | |----------------------------------|--------------------------------------------------------------------------------------------------------|------------|--------------------|------|--------------------|------| | | Core voltage and periphery circuitry power supply (C1, C2, I2, and I3YY speed grades) | _ | 0.87 | 0.9 | 0.93 | V | | V <sub>CC</sub> | Core voltage and periphery circuitry power supply (C2L, C3, C4, I2L, I3, I3L, and I4 speed grades) (3) | _ | 0.82 | 0.85 | 0.88 | V | | V <sub>CCPT</sub> | Power supply for programmable power technology | _ | 1.45 | 1.50 | 1.55 | V | | V <sub>CC_AUX</sub> | Auxiliary supply for the programmable power technology | _ | 2.375 | 2.5 | 2.625 | V | | V (1) | I/O pre-driver (3.0 V) power supply | | 2.85 | 3.0 | 3.15 | V | | V <sub>CCPD</sub> <sup>(1)</sup> | I/O pre-driver (2.5 V) power supply | | 2.375 | 2.5 | 2.625 | V | | | I/O buffers (3.0 V) power supply | _ | 2.85 | 3.0 | 3.15 | ٧ | | | I/O buffers (2.5 V) power supply | _ | 2.375 | 2.5 | 2.625 | V | | | I/O buffers (1.8 V) power supply | _ | 1.71 | 1.8 | 1.89 | ٧ | | $V_{CCIO}$ | I/O buffers (1.5 V) power supply | _ | 1.425 | 1.5 | 1.575 | V | | | I/O buffers (1.35 V) power supply | | 1.283 | 1.35 | 1.45 | V | | | I/O buffers (1.25 V) power supply | | 1.19 | 1.25 | 1.31 | V | | | I/O buffers (1.2 V) power supply | _ | 1.14 | 1.2 | 1.26 | V | | | Configuration pins (3.0 V) power supply | | 2.85 | 3.0 | 3.15 | V | | $V_{CCPGM}$ | Configuration pins (2.5 V) power supply | _ | 2.375 | 2.5 | 2.625 | V | | | Configuration pins (1.8 V) power supply | _ | 1.71 | 1.8 | 1.89 | V | | V <sub>CCA_FPLL</sub> | PLL analog voltage regulator power supply | | 2.375 | 2.5 | 2.625 | V | | V <sub>CCD_FPLL</sub> | PLL digital voltage regulator power supply | | 1.45 | 1.5 | 1.55 | V | | V <sub>CCBAT</sub> (2) | Battery back-up power supply (For design security volatile key register) | _ | 1.2 | _ | 3.0 | V | | V <sub>I</sub> | DC input voltage | _ | -0.5 | _ | 3.6 | V | | V <sub>0</sub> | Output voltage | _ | 0 | _ | V <sub>CCIO</sub> | V | | т. | Operating junction temperature | Commercial | 0 | _ | 85 | °C | | T <sub>J</sub> | Operating junction temperature | Industrial | -40 | _ | 100 | °C | Page 6 Electrical Characteristics Table 6. Recommended Operating Conditions for Stratix V Devices (Part 2 of 2) | Symbol | Description | Condition | Min <sup>(4)</sup> | Тур | Max <sup>(4)</sup> | Unit | |-------------------|-------------------------|--------------|--------------------|-----|--------------------|------| | t <sub>RAMP</sub> | Power supply ramp time | Standard POR | 200 μs | _ | 100 ms | _ | | | Fower supply rainp line | Fast POR | 200 μs | _ | 4 ms | _ | #### Notes to Table 6: - (1) $V_{CCPD}$ must be 2.5 V when $V_{CCIO}$ is 2.5, 1.8, 1.5, 1.35, 1.25 or 1.2 V. $V_{CCPD}$ must be 3.0 V when $V_{CCIO}$ is 3.0 V. - (2) If you do not use the design security feature in Stratix V devices, connect V<sub>CCBAT</sub> to a 1.2- to 3.0-V power supply. Stratix V power-on-reset (POR) circuitry monitors V<sub>CCBAT</sub>. Stratix V devices will not exit POR if V<sub>CCBAT</sub> stays at logic low. - (3) C2L and I2L can also be run at 0.90 V for legacy boards that were designed for the C2 and I2 speed grades. - (4) The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements. Table 7 lists the transceiver power supply recommended operating conditions for Stratix V GX, GS, and GT devices. Table 7. Recommended Transceiver Power Supply Operating Conditions for Stratix V GX, GS, and GT Devices (Part 1 of 2) | Symbol | Description | Devices | Minimum <sup>(4)</sup> | Typical | Maximum <sup>(4)</sup> | Unit | |------------------------|-----------------------------------------------------------------------------------------------|------------|------------------------|---------|------------------------|------| | V <sub>CCA_GXBL</sub> | Transceiver channel PLL power supply (left | GX, GS, GT | 2.85 | 3.0 | 3.15 | V | | (1), (3) | side) | ७४, ७७, ७१ | 2.375 | 2.5 | 2.625 | V | | V <sub>CCA_GXBR</sub> | Transceiver channel PLL power supply (right | GX, GS | 2.85 | 3.0 | 3.15 | V | | $(1), (\overline{3})$ | side) | রম, রহ | 2.375 | 2.5 | 2.625 | V | | V <sub>CCA_GTBR</sub> | Transceiver channel PLL power supply (right side) | GT | 2.85 | 3.0 | 3.15 | V | | | Transceiver hard IP power supply (left side; C1, C2, I2, and I3YY speed grades) | GX, GS, GT | 0.87 | 0.9 | 0.93 | V | | V <sub>CCHIP_L</sub> | Transceiver hard IP power supply (left side; C2L, C3, C4, I2L, I3, I3L, and I4 speed grades) | GX, GS, GT | 0.82 | 0.85 | 0.88 | V | | V <sub>CCHIP_R</sub> | Transceiver hard IP power supply (right side; C1, C2, I2, and I3YY speed grades) | GX, GS, GT | 0.87 | 0.9 | 0.93 | V | | | Transceiver hard IP power supply (right side; C2L, C3, C4, I2L, I3, I3L, and I4 speed grades) | GX, GS, GT | 0.82 | 0.85 | 0.88 | V | | | Transceiver PCS power supply (left side; C1, C2, I2, and I3YY speed grades) | GX, GS, GT | 0.87 | 0.9 | 0.93 | V | | V <sub>CCHSSI_L</sub> | Transceiver PCS power supply (left side; C2L, C3, C4, I2L, I3, I3L, and I4 speed grades) | GX, GS, GT | 0.82 | 0.85 | 0.88 | V | | | Transceiver PCS power supply (right side; C1, C2, I2, and I3YY speed grades) | GX, GS, GT | 0.87 | 0.9 | 0.93 | V | | $V_{\text{CCHSSI\_R}}$ | Transceiver PCS power supply (right side; C2L, C3, C4, I2L, I3, I3L, and I4 speed grades) | GX, GS, GT | 0.82 | 0.85 | 0.88 | V | | | | | 0.82 | 0.85 | 0.88 | | | V <sub>CCR_GXBL</sub> | Receiver analog power supply (left side) | GX, GS, GT | 0.87 | 0.90 | 0.93 | V | | (2) | Treceiver arialog power supply (left side) | un, us, ui | 0.97 | 1.0 | 1.03 | v | | | | | 1.03 | 1.05 | 1.07 | | Electrical Characteristics Page 7 Table 7. Recommended Transceiver Power Supply Operating Conditions for Stratix V GX, GS, and GT Devices (Part 2 of 2) | Symbol | Description | Devices | Minimum <sup>(4)</sup> | Typical | Maximum <sup>(4)</sup> | Unit | |-----------------------|--------------------------------------------------------------|------------|------------------------|---------|------------------------|------| | | | | 0.82 | 0.85 | 0.88 | | | V <sub>CCR_GXBR</sub> | Pacaivar apalog power cupply (right cide) | CV CC CT | 0.87 | 0.90 | 0.93 | V | | (2) | Receiver analog power supply (right side) | GX, GS, GT | 0.97 | 1.0 | 1.03 | v | | | | | 1.03 | 1.05 | 1.07 | | | V <sub>CCR_GTBR</sub> | Receiver analog power supply for GT channels (right side) | GT | 1.02 | 1.05 | 1.08 | V | | | | | 0.82 | 0.85 | 0.88 | | | V <sub>CCT_GXBL</sub> | Transmitter analog newer supply (left side) | GX, GS, GT | 0.87 | 0.90 | 0.93 | V | | (2) | Transmitter analog power supply (left side) | | 0.97 | 1.0 | 1.03 | | | | | | 1.03 | 1.05 | 1.07 | | | | | | 0.82 | 0.85 | 0.88 | | | V <sub>CCT_GXBR</sub> | Transmitter analog never supply (right side) | GX, GS, GT | 0.87 | 0.90 | 0.93 | V | | (2) | Transmitter analog power supply (right side) | un, us, ui | 0.97 | 1.0 | 1.03 | V | | | | | 1.03 | 1.05 | 1.07 | | | V <sub>CCT_GTBR</sub> | Transmitter analog power supply for GT channels (right side) | GT | 1.02 | 1.05 | 1.08 | V | | V <sub>CCL_GTBR</sub> | Transmitter clock network power supply | GT | 1.02 | 1.05 | 1.08 | V | | V <sub>CCH_GXBL</sub> | Transmitter output buffer power supply (left side) | GX, GS, GT | 1.425 | 1.5 | 1.575 | V | | V <sub>CCH_GXBR</sub> | Transmitter output buffer power supply (right side) | GX, GS, GT | 1.425 | 1.5 | 1.575 | V | #### Notes to Table 7: <sup>(1)</sup> This supply must be connected to 3.0 V if the CMU PLL, receiver CDR, or both, are configured at a base data rate > 6.5 Gbps. Up to 6.5 Gbps, you can connect this supply to either 3.0 V or 2.5 V. <sup>(2)</sup> Refer to Table 8 to select the correct power supply level for your design. <sup>(3)</sup> When using ATX PLLs, the supply must be 3.0 V. <sup>(4)</sup> This value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements. Page 10 Electrical Characteristics Table 11. OCT Calibration Accuracy Specifications for Stratix V Devices (1) (Part 2 of 2) | | | | Calibration Accuracy | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|----------------------|------------|----------------|------------|------| | Symbol | Description | Conditions | C1 | C2,I2 | C3,I3,<br>I3YY | C4,I4 | Unit | | 50-Ω R <sub>S</sub> | Internal series termination with calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15 | ±15 | ±15 | ±15 | % | | $34\text{-}\Omega$ and $40\text{-}\Omega$ $R_S$ | Internal series termination with calibration (34- $\Omega$ and 40- $\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35,<br>1.25, 1.2 V | ±15 | ±15 | ±15 | ±15 | % | | $48$ - $\Omega$ , $60$ - $\Omega$ , $80$ - $\Omega$ , and $240$ - $\Omega$ R <sub>S</sub> | Internal series termination with calibration (48- $\Omega$ , 60- $\Omega$ , 80- $\Omega$ , and 240- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 V | ±15 | ±15 | ±15 | ±15 | % | | 50-Ω R <sub>T</sub> | Internal parallel termination with calibration (50-Ω setting) | V <sub>CCIO</sub> = 2.5, 1.8,<br>1.5, 1.2 V | -10 to +40 | -10 to +40 | -10 to +40 | -10 to +40 | % | | $\begin{array}{c} 20\text{-}\Omega,30\text{-}\Omega,\\ 40\text{-}\Omega,60\text{-}\Omega,\\ \text{and}\\ 120\text{-}\OmegaR_T \end{array}$ | Internal parallel termination with calibration (20- $\Omega$ , 30- $\Omega$ , 40- $\Omega$ , 60- $\Omega$ , and 120- $\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35,<br>1.25 V | -10 to +40 | -10 to +40 | -10 to +40 | -10 to +40 | % | | 60- $\Omega$ and 120- $\Omega$ R <sub>T</sub> | Internal parallel termination with calibration (60- $\Omega$ and 120- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 | -10 to +40 | -10 to +40 | -10 to +40 | -10 to +40 | % | | $\begin{array}{c} \textbf{25-}\Omega \\ \textbf{R}_{S\_left\_shift} \end{array}$ | Internal left shift series termination with calibration (25- $\Omega$ R <sub>S_left_shift</sub> setting) | V <sub>CCIO</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15 | ±15 | ±15 | ±15 | % | #### Note to Table 11: Table 12 lists the Stratix V OCT without calibration resistance tolerance to PVT changes. Table 12. OCT Without Calibration Resistance Tolerance Specifications for Stratix V Devices (Part 1 of 2) | | | | Resistance Tolerance | | | | | |-----------------------------|------------------------------------------------------------------------|-----------------------------------|----------------------|-------|-----------------|--------|------| | Symbol | Description | Conditions | <b>C</b> 1 | C2,I2 | C3, I3,<br>I3YY | C4, I4 | Unit | | 25-Ω R, 50-Ω R <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CC10</sub> = 3.0 and 2.5 V | ±30 | ±30 | ±40 | ±40 | % | | 25-Ω R <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CC10</sub> = 1.8 and 1.5 V | ±30 | ±30 | ±40 | ±40 | % | | 25-Ω R <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 V | ±35 | ±35 | ±50 | ±50 | % | <sup>(1)</sup> OCT calibration accuracy is valid at the time of calibration only. Page 12 Electrical Characteristics Table 13. OCT Variation after Power-Up Calibration for Stratix V Devices (Part 2 of 2) (1) | Symbol | Description | V <sub>CCIO</sub> (V) | Typical | Unit | |--------|------------------------------------------------------|-----------------------|---------|------| | | | 3.0 | 0.189 | | | | OCT variation with temperature without recalibration | 2.5 | 0.208 | | | dR/dT | | 1.8 | 0.266 | %/°C | | | | 1.5 | 0.273 | 1 | | | | 1.2 | 0.317 | | #### Note to Table 13: (1) Valid for a $V_{\text{CCIO}}$ range of $\pm 5\%$ and a temperature range of $0^\circ$ to $85^\circ\text{C}.$ ### **Pin Capacitance** Table 14 lists the Stratix V device family pin capacitance. **Table 14. Pin Capacitance for Stratix V Devices** | Symbol | Description | Value | Unit | |--------------------|------------------------------------------------------------------|-------|------| | C <sub>IOTB</sub> | Input capacitance on the top and bottom I/O pins | 6 | pF | | C <sub>IOLR</sub> | Input capacitance on the left and right I/O pins | 6 | pF | | C <sub>OUTFB</sub> | Input capacitance on dual-purpose clock output and feedback pins | 6 | pF | #### **Hot Socketing** Table 15 lists the hot socketing specifications for Stratix V devices. Table 15. Hot Socketing Specifications for Stratix V Devices | Symbol | Description | Maximum | |---------------------------|--------------------------------------------|---------------------| | I <sub>IOPIN (DC)</sub> | DC current per I/O pin | 300 μΑ | | I <sub>IOPIN (AC)</sub> | AC current per I/O pin | 8 mA <sup>(1)</sup> | | I <sub>XCVR-TX (DC)</sub> | DC current per transceiver transmitter pin | 100 mA | | I <sub>XCVR-RX (DC)</sub> | DC current per transceiver receiver pin | 50 mA | #### Note to Table 15: (1) The I/O ramp rate is 10 ns or more. For ramp rates faster than 10 ns, $|I_{IOPIN}| = C dv/dt$ , in which C is the I/O pin capacitance and dv/dt is the slew rate. Electrical Characteristics Page 15 Table 19. Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications for Stratix V Devices (Part 2 of 2) | I/O Standard | V <sub>IL(D(</sub> | ; <sub>)</sub> (V) | V <sub>IH(D</sub> | <sub>C)</sub> (V) | V <sub>IL(AC)</sub> (V) | V <sub>IH(AC)</sub> (V) | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) | I <sub>ol</sub> (mA) | l <sub>oh</sub> | |---------------------|--------------------|---------------------------|-------------------------|--------------------------|----------------------------|-------------------------|----------------------------|----------------------------|------------------------|-----------------| | i/O Stanuaru | Min | Max | Min | Max | Max | Min | Max | Min | I <sub>OI</sub> (IIIA) | (mA) | | HSTL-18<br>Class I | _ | V <sub>REF</sub> –<br>0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 0.4 | V <sub>CCIO</sub> – 0.4 | 8 | -8 | | HSTL-18<br>Class II | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 0.4 | V <sub>CCIO</sub> – 0.4 | 16 | -16 | | HSTL-15<br>Class I | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 0.4 | V <sub>CCIO</sub> – 0.4 | 8 | -8 | | HSTL-15<br>Class II | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 0.4 | V <sub>CCIO</sub> – 0.4 | 16 | -16 | | HSTL-12<br>Class I | -0.15 | V <sub>REF</sub> – 0.08 | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> –<br>0.15 | V <sub>REF</sub> + 0.15 | 0.25*<br>V <sub>CCIO</sub> | 0.75*<br>V <sub>CCIO</sub> | 8 | -8 | | HSTL-12<br>Class II | -0.15 | V <sub>REF</sub> – 0.08 | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> –<br>0.15 | V <sub>REF</sub> + 0.15 | 0.25*<br>V <sub>CCIO</sub> | 0.75*<br>V <sub>CCIO</sub> | 16 | -16 | | HSUL-12 | _ | V <sub>REF</sub> – 0.13 | V <sub>REF</sub> + 0.13 | _ | V <sub>REF</sub> – 0.22 | V <sub>REF</sub> + 0.22 | 0.1*<br>V <sub>CCIO</sub> | 0.9*<br>V <sub>CCIO</sub> | _ | | Table 20. Differential SSTL I/O Standards for Stratix V Devices | I/O Standard | | V <sub>CCIO</sub> (V) | | V <sub>SWIN</sub> | <sub>G(DC)</sub> (V) | | V <sub>X(AC)</sub> (V) | | V <sub>SWING(AC)</sub> (V) | | | |-------------------------|-------|-----------------------|-------|-------------------|-------------------------|------------------------------|------------------------|------------------------------|--------------------------------------------|-----------------------------------------------|--| | I/O Standard | Min | Тур | Max | Min | Max | Min | Тур | Max | Min | Max | | | SSTL-2 Class<br>I, II | 2.375 | 2.5 | 2.625 | 0.3 | V <sub>CCIO</sub> + 0.6 | V <sub>CCIO</sub> /2 – 0.2 | _ | V <sub>CCIO</sub> /2 + 0.2 | 0.62 | V <sub>CCIO</sub> + 0.6 | | | SSTL-18 Class<br>I, II | 1.71 | 1.8 | 1.89 | 0.25 | V <sub>CCIO</sub> + 0.6 | V <sub>CCIO</sub> /2 – 0.175 | _ | V <sub>CCIO</sub> /2 + 0.175 | 0.5 | V <sub>CCIO</sub> + 0.6 | | | SSTL-15 Class<br>I, II | 1.425 | 1.5 | 1.575 | 0.2 | (1) | V <sub>CCIO</sub> /2 – 0.15 | _ | V <sub>CCIO</sub> /2 + 0.15 | 0.35 | _ | | | SSTL-135<br>Class I, II | 1.283 | 1.35 | 1.45 | 0.2 | (1) | V <sub>CCIO</sub> /2 – 0.15 | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> /2 + 0.15 | 2(V <sub>IH(AC)</sub> - V <sub>REF</sub> ) | 2(V <sub>IL(AC)</sub><br>- V <sub>REF</sub> ) | | | SSTL-125<br>Class I, II | 1.19 | 1.25 | 1.31 | 0.18 | (1) | V <sub>CCIO</sub> /2 – 0.15 | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> /2 + 0.15 | 2(V <sub>IH(AC)</sub> - V <sub>REF</sub> ) | _ | | | SSTL-12<br>Class I, II | 1.14 | 1.2 | 1.26 | 0.18 | _ | V <sub>REF</sub><br>-0.15 | V <sub>CCIO</sub> /2 | V <sub>REF</sub> + 0.15 | -0.30 | 0.30 | | #### Note to Table 20: Table 21. Differential HSTL and HSUL I/O Standards for Stratix V Devices (Part 1 of 2) | I/O | | V <sub>CCIO</sub> (V) | | V <sub>DIF(</sub> | <sub>DC)</sub> (V) | | V <sub>X(AC)</sub> (V) | | | V <sub>CM(DC)</sub> (V | ) | V <sub>DIF(AC)</sub> (V) | | |------------------------|-------|-----------------------|-------|-------------------|--------------------|------|------------------------|------|------|------------------------|------|--------------------------|-----| | Standard | Min | Тур | Max | Min | Max | Min | Тур | Max | Min | Тур | Max | Min | Max | | HSTL-18<br>Class I, II | 1.71 | 1.8 | 1.89 | 0.2 | _ | 0.78 | _ | 1.12 | 0.78 | _ | 1.12 | 0.4 | _ | | HSTL-15<br>Class I, II | 1.425 | 1.5 | 1.575 | 0.2 | | 0.68 | _ | 0.9 | 0.68 | | 0.9 | 0.4 | _ | <sup>(1)</sup> The maximum value for $V_{SWING(DC)}$ is not defined. However, each single-ended signal needs to be within the respective single-ended limits $(V_{IH(DC)})$ and $V_{IL(DC)})$ . Page 18 Switching Characteristics # **Switching Characteristics** This section provides performance characteristics of the Stratix V core and periphery blocks. These characteristics can be designated as Preliminary or Final. - Preliminary characteristics are created using simulation results, process data, and other known parameters. The title of these tables show the designation as "Preliminary." - Final numbers are based on actual silicon characterization and testing. The numbers reflect the actual performance of the device under worst-case silicon process, voltage, and junction temperature conditions. There are no designations on finalized tables. # **Transceiver Performance Specifications** This section describes transceiver performance specifications. Table 23 lists the Stratix V GX and GS transceiver specifications. Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 1 of 7) | Symbol/ | Conditions | Trai | nsceive<br>Grade | r Speed<br>1 | Trar | sceive<br>Grade | r Speed<br>2 | Trar | sceive<br>Grade | r Speed<br>3 | Unit | |-----------------------------------------------------|-------------------------------------------------------------------|-------|------------------------------------------------------|--------------|----------|-----------------|---------------------|-----------|-----------------|--------------|----------| | Description | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | Reference Clock | | | | | | | | | | | | | Supported I/O<br>Standards | Dedicated<br>reference<br>clock pin | 1.2-V | PCML, | 1.4-V PCM | L, 1.5-V | PCML, | , 2.5-V PCN<br>HCSL | 1L, Diffe | rential | LVPECL, L\ | /DS, and | | Statiuatus | RX reference clock pin | | 1.4-V PCML, 1.5-V PCML, 2.5-V PCML, LVPECL, and LVDS | | | | | | | | | | Input Reference<br>Clock Frequency<br>(CMU PLL) (8) | _ | 40 | _ | 710 | 40 | _ | 710 | 40 | _ | 710 | MHz | | Input Reference<br>Clock Frequency<br>(ATX PLL) (8) | _ | 100 | _ | 710 | 100 | _ | 710 | 100 | _ | 710 | MHz | | Rise time | Measure at<br>±60 mV of<br>differential<br>signal <sup>(26)</sup> | _ | _ | 400 | _ | _ | 400 | _ | _ | 400 | ne | | Fall time | Measure at<br>±60 mV of<br>differential<br>signal <sup>(26)</sup> | _ | _ | 400 | _ | _ | 400 | _ | _ | 400 | ps | | Duty cycle | _ | 45 | | 55 | 45 | _ | 55 | 45 | | 55 | % | | Spread-spectrum<br>modulating clock<br>frequency | PCI Express®<br>(PCIe®) | 30 | _ | 33 | 30 | _ | 33 | 30 | _ | 33 | kHz | Page 20 Switching Characteristics Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 3 of 7) | Symbol/ | Conditions | Trai | nsceive<br>Grade | r Speed<br>1 | Trai | sceive<br>Grade | r Speed<br>2 | Trar | sceive<br>Grade | er Speed<br>e 3 | Unit | |------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|------|------------------|--------------|----------|-----------------|--------------|---------|-----------------|--------------------------|------| | Description | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | Reconfiguration<br>clock<br>(mgmt_clk_clk)<br>frequency | _ | 100 | _ | 125 | 100 | _ | 125 | 100 | _ | 125 | MHz | | Receiver | | | | | | | | | | | | | Supported I/O<br>Standards | _ | | | 1.4-V PCMI | _, 1.5-V | PCML, | 2.5-V PCM | L, LVPE | CL, and | d LVDS | | | Data rate<br>(Standard PCS) | _ | 600 | _ | 12200 | 600 | | 12200 | 600 | _ | 8500/<br>10312.5<br>(24) | Mbps | | Data rate<br>(10G PCS) (9), (23) | _ | 600 | _ | 14100 | 600 | _ | 12500 | 600 | _ | 8500/<br>10312.5<br>(24) | Mbps | | Absolute V <sub>MAX</sub> for a receiver pin <sup>(5)</sup> | _ | _ | _ | 1.2 | _ | _ | 1.2 | _ | _ | 1.2 | V | | Absolute V <sub>MIN</sub> for a receiver pin | _ | -0.4 | _ | _ | -0.4 | _ | _ | -0.4 | _ | _ | V | | Maximum peak-<br>to-peak<br>differential input<br>voltage V <sub>ID</sub> (diff p-<br>p) before device<br>configuration (22) | _ | _ | _ | 1.6 | _ | _ | 1.6 | _ | _ | 1.6 | V | | Maximum peak-<br>to-peak | $V_{CCR\_GXB} = 1.0 \text{ V}/1.05 \text{ V} $ $(V_{ICM} = 0.70 \text{ V})$ | _ | _ | 2.0 | _ | _ | 2.0 | _ | _ | 2.0 | V | | differential input voltage V <sub>ID</sub> (diff p-p) after device configuration (18), | $V_{\text{CCR\_GXB}} = 0.90 \text{ V}$ $(V_{\text{ICM}} = 0.6 \text{ V})$ | | | 2.4 | _ | | 2.4 | _ | _ | 2.4 | V | | (22) | $V_{CCR\_GXB} = 0.85 \text{ V}$ $(V_{ICM} = 0.6 \text{ V})$ | _ | _ | 2.4 | _ | _ | 2.4 | _ | _ | 2.4 | V | | Minimum differential eye opening at receiver serial input pins (6), (22), (27) | _ | 85 | _ | _ | 85 | _ | _ | 85 | _ | _ | mV | Page 26 Switching Characteristics Table 25 shows the approximate maximum data rate using the standard PCS. Table 25. Stratix V Standard PCS Approximate Maximum Date Rate (1), (3) | Mada (2) | Transceiver | PMA Width | 20 | 20 | 16 | 16 | 10 | 10 | 8 | 8 | |---------------------|-------------|------------------------------------------|---------|---------|---------|---------|-----|-----|------|------| | Mode <sup>(2)</sup> | Speed Grade | PCS/Core Width | 40 | 20 | 32 | 16 | 20 | 10 | 16 | 8 | | | 1 | C1, C2, C2L, I2, I2L<br>core speed grade | 12.2 | 11.4 | 9.76 | 9.12 | 6.5 | 5.8 | 5.2 | 4.72 | | | 2 | C1, C2, C2L, I2, I2L core speed grade | 12.2 | 11.4 | 9.76 | 9.12 | 6.5 | 5.8 | 5.2 | 4.72 | | | 2 | C3, I3, I3L<br>core speed grade | 9.8 | 9.0 | 7.84 | 7.2 | 5.3 | 4.7 | 4.24 | 3.76 | | FIFO | | C1, C2, C2L, I2, I2L core speed grade | 8.5 | 8.5 | 8.5 | 8.5 | 6.5 | 5.8 | 5.2 | 4.72 | | | 3 | I3YY<br>core speed grade | 10.3125 | 10.3125 | 7.84 | 7.2 | 5.3 | 4.7 | 4.24 | 3.76 | | | 3 | C3, I3, I3L<br>core speed grade | 8.5 | 8.5 | 7.84 | 7.2 | 5.3 | 4.7 | 4.24 | 3.76 | | | | C4, I4<br>core speed grade | 8.5 | 8.2 | 7.04 | 6.56 | 4.8 | 4.2 | 3.84 | 3.44 | | | 1 | C1, C2, C2L, I2, I2L<br>core speed grade | 12.2 | 11.4 | 9.76 | 9.12 | 6.1 | 5.7 | 4.88 | 4.56 | | | 2 | C1, C2, C2L, I2, I2L<br>core speed grade | 12.2 | 11.4 | 9.76 | 9.12 | 6.1 | 5.7 | 4.88 | 4.56 | | | 2 | C3, I3, I3L<br>core speed grade | 9.8 | 9.0 | 7.92 | 7.2 | 4.9 | 4.5 | 3.96 | 3.6 | | Register | | C1, C2, C2L, I2, I2L<br>core speed grade | 10.3125 | 10.3125 | 10.3125 | 10.3125 | 6.1 | 5.7 | 4.88 | 4.56 | | | 3 | I3YY<br>core speed grade | 10.3125 | 10.3125 | 7.92 | 7.2 | 4.9 | 4.5 | 3.96 | 3.6 | | | 3 | C3, I3, I3L<br>core speed grade | 8.5 | 8.5 | 7.92 | 7.2 | 4.9 | 4.5 | 3.96 | 3.6 | | | | C4, I4<br>core speed grade | 8.5 | 8.2 | 7.04 | 6.56 | 4.4 | 4.1 | 3.52 | 3.28 | #### Notes to Table 25: <sup>(1)</sup> The maximum data rate is in Gbps. <sup>(2)</sup> The Phase Compensation FIFO can be configured in FIFO mode or register mode. In the FIFO mode, the pointers are not fixed, and the latency can vary. In the register mode the pointers are fixed for low latency. <sup>(3)</sup> The maximum data rate is also constrained by the transceiver speed grade. Refer to Table 1 for the transceiver speed grade. Page 32 Switching Characteristics Table 28. Transceiver Specifications for Stratix V GT Devices (Part 3 of 5) $^{(1)}$ | Symbol/ | Conditions | | Transceiver<br>Speed Grade | | | Transceive<br>peed Grade | | Unit | |-----------------------------------------------------------|----------------------------------|-----|----------------------------|--------|-------------|--------------------------|--------|-------| | Description | | Min | Тур | Max | Min | Тур | Max | | | Differential on-chip termination resistors (7) | GT channels | _ | 100 | _ | _ | 100 | _ | Ω | | | 85-Ω setting | _ | 85 ± 30% | _ | _ | 85<br>± 30% | _ | Ω | | Differential on-chip termination resistors | 100-Ω<br>setting | _ | 100<br>± 30% | _ | _ | 100<br>± 30% | _ | Ω | | for GX channels (19) | 120-Ω<br>setting | _ | 120<br>± 30% | _ | _ | 120<br>± 30% | _ | Ω | | | 150-Ω<br>setting | _ | 150<br>± 30% | _ | _ | 150<br>± 30% | _ | Ω | | V <sub>ICM</sub> (AC coupled) | GT channels | _ | 650 | _ | _ | 650 | _ | mV | | | VCCR_GXB =<br>0.85 V or<br>0.9 V | _ | 600 | _ | _ | 600 | _ | mV | | VICM (AC and DC coupled) for GX Channels | VCCR_GXB = 1.0 V full bandwidth | _ | 700 | _ | _ | 700 | _ | mV | | | VCCR_GXB = 1.0 V half bandwidth | _ | 750 | _ | _ | 750 | _ | mV | | t <sub>LTR</sub> <sup>(9)</sup> | _ | _ | _ | 10 | _ | _ | 10 | μs | | t <sub>LTD</sub> <sup>(10)</sup> | _ | 4 | _ | _ | 4 | _ | _ | μs | | t <sub>LTD_manual</sub> (11) | | 4 | _ | _ | 4 | _ | _ | μs | | t <sub>LTR_LTD_manual</sub> (12) | | 15 | _ | _ | 15 | _ | _ | μs | | Run Length | GT channels | _ | _ | 72 | _ | _ | 72 | CID | | nuii Leiigiii | GX channels | | | | (8) | | | | | CDR PPM | GT channels | _ | _ | 1000 | _ | _ | 1000 | ± PPM | | ODITITIVI | GX channels | | | | (8) | | | | | Programmable | GT channels | _ | _ | 14 | _ | _ | 14 | dB | | equalization<br>(AC Gain) <sup>(5)</sup> | GX channels | | | | (8) | | | | | Programmable | GT channels | _ | _ | 7.5 | _ | | 7.5 | dB | | DC gain <sup>(6)</sup> | GX channels | | | | (8) | | | | | Differential on-chip termination resistors <sup>(7)</sup> | GT channels | | 100 | _ | _ | 100 | _ | Ω | | Transmitter | · ' | | • | | | • | • | | | Supported I/O<br>Standards | _ | | | 1.4-V | and 1.5-V F | PCML | | | | Data rate<br>(Standard PCS) | GX channels | 600 | _ | 8500 | 600 | _ | 8500 | Mbps | | Data rate<br>(10G PCS) | GX channels | 600 | _ | 12,500 | 600 | | 12,500 | Mbps | Switching Characteristics Page 35 Table 29 shows the $\ensuremath{V_{\text{OD}}}$ settings for the GT channel. Table 29. Typical $\text{V}_{\text{0D}}$ Setting for GT Channel, TX Termination = 100 $\Omega$ | Symbol | V <sub>OD</sub> Setting | V <sub>op</sub> Value (mV) | |-------------------------------------------------------------------------|-------------------------|----------------------------| | | 0 | 0 | | | 1 | 200 | | <b>V</b> <sub>op</sub> differential peak to peak typical <sup>(1)</sup> | 2 | 400 | | 400 miletelitial hear to hear thical (1) | 3 | 600 | | | 4 | 800 | | | 5 | 1000 | #### Note: (1) Refer to Figure 4. Page 38 Switching Characteristics - XFI - ASI - HiGig/HiGig+ - HiGig2/HiGig2+ - Serial Data Converter (SDC) - GPON - SDI - SONET - Fibre Channel (FC) - PCIe - QPI - SFF-8431 Download the Stratix V Characterization Report Tool to view the characterization report summary for these protocols. ### **Core Performance Specifications** This section describes the clock tree, phase-locked loop (PLL), digital signal processing (DSP), memory blocks, configuration, and JTAG specifications. ### **Clock Tree Specifications** Table 30 lists the clock tree specifications for Stratix V devices. Table 30. Clock Tree Performance for Stratix V Devices (1) | | | Performance | | | |------------------------------|--------------------------|--------------------------|--------|------| | Symbol | C1, C2, C2L, I2, and I2L | C3, I3, I3L, and<br>I3YY | C4, I4 | Unit | | Global and<br>Regional Clock | 717 | 650 | 580 | MHz | | Periphery Clock | 550 | 500 | 500 | MHz | #### Note to Table 30: (1) The Stratix V ES devices are limited to 600 MHz core clock tree performance. Switching Characteristics Page 39 # **PLL Specifications** Table 31 lists the Stratix V PLL specifications when operating in both the commercial junction temperature range (0° to 85°C) and the industrial junction temperature range ( $-40^{\circ}$ to $100^{\circ}$ C). Table 31. PLL Specifications for Stratix V Devices (Part 1 of 3) | Symbol | Parameter | Min | Тур | Max | Unit | |---------------------------------|----------------------------------------------------------------------------------------------------------|-----|-----|--------------------|------| | | Input clock frequency (C1, C2, C2L, I2, and I2L speed grades) | 5 | _ | 800 (1) | MHz | | f <sub>IN</sub> | Input clock frequency (C3, I3, I3L, and I3YY speed grades) | 5 | _ | 800 (1) | MHz | | | Input clock frequency (C4, I4 speed grades) | 5 | _ | 650 <sup>(1)</sup> | MHz | | f <sub>INPFD</sub> | Input frequency to the PFD | 5 | _ | 325 | MHz | | FINPFD | Fractional Input clock frequency to the PFD | 50 | _ | 160 | MHz | | | PLL VCO operating range (C1, C2, C2L, I2, I2L speed grades) | 600 | _ | 1600 | MHz | | f <sub>vco</sub> <sup>(9)</sup> | PLL VCO operating range (C3, I3, I3L, I3YY speed grades) | 600 | _ | 1600 | MHz | | | PLL VCO operating range (C4, I4 speed grades) | 600 | _ | 1300 | MHz | | EINDUTY | Input clock or external feedback clock input duty cycle | 40 | _ | 60 | % | | | Output frequency for an internal global or regional clock (C1, C2, C2L, I2, I2L speed grades) | _ | _ | 717 (2) | MHz | | Гоит | Output frequency for an internal global or regional clock (C3, I3, I3L speed grades) | _ | _ | 650 <sup>(2)</sup> | MHz | | | Output frequency for an internal global or regional clock (C4, I4 speed grades) | _ | _ | 580 <sup>(2)</sup> | MHz | | | Output frequency for an external clock output (C1, C2, C2L, I2, I2L speed grades) | _ | _ | 800 (2) | MHz | | f <sub>OUT_EXT</sub> | Output frequency for an external clock output (C3, I3, I3L speed grades) | _ | _ | 667 (2) | MHz | | | Output frequency for an external clock output (C4, I4 speed grades) | _ | _ | 553 <sup>(2)</sup> | MHz | | t <sub>оитриту</sub> | Duty cycle for a dedicated external clock output (when set to <b>50%</b> ) | 45 | 50 | 55 | % | | FCOMP | External feedback clock compensation time | _ | _ | 10 | ns | | DYCONFIGCLK | Dynamic Configuration Clock used for mgmt_clk and scanclk | _ | _ | 100 | MHz | | Lock | Time required to lock from the end-of-device configuration or deassertion of areset | _ | _ | 1 | ms | | DLOCK | Time required to lock dynamically (after switchover or reconfiguring any non-post-scale counters/delays) | _ | _ | 1 | ms | | | PLL closed-loop low bandwidth | | 0.3 | | MHz | | :<br>CLBW | PLL closed-loop medium bandwidth | | 1.5 | | MHz | | | PLL closed-loop high bandwidth (7) | _ | 4 | _ | MHz | | PLL_PSERR | Accuracy of PLL phase shift | | _ | ±50 | ps | | ARESET | Minimum pulse width on the areset signal | 10 | _ | _ | ns | Page 44 Switching Characteristics ### **Periphery Performance** This section describes periphery performance, including high-speed I/O and external memory interface. I/O performance supports several system interfaces, such as the **LVDS** high-speed I/O interface, external memory interface, and the **PCI/PCI-X** bus interface. General-purpose I/O standards such as 3.3-, 2.5-, 1.8-, and 1.5-**LVTTL/LVCMOS** are capable of a typical 167 MHz and 1.2-**LVCMOS** at 100 MHz interfacing frequency with a 10 pF load. The actual achievable frequency depends on design- and system-specific factors. Ensure proper timing closure in your design and perform HSPICE/IBIS simulations based on your specific design and system setup to determine the maximum achievable frequency in your system. ### **High-Speed I/O Specification** Table 36 lists high-speed I/O timing for Stratix V devices. Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 1 of 4) | _ | | | | | · , · , · , | | | | | | | | | | |--------------------------------------------------------------------------------------------------------|---------------------------------------|-----|-----|-----|-------------|--------|--------|-----|---------|------------|-----|------|------------|-------| | Cumbal | Conditions | | C1 | | C2, | C2L, I | 2, I2L | C3, | 13, I3L | ., I3YY | | C4,I | 4 | Unit | | Symbol | Conuntions | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | UIIIL | | f <sub>HSCLK_in</sub> (input<br>clock<br>frequency)<br>True<br>Differential<br>I/O Standards | Clock boost factor<br>W = 1 to 40 (4) | 5 | | 800 | 5 | _ | 800 | 5 | | 625 | 5 | | 525 | MHz | | f <sub>HSCLK_in</sub> (input<br>clock<br>frequency)<br>Single Ended<br>I/O<br>Standards <sup>(3)</sup> | Clock boost factor<br>W = 1 to 40 (4) | 5 | | 800 | 5 | _ | 800 | 5 | | 625 | 5 | | 525 | MHz | | f <sub>HSCLK_in</sub> (input<br>clock<br>frequency)<br>Single Ended<br>I/O Standards | Clock boost factor<br>W = 1 to 40 (4) | 5 | | 520 | 5 | _ | 520 | 5 | | 420 | 5 | | 420 | MHz | | f <sub>HSCLK_OUT</sub><br>(output clock<br>frequency) | _ | 5 | | 800 | 5 | _ | 800 | 5 | | 625<br>(5) | 5 | | 525<br>(5) | MHz | Switching Characteristics Page 47 Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 4 of 4) | Cumbal | Conditions | | C1 | | C2, | C2L, I | 2, I2L | C3, | I3, I3I | ., I3YY | | C4,I | 4 | Unit | |-------------------------------|--------------------------------------------------|-----|-----|-----------|-----|--------|-----------|-----|---------|-----------|-----|------|-----------|----------| | Symbol | Conuntions | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Ullit | | | SERDES factor J<br>= 3 to 10 | (6) | _ | (8) | (6) | | (8) | (6) | | (8) | (6) | _ | (8) | Mbps | | f <sub>HSDR</sub> (data rate) | SERDES factor J<br>= 2,<br>uses DDR<br>Registers | (6) | | (7) | (6) | | (7) | (6) | | (7) | (6) | | (7) | Mbps | | | SERDES factor J<br>= 1,<br>uses SDR<br>Register | (6) | _ | (7) | (6) | _ | (7) | (6) | _ | (7) | (6) | _ | (7) | Mbps | | DPA Mode | | | | | | | | | | | | | | | | DPA run<br>length | _ | _ | _ | 1000<br>0 | _ | | 1000<br>0 | _ | | 1000<br>0 | _ | _ | 1000<br>0 | UI | | Soft CDR mode | • | | | | | | | | | | | | | | | Soft-CDR<br>PPM<br>tolerance | _ | _ | _ | 300 | _ | _ | 300 | _ | _ | 300 | _ | _ | 300 | ±<br>PPM | | Non DPA Mode | , | | | | | | | | | | | | | | | Sampling<br>Window | _ | _ | _ | 300 | _ | | 300 | _ | | 300 | _ | _ | 300 | ps | #### Notes to Table 36: - (1) When J = 3 to 10, use the serializer/deserializer (SERDES) block. - (2) When J = 1 or 2, bypass the SERDES block. - (3) This only applies to DPA and soft-CDR modes. - (4) Clock Boost Factor (W) is the ratio between the input data rate to the input clock rate. - (5) This is achieved by using the **LVDS** clock network. - (6) The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate. - (7) The maximum ideal frequency is the SERDES factor (J) x the PLL maximum output frequency (fOUT) provided you can close the design timing and the signal integrity simulation is clean. - (8) You can estimate the achievable maximum data rate for non-DPA mode by performing link timing closure analysis. You must consider the board skew margin, transmitter delay margin, and receiver sampling margin to determine the maximum data rate supported. - (9) If the receiver with DPA enabled and transmitter are using shared PLLs, the minimum data rate is 150 Mbps. - (10) You must calculate the leftover timing margin in the receiver by performing link timing closure analysis. You must consider the board skew margin, transmitter channel-to-channel skew, and receiver sampling margin to determine leftover timing margin. - (11) The F<sub>MAX</sub> specification is based on the fast clock used for serial data. The interface F<sub>MAX</sub> is also dependent on the parallel clock domain which is design-dependent and requires timing analysis. - (12) Stratix V RX LVDS will need DPA. For Stratix V TX LVDS, the receiver side component must have DPA. - (13) Stratix V LVDS serialization and de-serialization factor needs to be x4 and above. - (14) Requires package skew compensation with PCB trace length. - (15) Do not mix single-ended I/O buffer within LVDS I/O bank. - (16) Chip-to-chip communication only with a maximum load of 5 pF. - (17) When using True LVDS RX channels for emulated LVDS TX channel, only serialization factors 1 and 2 are supported. Configuration Specification Page 53 | Table 46. | JTAG Timino | Parameters a | nd Values | for Stratix V Devices | |-----------|-------------|--------------|-----------|-----------------------| |-----------|-------------|--------------|-----------|-----------------------| | Symbol | Description | Min | Max | Unit | |-------------------|------------------------------------------|-----|-------------------|------| | t <sub>JPH</sub> | JTAG port hold time | 5 | _ | ns | | t <sub>JPCO</sub> | JTAG port clock to output | _ | 11 <sup>(1)</sup> | ns | | t <sub>JPZX</sub> | JTAG port high impedance to valid output | _ | 14 <sup>(1)</sup> | ns | | t <sub>JPXZ</sub> | JTAG port valid output to high impedance | _ | 14 <sup>(1)</sup> | ns | #### Notes to Table 46: - (1) A 1 ns adder is required for each $V_{CCIO}$ voltage step down from 3.0 V. For example, $t_{JPCO}$ = 12 ns if $V_{CCIO}$ of the TDO I/O bank = 2.5 V, or 13 ns if it equals 1.8 V. - (2) The minimum TCK clock period is 167 ns if VCCBAT is within the range 1.2V-1.5V when you perform the volatile key programming. # **Raw Binary File Size** For the POR delay specification, refer to the "POR Delay Specification" section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices". Table 47 lists the uncompressed raw binary file (.rbf) sizes for Stratix V devices. Table 47. Uncompressed .rbf Sizes for Stratix V Devices | Family | Device | Package | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) (4), (5) | |--------------|--------|------------------------------|--------------------------------|---------------------------------| | | 5SGXA3 | H35, F40, F35 <sup>(2)</sup> | 213,798,880 | 562,392 | | | | H29, F35 <sup>(3)</sup> | 137,598,880 | 564,504 | | | 5SGXA4 | _ | 213,798,880 | 563,672 | | | 5SGXA5 | _ | 269,979,008 | 562,392 | | | 5SGXA7 | _ | 269,979,008 | 562,392 | | Stratix V GX | 5SGXA9 | _ | 342,742,976 | 700,888 | | | 5SGXAB | _ | 342,742,976 | 700,888 | | | 5SGXB5 | _ | 270,528,640 | 584,344 | | | 5SGXB6 | _ | 270,528,640 | 584,344 | | | 5SGXB9 | _ | 342,742,976 | 700,888 | | | 5SGXBB | _ | 342,742,976 | 700,888 | | Ctuativ V CT | 5SGTC5 | _ | 269,979,008 | 562,392 | | Stratix V GT | 5SGTC7 | _ | 269,979,008 | 562,392 | | | 5SGSD3 | <del>_</del> | 137,598,880 | 564,504 | | | 5SGSD4 | F1517 | 213,798,880 | 563,672 | | Stratix V GS | | _ | 137,598,880 | 564,504 | | | 5SGSD5 | <del>_</del> | 213,798,880 | 563,672 | | | 5SGSD6 | _ | 293,441,888 | 565,528 | | | 5SGSD8 | _ | 293,441,888 | 565,528 | Page 60 Configuration Specification Table 51 lists the timing parameters for Stratix V devices for FPP configuration when the DCLK-to-DATA [] ratio is more than 1. Table 51. FPP Timing Parameters for Stratix V Devices When the DCLK-to-DATA[] Ratio is >1 $^{(1)}$ | Symbol | Parameter | Minimum | Maximum | Units | |------------------------|---------------------------------------------------|------------------------------------------------------------------|----------------------|-------| | t <sub>CF2CD</sub> | nconfig low to conf_done low | _ | 600 | ns | | t <sub>CF2ST0</sub> | nconfig low to nstatus low | _ | 600 | ns | | t <sub>CFG</sub> | nCONFIG low pulse width | 2 | _ | μS | | t <sub>STATUS</sub> | nstatus low pulse width | 268 | 1,506 <sup>(2)</sup> | μS | | t <sub>CF2ST1</sub> | nconfig high to nstatus high | _ | 1,506 <sup>(2)</sup> | μS | | t <sub>CF2CK</sub> (5) | nconfig high to first rising edge on DCLK | 1,506 | _ | μS | | t <sub>ST2CK</sub> (5) | nstatus high to first rising edge of DCLK | 2 | _ | μS | | t <sub>DSU</sub> | DATA[] setup time before rising edge on DCLK | 5.5 | _ | ns | | t <sub>DH</sub> | DATA[] hold time after rising edge on DCLK | N-1/f <sub>DCLK</sub> <sup>(5)</sup> | _ | S | | t <sub>CH</sub> | DCLK high time | $0.45 \times 1/f_{MAX}$ | _ | S | | t <sub>CL</sub> | DCLK low time | $0.45 \times 1/f_{MAX}$ | _ | S | | t <sub>CLK</sub> | DCLK period | 1/f <sub>MAX</sub> | _ | S | | f | DCLK frequency (FPP ×8/×16) | _ | 125 | MHz | | f <sub>MAX</sub> | DCLK frequency (FPP ×32) | _ | 100 | MHz | | t <sub>R</sub> | Input rise time | _ | 40 | ns | | t <sub>F</sub> | Input fall time | _ | 40 | ns | | t <sub>CD2UM</sub> | CONF_DONE high to user mode (3) | 175 | 437 | μS | | t <sub>CD2CU</sub> | CONF_DONE high to CLKUSR enabled | 4 × maximum DCLK period | _ | _ | | t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | t <sub>CD2CU</sub> +<br>(8576 × CLKUSR<br>period) <sup>(4)</sup> | _ | _ | #### Notes to Table 51: - (1) Use these timing parameters when you use the decompression and design security features. - (2) You can obtain this value if you do not delay configuration by extending the nconfig or nstatus low pulse width. - (3) The minimum and maximum numbers apply only if you use the internal oscillator as the clock source for initializing the device. - (4) To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the Initialization section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter. - (5) N is the DCLK-to-DATA ratio and $f_{DCLK}$ is the DCLK frequency the system is operating. - (6) If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification. Configuration Specification Page 61 # **Active Serial Configuration Timing** Table 52 lists the DCLK frequency specification in the AS configuration scheme. Table 52. DCLK Frequency Specification in the AS Configuration Scheme (1), (2) | Minimum | Typical | Maximum | Unit | |---------|---------|---------|------| | 5.3 | 7.9 | 12.5 | MHz | | 10.6 | 15.7 | 25.0 | MHz | | 21.3 | 31.4 | 50.0 | MHz | | 42.6 | 62.9 | 100.0 | MHz | #### Notes to Table 52: - (1) This applies to the DCLK frequency specification when using the internal oscillator as the configuration clock source. - (2) The AS multi-device configuration scheme does not support DCLK frequency of 100 MHz. Figure 14 shows the single-device configuration setup for an AS ×1 mode. Figure 14. AS Configuration Timing #### Notes to Figure 14: - (1) If you are using AS ×4 mode, this signal represents the AS\_DATA [3..0] and EPCQ sends in 4-bits of data for each DCLK cycle. - (2) The initialization clock can be from internal oscillator or ${\tt CLKUSR}$ pin. - (3) After the option bit to enable the $INIT_DONE$ pin is configured into the device, the $INIT_DONE$ goes low. Table 53 lists the timing parameters for AS $\times 1$ and AS $\times 4$ configurations in Stratix V devices. Table 53. AS Timing Parameters for AS $\times$ 1 and AS $\times$ 4 Configurations in Stratix V Devices (1), (2) (Part 1 of 2) | Symbol | Parameter | Minimum | Maximum | Units | |-----------------|---------------------------------------------|---------|---------|-------| | t <sub>CO</sub> | DCLK falling edge to AS_DATAO/ASDO output | _ | 2 | ns | | t <sub>SU</sub> | Data setup time before falling edge on DCLK | 1.5 | _ | ns | | t <sub>H</sub> | Data hold time after falling edge on DCLK | 0 | _ | ns | Page 62 Configuration Specification Table 53. AS Timing Parameters for AS $\times$ 1 and AS $\times$ 4 Configurations in Stratix V Devices (1), (2) (Part 2 of 2) | Symbol | Parameter | Minimum | Maximum | Units | |---------------------|---------------------------------------------------|----------------------------------------------------|---------|-------| | t <sub>CD2UM</sub> | CONF_DONE high to user mode (3) | 175 | 437 | μS | | t <sub>CD2CU</sub> | CONF_DONE high to CLKUSR enabled | 4 × maximum DCLK period | _ | _ | | t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | $t_{\text{CD2CU}}$ + (8576 $\times$ CLKUSR period) | _ | _ | #### Notes to Table 53: - (1) The minimum and maximum numbers apply only if you choose the internal oscillator as the clock source for initializing the device. - $(2) \quad t_{\text{CF2CD}}, t_{\text{CF2ST0}}, t_{\text{CFG}}, t_{\text{STATUS}}, \text{ and } t_{\text{CF2ST1}} \text{ timing parameters are identical to the timing parameters for PS mode listed in Table 54 on page 63}.$ - (3) To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on this pin, refer to the Initialization section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter. ### **Passive Serial Configuration Timing** Figure 15 shows the timing waveform for a passive serial (PS) configuration when using a MAX II device, MAX V device, or microprocessor as an external host. Figure 15. PS Configuration Timing Waveform (1) #### Notes to Figure 15: - (1) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic high levels. When nCONFIG is pulled low, a reconfiguration cycle begins. - (2) After power-up, the Stratix V device holds nSTATUS low for the time of the POR delay. - (3) After power-up, before and during configuration, CONF DONE is low. - (4) Do not leave DCLK floating after configuration. You can drive it high or low, whichever is more convenient. - (5) DATAO is available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings in the **Device and Pins Option**. - (6) To ensure a successful configuration, send the entire configuration data to the Stratix V device. CONF\_DONE is released high after the Stratix V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode. - (7) After the option bit to enable the INIT DONE pin is configured into the device, the INIT DONE goes low.