# E·XFL

## Intel - 5SGXMABN2F45I3LN Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Obsolete                                                    |
|--------------------------------|-------------------------------------------------------------|
| Number of LABs/CLBs            | 359200                                                      |
| Number of Logic Elements/Cells | 952000                                                      |
| Total RAM Bits                 | 53248000                                                    |
| Number of I/O                  | 840                                                         |
| Number of Gates                | -                                                           |
| Voltage - Supply               | 0.82V ~ 0.88V                                               |
| Mounting Type                  | Surface Mount                                               |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                          |
| Package / Case                 | 1932-BBGA, FCBGA                                            |
| Supplier Device Package        | 1932-FBGA, FC (45x45)                                       |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5sgxmabn2f45i3In |
|                                |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

|                          |    |         |     |          |                |         |                    | ·   |
|--------------------------|----|---------|-----|----------|----------------|---------|--------------------|-----|
| Transceiver Speed        |    |         |     | Core Spe | ed Grade       |         |                    |     |
| Grade                    | C1 | C2, C2L | C3  | C4       | <b>12, 12L</b> | 13, 13L | <b>I</b> 3YY       | 14  |
| 3<br>GX channel—8.5 Gbps | _  | Yes     | Yes | Yes      | _              | Yes     | Yes <sup>(4)</sup> | Yes |

#### Table 1. Stratix V GX and GS Commercial and Industrial Speed Grade Offering <sup>(1), (2), (3)</sup> (Part 2 of 2)

Notes to Table 1:

(1) C = Commercial temperature grade; I = Industrial temperature grade.

(2) Lower number refers to faster speed grade.

(3) C2L, I2L, and I3L speed grades are for low-power devices.

(4) I3YY speed grades can achieve up to 10.3125 Gbps.

Table 2 lists the industrial and commercial speed grades for the Stratix V GT devices. **Table 2. Stratix V GT Commercial and Industrial Speed Grade Offering** <sup>(1)</sup>, <sup>(2)</sup>

| Transseiver Speed Grade                            |     | Core Spe | ed Grade |     |
|----------------------------------------------------|-----|----------|----------|-----|
| Transceiver Speeu draue                            | C1  | C2       | 12       | 13  |
| 2<br>GX channel—12.5 Gbps<br>GT channel—28.05 Gbps | Yes | Yes      | _        | _   |
| 3<br>GX channel—12.5 Gbps<br>GT channel—25.78 Gbps | Yes | Yes      | Yes      | Yes |

#### Notes to Table 2:

(1) C = Commercial temperature grade; I = Industrial temperature grade.

(2) Lower number refers to faster speed grade.

## **Absolute Maximum Ratings**

Absolute maximum ratings define the maximum operating conditions for Stratix V devices. The values are based on experiments conducted with the devices and theoretical modeling of breakdown and damage mechanisms. The functional operation of the device is not implied for these conditions.



Conditions other than those listed in Table 3 may cause permanent damage to the device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse effects on the device.

| TANIC J. ANSULULC MAXIMUM NALINYS IVI SUALIX V DEVICES (FAIL I UI Z) | Table 3. | <b>Absolute Maximum</b> | Ratings | for Stratix \ | / Devices | (Part 1 of 2) |
|----------------------------------------------------------------------|----------|-------------------------|---------|---------------|-----------|---------------|
|----------------------------------------------------------------------|----------|-------------------------|---------|---------------|-----------|---------------|

| Symbol              | Description                                                            | Minimum | Maximum | Unit |
|---------------------|------------------------------------------------------------------------|---------|---------|------|
| V <sub>CC</sub>     | Power supply for core voltage and periphery circuitry                  | -0.5    | 1.35    | V    |
| V <sub>CCPT</sub>   | Power supply for programmable power technology                         | -0.5    | 1.8     | V    |
| V <sub>CCPGM</sub>  | Power supply for configuration pins                                    | -0.5    | 3.9     | V    |
| V <sub>CC_AUX</sub> | Auxiliary supply for the programmable power technology                 | -0.5    | 3.4     | V    |
| V <sub>CCBAT</sub>  | Battery back-up power supply for design security volatile key register | -0.5    | 3.9     | V    |
| V <sub>CCPD</sub>   | I/O pre-driver power supply                                            | -0.5    | 3.9     | V    |
| V <sub>CCIO</sub>   | I/O power supply                                                       | -0.5    | 3.9     | V    |

| Symbol            | Description            | Condition    | Min <sup>(4)</sup> | Тур | Max <sup>(4)</sup> | Unit |
|-------------------|------------------------|--------------|--------------------|-----|--------------------|------|
| t <sub>RAMP</sub> | Power supply ramp time | Standard POR | 200 µs             | _   | 100 ms             | —    |
|                   |                        | Fast POR     | 200 µs             |     | 4 ms               |      |

#### Table 6. Recommended Operating Conditions for Stratix V Devices (Part 2 of 2)

#### Notes to Table 6:

(1)  $V_{CCPD}$  must be 2.5 V when  $V_{CCI0}$  is 2.5, 1.8, 1.5, 1.35, 1.25 or 1.2 V.  $V_{CCPD}$  must be 3.0 V when  $V_{CCI0}$  is 3.0 V.

(2) If you do not use the design security feature in Stratix V devices, connect V<sub>CCBAT</sub> to a 1.2- to 3.0-V power supply. Stratix V power-on-reset (POR) circuitry monitors V<sub>CCBAT</sub>. Stratix V devices will not exit POR if V<sub>CCBAT</sub> stays at logic low.

(3) C2L and I2L can also be run at 0.90 V for legacy boards that were designed for the C2 and I2 speed grades.

(4) The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

Table 7 lists the transceiver power supply recommended operating conditions for Stratix V GX, GS, and GT devices.

## Table 7. Recommended Transceiver Power Supply Operating Conditions for Stratix V GX, GS, and GT Devices (Part 1 of 2)

| Symbol                | Description                                                                                         | Devices                  | Minimum <sup>(4)</sup> | Typical | Maximum <sup>(4)</sup> | Unit |
|-----------------------|-----------------------------------------------------------------------------------------------------|--------------------------|------------------------|---------|------------------------|------|
| V <sub>CCA GXBL</sub> | Transceiver channel PLL power supply (left                                                          |                          | 2.85                   | 3.0     | 3.15                   | V    |
| (1), (3)              | side)                                                                                               | un, us, ui               | 2.375                  | 2.5     | 2.625                  | v    |
| V <sub>CCA_GXBR</sub> | Transceiver channel PLL power supply (right                                                         | CV CS                    | 2.85                   | 3.0     | 3.15                   | V    |
| (1), (3)              | side)                                                                                               | ux, us                   | 2.375                  | 2.5     | 2.625                  | v    |
| V <sub>CCA_GTBR</sub> | Transceiver channel PLL power supply (right side)                                                   | GT                       | 2.85                   | 3.0     | 3.15                   | V    |
|                       | Transceiver hard IP power supply (left side;<br>C1, C2, I2, and I3YY speed grades)                  | GX, GS, GT               | 0.87                   | 0.9     | 0.93                   | V    |
| V <sub>CCHIP_L</sub>  | Transceiver hard IP power supply (left side;<br>C2L, C3, C4, I2L, I3, I3L, and I4 speed<br>grades)  | GX, GS, GT               | 0.82                   | 0.85    | 0.88                   | V    |
| V <sub>cchip_r</sub>  | Transceiver hard IP power supply (right side;<br>C1, C2, I2, and I3YY speed grades)                 | GX, GS, GT               | 0.87                   | 0.9     | 0.93                   | V    |
|                       | Transceiver hard IP power supply (right side;<br>C2L, C3, C4, I2L, I3, I3L, and I4 speed<br>grades) | GX, GS, GT               | 0.82                   | 0.85    | 0.88                   | V    |
|                       | Transceiver PCS power supply (left side;<br>C1, C2, I2, and I3YY speed grades)                      | GX, GS, GT 0.87 0.9 0.93 | V                      |         |                        |      |
| V <sub>CCHSSI_L</sub> | Transceiver PCS power supply (left side;<br>C2L, C3, C4, I2L, I3, I3L, and I4 speed<br>grades)      | GX, GS, GT               | 0.82                   | 0.85    | 0.88                   | V    |
|                       | Transceiver PCS power supply (right side;<br>C1, C2, I2, and I3YY speed grades)                     | GX, GS, GT               | 0.87                   | 0.9     | 0.93                   | V    |
| V <sub>CCHSSI_R</sub> | Transceiver PCS power supply (right side;<br>C2L, C3, C4, I2L, I3, I3L, and I4 speed<br>grades)     | GX, GS, GT               | 0.82                   | 0.85    | 0.88                   | V    |
|                       |                                                                                                     |                          | 0.82                   | 0.85    | 0.88                   |      |
| V <sub>CCR_GXBL</sub> | Receiver analog nower supply (left side)                                                            |                          | 0.87                   | 0.90    | 0.93                   | v    |
| (2) _                 | Therefore analog power supply (left Slue)                                                           | un, uo, ui               | 0.97                   | 1.0     | 1.03                   | v    |
|                       |                                                                                                     |                          | 1.03                   | 1.05    | 1.07                   |      |

Table 8 shows the transceiver power supply voltage requirements for various conditions.

**Table 8. Transceiver Power Supply Voltage Requirements** 

| Conditions                                                         | Core Speed Grade                  | VCCR_GXB &<br>VCCT_GXB <sup>(2)</sup> | VCCA_GXB | VCCH_GXB | Unit |
|--------------------------------------------------------------------|-----------------------------------|---------------------------------------|----------|----------|------|
| If BOTH of the following conditions are true:                      | A11                               | 1.05                                  |          |          |      |
| ■ Data rate > 10.3 Gbps.                                           | All                               | 1.00                                  |          |          |      |
| <ul> <li>DFE is used.</li> </ul>                                   |                                   |                                       |          |          |      |
| If ANY of the following conditions are true <sup>(1)</sup> :       |                                   |                                       | 3.0      |          |      |
| <ul> <li>ATX PLL is used.</li> </ul>                               |                                   |                                       |          |          |      |
| ■ Data rate > 6.5Gbps.                                             | All                               | 1.0                                   |          |          |      |
| ■ DFE (data rate ≤<br>10.3 Gbps), AEQ, or<br>EyeQ feature is used. |                                   |                                       |          | 1.5      | V    |
| If ALL of the following                                            | C1, C2, I2, and I3YY              | 0.90                                  | 2.5      |          |      |
| <ul> <li>ATX PLL is not used.</li> </ul>                           |                                   |                                       |          |          |      |
| ■ Data rate $\leq$ 6.5Gbps.                                        | C2L, C3, C4, I2L, I3, I3L, and I4 | 0.85                                  | 2.5      |          |      |
| <ul> <li>DFE, AEQ, and EyeQ are<br/>not used.</li> </ul>           |                                   |                                       |          |          |      |

## Notes to Table 8:

(1) Choose this power supply voltage requirement option if you plan to upgrade your design later with any of the listed conditions.

(2) If the VCCR\_GXB and VCCT\_GXB supplies are set to 1.0 V or 1.05 V, they cannot be shared with the VCC core supply. If the VCCR\_GXB and VCCT\_GXB are set to either 0.90 V or 0.85 V, they can be shared with the VCC core supply.

## **DC Characteristics**

This section lists the supply current, I/O pin leakage current, input pin capacitance, on-chip termination tolerance, and hot socketing specifications.

#### **Supply Current**

Supply current is the current drawn from the respective power rails used for power budgeting. Use the Excel-based Early Power Estimator (EPE) to get supply current estimates for your design because these currents vary greatly with the resources you use.

For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*.

|                                                          |                                                                                                                                              |                                                  |            | Calibratio | n Accuracy     |            |      |
|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|------------|------------|----------------|------------|------|
| Symbol                                                   | Description                                                                                                                                  | Conditions                                       | C1         | C2,I2      | C3,I3,<br>I3YY | C4,14      | Unit |
| 50-Ω R <sub>S</sub>                                      | Internal series termination with calibration (50- $\Omega$ setting)                                                                          | V <sub>CCI0</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15        | ±15        | ±15            | ±15        | %    |
| 34- $\Omega$ and<br>40- $\Omega$ R <sub>S</sub>          | Internal series termination with calibration (34- $\Omega$ and 40- $\Omega$ setting)                                                         | V <sub>CCI0</sub> = 1.5, 1.35,<br>1.25, 1.2 V    | ±15        | ±15        | ±15            | ±15        | %    |
| 48-Ω, 60-Ω,<br>80-Ω, and<br>240-Ω R <sub>S</sub>         | Internal series termination<br>with calibration (48- $\Omega$ ,<br>60- $\Omega$ , 80- $\Omega$ , and 240- $\Omega$<br>setting)               | V <sub>CCI0</sub> = 1.2 V                        | ±15        | ±15        | ±15            | ±15        | %    |
| 50-Ω R <sub>T</sub>                                      | Internal parallel<br>termination with<br>calibration (50-Ω setting)                                                                          | V <sub>CCI0</sub> = 2.5, 1.8,<br>1.5, 1.2 V      | -10 to +40 | -10 to +40 | -10 to +40     | -10 to +40 | %    |
| 20-Ω, 30-Ω,<br>40-Ω,60-Ω,<br>and<br>120-Ω R <sub>T</sub> | Internal parallel termination with calibration ( $20 - \Omega$ , $30 - \Omega$ , $40 - \Omega$ , $60 - \Omega$ , and $120 - \Omega$ setting) | V <sub>CCI0</sub> = 1.5, 1.35,<br>1.25 V         | -10 to +40 | -10 to +40 | -10 to +40     | -10 to +40 | %    |
| 60- $Ω$ and<br>120- $Ω$ R <sub>T</sub>                   | Internal parallel<br>termination with<br>calibration (60-Ω and<br>120-Ω setting)                                                             | V <sub>CCI0</sub> = 1.2                          | -10 to +40 | -10 to +40 | -10 to +40     | -10 to +40 | %    |
| $25-\Omega \\ R_{S\_left\_shift}$                        | Internal left shift series termination with calibration ( $25-\Omega$<br>R <sub>S_left_shift</sub> setting)                                  | V <sub>CCI0</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15        | ±15        | ±15            | ±15        | %    |

| Table II. OUI Valiblation Accuracy specifications for Stratix V Devices' / (Latt 2 OF | Table 11. | <b>OCT Calibration A</b> | ccuracy Specificati | ons for Stratix V D | Devices <sup>(1)</sup> ( | Part 2 of |
|---------------------------------------------------------------------------------------|-----------|--------------------------|---------------------|---------------------|--------------------------|-----------|
|---------------------------------------------------------------------------------------|-----------|--------------------------|---------------------|---------------------|--------------------------|-----------|

## Note to Table 11:

(1) OCT calibration accuracy is valid at the time of calibration only.

Table 12 lists the Stratix V OCT without calibration resistance to PVT changes.

| Table 12. | OCT Without Calibration | <b>Resistance</b> 1 | <b>Tolerance</b> | <b>Specifications</b> | for Stratix | <b>V</b> Devices | (Part 1 | of 2) |
|-----------|-------------------------|---------------------|------------------|-----------------------|-------------|------------------|---------|-------|
|-----------|-------------------------|---------------------|------------------|-----------------------|-------------|------------------|---------|-------|

|                             |                                                                      |                                   | Re  | esistance | Tolerance       | !      |      |
|-----------------------------|----------------------------------------------------------------------|-----------------------------------|-----|-----------|-----------------|--------|------|
| Symbol                      | Description                                                          | Conditions                        | C1  | C2,I2     | C3, I3,<br>I3YY | C4, I4 | Unit |
| 25-Ω R, 50-Ω R <sub>S</sub> | Internal series termination<br>without calibration (25-Ω<br>setting) | $V_{CCIO} = 3.0$ and 2.5 V        | ±30 | ±30       | ±40             | ±40    | %    |
| 25-Ω R <sub>S</sub>         | Internal series termination<br>without calibration (25-Ω<br>setting) | V <sub>CCI0</sub> = 1.8 and 1.5 V | ±30 | ±30       | ±40             | ±40    | %    |
| 25-Ω R <sub>S</sub>         | Internal series termination<br>without calibration (25-Ω<br>setting) | V <sub>CCI0</sub> = 1.2 V         | ±35 | ±35       | ±50             | ±50    | %    |

| Symbol | Description                                          | V <sub>CCIO</sub> (V) | Typical | Unit |
|--------|------------------------------------------------------|-----------------------|---------|------|
|        |                                                      | 3.0                   |         |      |
|        | OCT variation with temperature                       | 2.5 0.208             |         |      |
| dR/dT  | OCT variation with temperature without recalibration | 1.8                   | 0.266   | %/°C |
|        | without robalibration                                | 1.5                   | 0.273   |      |
|        |                                                      | 1.2                   | 0.317   |      |

Table 13. OCT Variation after Power-Up Calibration for Stratix V Devices (Part 2 of 2)<sup>(1)</sup>

#### Note to Table 13:

(1) Valid for a  $V_{CCIO}$  range of  $\pm 5\%$  and a temperature range of 0° to 85°C.

## **Pin Capacitance**

Table 14 lists the Stratix V device family pin capacitance.

## Table 14. Pin Capacitance for Stratix V Devices

| Symbol             | Description                                                      | Value | Unit |
|--------------------|------------------------------------------------------------------|-------|------|
| CIOTB              | Input capacitance on the top and bottom I/O pins                 | 6     | pF   |
| C <sub>IOLR</sub>  | Input capacitance on the left and right I/O pins                 | 6     | рF   |
| C <sub>OUTFB</sub> | Input capacitance on dual-purpose clock output and feedback pins | 6     | pF   |

## **Hot Socketing**

Table 15 lists the hot socketing specifications for Stratix V devices.

| Symbol                  | Description                                | Maximum             |
|-------------------------|--------------------------------------------|---------------------|
| I <sub>IOPIN (DC)</sub> | DC current per I/O pin                     | 300 μA              |
| I <sub>IOPIN (AC)</sub> | AC current per I/O pin                     | 8 mA <sup>(1)</sup> |
| IXCVR-TX (DC)           | DC current per transceiver transmitter pin | 100 mA              |
| IXCVR-RX (DC)           | DC current per transceiver receiver pin    | 50 mA               |

## Note to Table 15:

(1) The I/O ramp rate is 10 ns or more. For ramp rates faster than 10 ns,  $|I_{10PIN}| = C dv/dt$ , in which C is the I/O pin capacitance and dv/dt is the slew rate.

| I/O                    | V <sub>CCIO</sub> (V) |     |      | V <sub>DIF(DC)</sub> (V) |                            |                                 | V <sub>X(AC)</sub> (V)    |                                 |                           | V <sub>CM(DC)</sub> (V    | )                         | V <sub>DIF(AC)</sub> (V) |                             |
|------------------------|-----------------------|-----|------|--------------------------|----------------------------|---------------------------------|---------------------------|---------------------------------|---------------------------|---------------------------|---------------------------|--------------------------|-----------------------------|
| Standard               | Min                   | Тур | Max  | Min                      | Max                        | Min                             | Тур                       | Max                             | Min                       | Тур                       | Max                       | Min                      | Max                         |
| HSTL-12<br>Class I, II | 1.14                  | 1.2 | 1.26 | 0.16                     | V <sub>CCI0</sub><br>+ 0.3 | _                               | 0.5*<br>V <sub>CCI0</sub> | _                               | 0.4*<br>V <sub>CCIO</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCI0</sub> | 0.3                      | V <sub>CCI0</sub><br>+ 0.48 |
| HSUL-12                | 1.14                  | 1.2 | 1.3  | 0.26                     | 0.26                       | 0.5*V <sub>CCI0</sub><br>- 0.12 | 0.5*<br>V <sub>CCI0</sub> | 0.5*V <sub>CCI0</sub><br>+ 0.12 | 0.4*<br>V <sub>CCIO</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCIO</sub> | 0.44                     | 0.44                        |

#### Table 21. Differential HSTL and HSUL I/O Standards for Stratix V Devices (Part 2 of 2)

## Table 22. Differential I/O Standard Specifications for Stratix V Devices (7)

| I/O                                   | V <sub>CC10</sub> (V) <sup>(10)</sup>        |         |                       | V <sub>ID</sub> (mV) <sup>(8)</sup> |                                 |                      |                    | V <sub>ICM(DC)</sub> (V)       |                       | Vo                     | <sub>D</sub> (V) ( | 6)                | V <sub>осм</sub> (V) <i>(6)</i> |                |       |
|---------------------------------------|----------------------------------------------|---------|-----------------------|-------------------------------------|---------------------------------|----------------------|--------------------|--------------------------------|-----------------------|------------------------|--------------------|-------------------|---------------------------------|----------------|-------|
| Standard                              | Min                                          | Тур     | Max                   | Min                                 | Condition                       | Max                  | Min                | Condition                      | Max                   | Min                    | Тур                | Max               | Min                             | Тур            | Max   |
| PCML                                  | Trar                                         | nsmitte | er, receiv<br>transmi | ver, and<br>itter, rec              | input referer<br>ceiver, and re | nce cloo<br>eference | ck pins<br>e clock | of the high-s<br>I/O pin speci | peed tra<br>fications | nsceiver<br>, refer to | rs use<br>o Table  | the PC<br>e 23 on | ML I/O s<br>page 18             | standard<br>3. | . For |
| 2.5 V                                 | $_{1}$ 2.375 2.5 2.625 100 $V_{CM} =$ 1.25 V | _       | 0.05                  | D <sub>MAX</sub> ≤<br>700 Mbps      | 1.8                             | 0.247                | _                  | 0.6                            | 1.125                 | 1.25                   | 1.375              |                   |                                 |                |       |
| LVDS <sup>(1)</sup>                   | 2.575                                        | 2.0     | 2.025                 | 100                                 | 1.25 V                          | _                    | 1.05               | D <sub>MAX</sub> ><br>700 Mbps | 1.55                  | 0.247                  | _                  | 0.6               | 1.125                           | 1.25           | 1.375 |
| BLVDS (5)                             | 2.375                                        | 2.5     | 2.625                 | 100                                 | _                               | _                    | _                  | _                              | _                     | _                      | _                  | —                 | _                               | —              |       |
| RSDS<br>(HIO) <sup>(2)</sup>          | 2.375                                        | 2.5     | 2.625                 | 100                                 | V <sub>CM</sub> =<br>1.25 V     | _                    | 0.3                | _                              | 1.4                   | 0.1                    | 0.2                | 0.6               | 0.5                             | 1.2            | 1.4   |
| Mini-<br>LVDS<br>(HIO) <sup>(3)</sup> | 2.375                                        | 2.5     | 2.625                 | 200                                 | _                               | 600                  | 0.4                | _                              | 1.325                 | 0.25                   | _                  | 0.6               | 1                               | 1.2            | 1.4   |
| LVPECL (4                             | _                                            | _       | _                     | 300                                 | _                               |                      | 0.6                | D <sub>MAX</sub> ≤<br>700 Mbps | 1.8                   | _                      | _                  | _                 | _                               | _              | _     |
| ), (9)                                |                                              |         |                       | 300                                 |                                 |                      | 1                  | D <sub>MAX</sub> ><br>700 Mbps | 1.6                   |                        |                    |                   |                                 |                |       |

Notes to Table 22:

(1) For optimized LVDS receiver performance, the receiver voltage input range must be between 1.0 V to 1.6 V for data rates above 700 Mbps, and 0 V to 1.85 V for data rates below 700 Mbps.

(2) For optimized RSDS receiver performance, the receiver voltage input range must be between 0.25 V to 1.45 V.

(3) For optimized Mini-LVDS receiver performance, the receiver voltage input range must be between 0.3 V to 1.425 V.

- (4) For optimized LVPECL receiver performance, the receiver voltage input range must be between 0.85 V to 1.75 V for data rate above 700 Mbps and 0.45 V to 1.95 V for data rate below 700 Mbps.
- (5) There are no fixed  $V_{ICM}$ ,  $V_{OD}$ , and  $V_{OCM}$  specifications for BLVDS. They depend on the system topology.
- (6) RL range:  $90 \le RL \le 110 \Omega$ .
- (7) The 1.4-V and 1.5-V PCML transceiver I/O standard specifications are described in "Transceiver Performance Specifications" on page 18.
- (8) The minimum VID value is applicable over the entire common mode range, VCM.
- (9) LVPECL is only supported on dedicated clock input pins.
- (10) Differential inputs are powered by VCCPD which requires 2.5 V.

## **Power Consumption**

Altera offers two ways to estimate power consumption for a design—the Excel-based Early Power Estimator and the Quartus<sup>®</sup> II PowerPlay Power Analyzer feature.

## **Switching Characteristics**

This section provides performance characteristics of the Stratix V core and periphery blocks.

These characteristics can be designated as Preliminary or Final.

- Preliminary characteristics are created using simulation results, process data, and other known parameters. The title of these tables show the designation as "Preliminary."
- Final numbers are based on actual silicon characterization and testing. The numbers reflect the actual performance of the device under worst-case silicon process, voltage, and junction temperature conditions. There are no designations on finalized tables.

## **Transceiver Performance Specifications**

This section describes transceiver performance specifications.

Table 23 lists the Stratix V GX and GS transceiver specifications.

| Table 23. | Transceiver 3 | Specifications   | for Stratix | V GX | and GS | Devices | (1) | (Part 1   | nf 7 | ۱ |
|-----------|---------------|------------------|-------------|------|--------|---------|-----|-----------|------|---|
| Table 20. | TIANSUCIACI   | opeonitionationa | IUI UIIAIIA | I UA | anu uu | DEVICES | • • | (1 61 6 1 |      |   |

| Symbol/                                                        | Conditions                                                        | Tra                                                                                                                        | nsceive<br>Grade                                     | r Speed<br>1 | Transceiver Speed<br>Grade 2 |     |     | Trai | Unit |     |     |  |  |
|----------------------------------------------------------------|-------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|--------------|------------------------------|-----|-----|------|------|-----|-----|--|--|
| Description                                                    |                                                                   | Min                                                                                                                        | Тур                                                  | Max          | Min                          | Тур | Max | Min  | Тур  | Max |     |  |  |
| Reference Clock                                                |                                                                   |                                                                                                                            |                                                      |              |                              |     |     |      |      |     |     |  |  |
| Supported I/O                                                  | Dedicated<br>reference<br>clock pin                               | Dedicated<br>reference<br>clock pin 1.2-V PCML, 1.4-V PCML, 1.5-V PCML, 2.5-V PCML, Differential LVPECL, LVDS, and<br>HCSL |                                                      |              |                              |     |     |      |      |     |     |  |  |
| Standards                                                      | RX reference<br>clock pin                                         |                                                                                                                            | 1.4-V PCML, 1.5-V PCML, 2.5-V PCML, LVPECL, and LVDS |              |                              |     |     |      |      |     |     |  |  |
| Input Reference<br>Clock Frequency<br>(CMU PLL) <sup>(8)</sup> | _                                                                 | 40                                                                                                                         |                                                      | 710          | 40                           | _   | 710 | 40   | _    | 710 | MHz |  |  |
| Input Reference<br>Clock Frequency<br>(ATX PLL) <sup>(8)</sup> |                                                                   | 100                                                                                                                        |                                                      | 710          | 100                          |     | 710 | 100  |      | 710 | MHz |  |  |
| Rise time                                                      | Measure at<br>±60 mV of<br>differential<br>signal <sup>(26)</sup> |                                                                                                                            |                                                      | 400          | _                            |     | 400 |      |      | 400 | ns  |  |  |
| Fall time                                                      | Measure at<br>±60 mV of<br>differential<br>signal <sup>(26)</sup> |                                                                                                                            | _                                                    | 400          | _                            |     | 400 |      |      | 400 | μσ  |  |  |
| Duty cycle                                                     |                                                                   | 45                                                                                                                         |                                                      | 55           | 45                           |     | 55  | 45   | —    | 55  | %   |  |  |
| Spread-spectrum<br>modulating clock<br>frequency               | PCI Express®<br>(PCIe <sup>®</sup> )                              | 30                                                                                                                         |                                                      | 33           | 30                           |     | 33  | 30   | _    | 33  | kHz |  |  |

| Symbol/                                                                                                                                 | Conditions                                                               | Trai | nsceive<br>Grade | r Speed<br>1 | Transceiver Speed<br>Grade 2 |       |           | Trar    | Unit    |                          |      |
|-----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|------|------------------|--------------|------------------------------|-------|-----------|---------|---------|--------------------------|------|
| Description                                                                                                                             |                                                                          | Min  | Тур              | Max          | Min                          | Тур   | Max       | Min     | Тур     | Max                      |      |
| Reconfiguration<br>clock<br>(mgmt_clk_clk)<br>frequency                                                                                 | _                                                                        | 100  |                  | 125          | 100                          |       | 125       | 100     | _       | 125                      | MHz  |
| Receiver                                                                                                                                |                                                                          |      |                  |              |                              |       |           |         |         |                          |      |
| Supported I/O<br>Standards                                                                                                              | _                                                                        |      |                  | 1.4-V PCMI   | L, 1.5-V                     | PCML, | 2.5-V PCM | L, LVPE | CL, and | d LVDS                   |      |
| Data rate<br>(Standard PCS)<br><sup>(9), (23)</sup>                                                                                     | _                                                                        | 600  | _                | 12200        | 600                          | _     | 12200     | 600     | _       | 8500/<br>10312.5<br>(24) | Mbps |
| Data rate<br>(10G PCS) <sup>(9),</sup> <sup>(23)</sup>                                                                                  | _                                                                        | 600  | _                | 14100        | 600                          | _     | 12500     | 600     | _       | 8500/<br>10312.5<br>(24) | Mbps |
| Absolute V <sub>MAX</sub> for a receiver pin <sup>(5)</sup>                                                                             | _                                                                        | _    | _                | 1.2          | _                            | _     | 1.2       | _       | _       | 1.2                      | V    |
| Absolute V <sub>MIN</sub> for a receiver pin                                                                                            | _                                                                        | -0.4 | _                | _            | -0.4                         | _     | _         | -0.4    | _       | _                        | V    |
| Maximum peak-<br>to-peak<br>differential input<br>voltage V <sub>ID</sub> (diff p-<br>p) before device<br>configuration <sup>(22)</sup> | _                                                                        | _    | _                | 1.6          | _                            | _     | 1.6       | _       |         | 1.6                      | V    |
| Maximum peak-<br>to-peak                                                                                                                | V <sub>CCR_GXB</sub> =<br>1.0 V/1.05 V<br>(V <sub>ICM</sub> =<br>0.70 V) | _    | _                | 2.0          | _                            | _     | 2.0       | _       | _       | 2.0                      | V    |
| voltage $V_{ID}$ (diff p-<br>p) after device<br>configuration <sup>(18)</sup> .                                                         | $V_{CCR_GXB} = 0.90 V$<br>(V <sub>ICM</sub> = 0.6 V)                     |      |                  | 2.4          |                              |       | 2.4       |         |         | 2.4                      | V    |
| (22)                                                                                                                                    | $V_{CCR_GXB} = 0.85 V$<br>(V <sub>ICM</sub> = 0.6 V)                     |      |                  | 2.4          |                              |       | 2.4       |         | _       | 2.4                      | V    |
| Minimum<br>differential eye<br>opening at<br>receiver serial<br>input pins <sup>(6), (22),</sup><br>(27)                                | _                                                                        | 85   |                  |              | 85                           |       |           | 85      | _       | _                        | mV   |

## Table 23. Transceiver Specifications for Stratix V GX and GS Devices <sup>(1)</sup> (Part 3 of 7)

| Symbol/                                                           | Conditions                                                          | Tra | nsceive<br>Grade | r Speed<br>1 | Transceiver Speed<br>Grade 2 |                 |     | Trai | r Speed<br>3    | Unit |    |
|-------------------------------------------------------------------|---------------------------------------------------------------------|-----|------------------|--------------|------------------------------|-----------------|-----|------|-----------------|------|----|
| Description                                                       |                                                                     | Min | Тур              | Max          | Min                          | Тур             | Max | Min  | Тур             | Max  |    |
|                                                                   | 85– $\Omega$ setting                                                | _   | 85 ±<br>30%      |              | _                            | 85 ±<br>30%     |     | —    | 85 ±<br>30%     |      | Ω  |
| Differential on-<br>chip termination<br>resistors <sup>(21)</sup> | 100–Ω<br>setting                                                    | _   | 100<br>±<br>30%  |              | _                            | 100<br>±<br>30% |     | _    | 100<br>±<br>30% | _    | Ω  |
|                                                                   | 120–Ω<br>setting                                                    | _   | 120<br>±<br>30%  |              | _                            | 120<br>±<br>30% |     | _    | 120<br>±<br>30% | _    | Ω  |
|                                                                   | 150-Ω<br>setting                                                    | _   | 150<br>±<br>30%  |              | _                            | 150<br>±<br>30% | _   | _    | 150<br>±<br>30% | _    | Ω  |
|                                                                   | V <sub>CCR_GXB</sub> =<br>0.85 V or 0.9<br>V<br>full<br>bandwidth   | _   | 600              | _            | _                            | 600             | _   |      | 600             | _    | mV |
| V <sub>ICM</sub><br>(AC and DC                                    | V <sub>CCR_GXB</sub> =<br>0.85 V or 0.9<br>V<br>half<br>bandwidth   |     | 600              | _            |                              | 600             | _   |      | 600             | _    | mV |
| (oupled)                                                          | V <sub>CCR_GXB</sub> =<br>1.0 V/1.05 V<br>full<br>bandwidth         | _   | 700              | _            | _                            | 700             | _   | _    | 700             | _    | mV |
|                                                                   | V <sub>CCR_GXB</sub> =<br>1.0 V<br>half<br>bandwidth                |     | 750              | _            | _                            | 750             | _   | _    | 750             | _    | mV |
| t <sub>LTR</sub> <sup>(11)</sup>                                  | —                                                                   | _   | _                | 10           | _                            | —               | 10  | _    | —               | 10   | μs |
| t <sub>LTD</sub> <sup>(12)</sup>                                  | —                                                                   | 4   | _                |              | 4                            | —               |     | 4    | -               | —    | μs |
| t <sub>LTD_manual</sub> <sup>(13)</sup>                           | —                                                                   | 4   |                  |              | 4                            | —               |     | 4    | —               | —    | μs |
| t <sub>LTR_LTD_manual</sub> <sup>(14)</sup>                       | —                                                                   | 15  | _                |              | 15                           | —               |     | 15   | —               | —    | μs |
| Run Length                                                        |                                                                     | _   |                  | 200          | _                            | —               | 200 | _    | —               | 200  | UI |
| Programmable<br>equalization<br>(AC Gain) <sup>(10)</sup>         | Full<br>bandwidth<br>(6.25 GHz)<br>Half<br>bandwidth<br>(3.125 GHz) |     | _                | 16           | _                            | _               | 16  | _    |                 | 16   | dB |

 Table 23. Transceiver Specifications for Stratix V GX and GS Devices <sup>(1)</sup> (Part 4 of 7)

| Symbol/                                                               | Conditions                                                 | Trai | nsceive<br>Grade | r Speed<br>1 | Transceiver Speed<br>Grade 2 |                 |             | Trai | Unit            |                          |      |
|-----------------------------------------------------------------------|------------------------------------------------------------|------|------------------|--------------|------------------------------|-----------------|-------------|------|-----------------|--------------------------|------|
| Description                                                           |                                                            | Min  | Тур              | Max          | Min                          | Тур             | Max         | Min  | Тур             | Max                      |      |
|                                                                       | DC Gain<br>Setting = 0                                     |      | 0                | _            | _                            | 0               | _           | _    | 0               | —                        | dB   |
|                                                                       | DC Gain<br>Setting = 1                                     | _    | 2                |              | _                            | 2               | _           | _    | 2               | _                        | dB   |
| Programmable<br>DC gain                                               | DC Gain<br>Setting = 2                                     | _    | 4                | _            | _                            | 4               | _           | _    | 4               | _                        | dB   |
|                                                                       | DC Gain<br>Setting = 3                                     | _    | 6                | _            | _                            | 6               | _           | _    | 6               | _                        | dB   |
|                                                                       | DC Gain<br>Setting = 4                                     |      | 8                |              |                              | 8               | —           |      | 8               | _                        | dB   |
| Transmitter                                                           |                                                            |      |                  |              |                              |                 |             |      |                 |                          |      |
| Supported I/O<br>Standards                                            | _                                                          |      |                  |              | -                            | 1.4-V ar        | nd 1.5-V PC | ML   |                 |                          |      |
| Data rate<br>(Standard PCS)                                           | _                                                          | 600  | _                | 12200        | 600                          | _               | 12200       | 600  | _               | 8500/<br>10312.5<br>(24) | Mbps |
| Data rate<br>(10G PCS)                                                | _                                                          | 600  | _                | 14100        | 600                          | _               | 12500       | 600  | _               | 8500/<br>10312.5<br>(24) | Mbps |
|                                                                       | 85-Ω<br>setting                                            | _    | 85 ±<br>20%      | _            | _                            | 85 ±<br>20%     | _           | _    | 85 ±<br>20%     | —                        | Ω    |
| Differential on-                                                      | 100-Ω<br>setting                                           | _    | 100<br>±<br>20%  | _            | _                            | 100<br>±<br>20% | _           | _    | 100<br>±<br>20% | _                        | Ω    |
| chip termination<br>resistors                                         | 120-Ω<br>setting                                           |      | 120<br>±<br>20%  | _            |                              | 120<br>±<br>20% | _           |      | 120<br>±<br>20% | _                        | Ω    |
|                                                                       | 150-Ω<br>setting                                           | _    | 150<br>±<br>20%  |              |                              | 150<br>±<br>20% | _           |      | 150<br>±<br>20% | _                        | Ω    |
| V <sub>OCM</sub> (AC<br>coupled)                                      | 0.65-V<br>setting                                          | _    | 650              |              | _                            | 650             | _           | _    | 650             | —                        | mV   |
| V <sub>OCM</sub> (DC<br>coupled)                                      | _                                                          | _    | 650              | _            | _                            | 650             |             | _    | 650             | _                        | mV   |
| Rise time <sup>(7)</sup>                                              | 20% to 80%                                                 | 30   | —                | 160          | 30                           | —               | 160         | 30   | —               | 160                      | ps   |
| Fall time <sup>(7)</sup>                                              | 80% to 20%                                                 | 30   |                  | 160          | 30                           |                 | 160         | 30   | —               | 160                      | ps   |
| Intra-differential<br>pair skew                                       | Tx V <sub>CM</sub> =<br>0.5 V and<br>slew rate of<br>15 ps | _    | _                | 15           |                              |                 | 15          |      | _               | 15                       | ps   |
| Intra-transceiver<br>block transmitter<br>channel-to-<br>channel skew | x6 PMA<br>bonded mode                                      | _    | _                | 120          | _                            | _               | 120         | _    |                 | 120                      | ps   |

## Table 23. Transceiver Specifications for Stratix V GX and GS Devices <sup>(1)</sup> (Part 5 of 7)

## Table 23. Transceiver Specifications for Stratix V GX and GS Devices <sup>(1)</sup> (Part 6 of 7)

| Symbol/                                                               | Conditions                                   | Trai | nsceive<br>Grade | r Speed<br>1                  | Trar | isceive<br>Grade | r Speed<br>2                  | Tran | er Speed<br>e 3 | Unit                          |      |
|-----------------------------------------------------------------------|----------------------------------------------|------|------------------|-------------------------------|------|------------------|-------------------------------|------|-----------------|-------------------------------|------|
| Description                                                           |                                              | Min  | Тур              | Max                           | Min  | Тур              | Max                           | Min  | Тур             | Max                           |      |
| Inter-transceiver<br>block transmitter<br>channel-to-<br>channel skew | xN PMA<br>bonded mode                        | _    | _                | 500                           | _    | _                | 500                           | _    | _               | 500                           | ps   |
| CMU PLL                                                               | •                                            |      |                  |                               |      |                  |                               |      |                 |                               |      |
| Supported Data<br>Range                                               | _                                            | 600  | _                | 12500                         | 600  | _                | 12500                         | 600  | _               | 8500/<br>10312.5<br>(24)      | Mbps |
| t <sub>pll_powerdown</sub> <sup>(15)</sup>                            | —                                            | 1    |                  |                               | 1    |                  |                               | 1    |                 |                               | μs   |
| t <sub>pll_lock</sub> <sup>(16)</sup>                                 |                                              | —    |                  | 10                            | —    | _                | 10                            | —    | _               | 10                            | μs   |
| ATX PLL                                                               |                                              |      |                  |                               |      |                  |                               |      |                 |                               |      |
|                                                                       | VCO<br>post-divider<br>L=2                   | 8000 | _                | 14100                         | 8000 | _                | 12500                         | 8000 | _               | 8500/<br>10312.5<br>(24)      | Mbps |
| Supported Data                                                        | L=4                                          | 4000 | _                | 7050                          | 4000 | _                | 6600                          | 4000 | —               | 6600                          | Mbps |
| Rate Range                                                            | L=8                                          | 2000 |                  | 3525                          | 2000 |                  | 3300                          | 2000 |                 | 3300                          | Mbps |
|                                                                       | L=8,<br>Local/Central<br>Clock Divider<br>=2 | 1000 | _                | 1762.5                        | 1000 | _                | 1762.5                        | 1000 | _               | 1762.5                        | Mbps |
| t <sub>pll_powerdown</sub> (15)                                       | —                                            | 1    | _                | —                             | 1    | _                | —                             | 1    | _               | —                             | μs   |
| t <sub>pll_lock</sub> (16)                                            | —                                            |      | —                | 10                            |      | —                | 10                            | —    |                 | 10                            | μs   |
| fPLL                                                                  | •                                            |      |                  |                               |      |                  |                               |      |                 |                               |      |
| Supported Data<br>Range                                               | _                                            | 600  | _                | 3250/<br>3125 <sup>(25)</sup> | 600  | _                | 3250/<br>3125 <sup>(25)</sup> | 600  | _               | 3250/<br>3125 <sup>(25)</sup> | Mbps |
| t <sub>pll_powerdown</sub> <sup>(15)</sup>                            | _                                            | 1    | —                |                               | 1    | —                |                               | 1    |                 |                               | μs   |





Figure 3 shows the Stratix V AC gain curves for GX channels.

Figure 3. AC Gain Curves for GX Channels (full bandwidth)

Stratix V GT devices contain both GX and GT channels. All transceiver specifications for the GX channels not listed in Table 28 are the same as those listed in Table 23.

Table 28 lists the Stratix V GT transceiver specifications.

## Table 28. Transceiver Specifications for Stratix V GT Devices (Part 2 of 5)<sup>(1)</sup>

| Symbol/                                                                                                    | Conditions                                                         | S      | Transceive<br>peed Grade | r<br>2        | SI           | Fransceive<br>Deed Grade | r<br>3      | Unit     |
|------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|--------|--------------------------|---------------|--------------|--------------------------|-------------|----------|
| Description                                                                                                |                                                                    | Min    | Тур                      | Max           | Min          | Тур                      | Max         |          |
|                                                                                                            | 100 Hz                                                             | —      | —                        | -70           |              |                          | -70         |          |
| Transmitter REFCLK                                                                                         | 1 kHz                                                              |        | _                        | -90           | _            | _                        | -90         |          |
| Phase Noise (622                                                                                           | 10 kHz                                                             |        | —                        | -100          | _            |                          | -100        | dBc/Hz   |
| MHz) <sup>(18)</sup>                                                                                       | 100 kHz                                                            |        |                          | -110          |              |                          | -110        |          |
|                                                                                                            | $\geq$ 1 MHz                                                       | —      | —                        | -120          | _            | _                        | -120        |          |
| Transmitter REFCLK<br>Phase Jitter (100<br>MHz) <sup>(15)</sup>                                            | 10 kHz to<br>1.5 MHz<br>(PCle)                                     | _      | _                        | 3             |              | _                        | 3           | ps (rms) |
| RREF <sup>(17)</sup>                                                                                       | _                                                                  | _      | 1800<br>± 1%             | —             | _            | 1800<br>± 1%             | _           | Ω        |
| Transceiver Clocks                                                                                         |                                                                    |        |                          |               |              |                          |             |          |
| fixedclk clock<br>frequency                                                                                | PCIe<br>Receiver<br>Detect                                         | _      | 100 or<br>125            | _             | _            | 100 or<br>125            | _           | MHz      |
| Reconfiguration clock<br>(mgmt_clk_clk)<br>frequency                                                       | _                                                                  | 100    | _                        | 125           | 100          | _                        | 125         | MHz      |
| Receiver                                                                                                   | •                                                                  |        |                          |               |              |                          |             |          |
| Supported I/O<br>Standards                                                                                 | _                                                                  |        | 1.4-V PCML               | ., 1.5-V PCMI | L, 2.5-V PCI | VIL, LVPEC               | L, and LVDS | 6        |
| Data rate<br>(Standard PCS) <sup>(21)</sup>                                                                | GX channels                                                        | 600    | _                        | 8500          | 600          | _                        | 8500        | Mbps     |
| Data rate<br>(10G PCS) <sup>(21)</sup>                                                                     | GX channels                                                        | 600    | _                        | 12,500        | 600          | _                        | 12,500      | Mbps     |
| Data rate                                                                                                  | GT channels                                                        | 19,600 | —                        | 28,050        | 19,600       |                          | 25,780      | Mbps     |
| Absolute V <sub>MAX</sub> for a receiver pin <sup>(3)</sup>                                                | GT channels                                                        | _      | _                        | 1.2           | _            | _                        | 1.2         | V        |
| Absolute V <sub>MIN</sub> for a receiver pin                                                               | GT channels                                                        | -0.4   | _                        | —             | -0.4         | _                        | _           | V        |
| Maximum peak-to-peak                                                                                       | GT channels                                                        | _      |                          | 1.6           | —            | _                        | 1.6         | V        |
| differential input<br>voltage V <sub>ID</sub> (diff p-p)<br>before device<br>configuration <sup>(20)</sup> | GX channels                                                        |        |                          |               | (8)          |                          |             |          |
|                                                                                                            | GT channels                                                        |        |                          |               |              |                          |             |          |
| Maximum peak-to-peak<br>differential input<br>voltage $V_{ID}$ (diff p-p)<br>after device                  | V <sub>CCR_GTB</sub> =<br>1.05 V<br>(V <sub>ICM</sub> =<br>0.65 V) | _      | _                        | 2.2           | _            | _                        | 2.2         | V        |
|                                                                                                            | GX channels                                                        |        | 1                        | 1 1           | (8)          |                          |             | 1        |
| Minimum differential                                                                                       | GT channels                                                        | 200    | _                        | —             | 200          |                          | _           | mV       |
| eye opening at receiver<br>serial input pins <sup>(4)</sup> , <sup>(20)</sup>                              | GX channels                                                        |        |                          | ·             | (8)          |                          |             |          |

## Table 31. PLL Specifications for Stratix V Devices (Part 3 of 3)

| Symbol           | Parameter                                                     | Min    | Тур  | Max   | Unit |
|------------------|---------------------------------------------------------------|--------|------|-------|------|
| f <sub>RES</sub> | Resolution of VCO frequency ( $f_{INPFD} = 100 \text{ MHz}$ ) | 390625 | 5.96 | 0.023 | Hz   |

#### Notes to Table 31:

(1) This specification is limited in the Quartus II software by the I/O maximum frequency. The maximum I/O frequency is different for each I/O standard.

(2) This specification is limited by the lower of the two: I/O  $f_{MAX}$  or  $f_{OUT}$  of the PLL.

- (3) A high input jitter directly affects the PLL output jitter. To have low PLL output clock jitter, you must provide a clean clock source < 120 ps.
- (4)  $f_{REF}$  is fIN/N when N = 1.
- (5) Peak-to-peak jitter with a probability level of 10<sup>-12</sup> (14 sigma, 99.9999999974404% confidence level). The output jitter specification applies to the intrinsic jitter of the PLL, when an input jitter of 30 ps is applied. The external memory interface clock output jitter specifications use a different measurement method and are available in Table 44 on page 52.
- (6) The cascaded PLL specification is only applicable with the following condition: a. Upstream PLL: 0.59Mhz ≤ Upstream PLL BW < 1 MHz b. Downstream PLL: Downstream PLL BW > 2 MHz
- (7) High bandwidth PLL settings are not supported in external feedback mode.
- (8) The external memory interface clock output jitter specifications use a different measurement method, which is available in Table 42 on page 50.
- (9) The VCO frequency reported by the Quartus II software in the PLL Usage Summary section of the compilation report takes into consideration the VCO post-scale counter K value. Therefore, if the counter K has a value of 2, the frequency reported can be lower than the f<sub>VCO</sub> specification.
- (10) This specification only covers fractional PLL for low bandwidth. The  $f_{VCO}$  for fractional value range 0.05 0.95 must be  $\geq$  1000 MHz, while  $f_{VCO}$  for fractional value range 0.20 0.80 must be  $\geq$  1200 MHz.
- (11) This specification only covered fractional PLL for low bandwidth. The  $f_{VC0}$  for fractional value range 0.05-0.95 must be  $\geq$  1000 MHz.
- (12) This specification only covered fractional PLL for low bandwidth. The  $f_{VC0}$  for fractional value range 0.20-0.80 must be  $\geq$  1200 MHz.

## **DSP Block Specifications**

Table 32 lists the Stratix V DSP block performance specifications.

|                                              |     |         | F          | Peformanc | e                |     |     |      |
|----------------------------------------------|-----|---------|------------|-----------|------------------|-----|-----|------|
| Mode                                         | C1  | C2, C2L | 12, 12L    | C3        | 13, 13L,<br>13YY | C4  | 14  | Unit |
|                                              |     | Modes ı | using one  | DSP       |                  |     |     |      |
| Three 9 x 9                                  | 600 | 600     | 600        | 480       | 480              | 420 | 420 | MHz  |
| One 18 x 18                                  | 600 | 600     | 600        | 480       | 480              | 420 | 400 | MHz  |
| Two partial 18 x 18 (or 16 x 16)             | 600 | 600     | 600        | 480       | 480              | 420 | 400 | MHz  |
| One 27 x 27                                  | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
| One 36 x 18                                  | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
| One sum of two 18 x 18(One sum of 2 16 x 16) | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
| One sum of square                            | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
| One 18 x 18 plus 36 (a x b) + c              | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
|                                              |     | Modes u | sing two l | DSPs      |                  |     |     |      |
| Three 18 x 18                                | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
| One sum of four 18 x 18                      | 475 | 475     | 475        | 380       | 380              | 300 | 300 | MHz  |
| One sum of two 27 x 27                       | 465 | 465     | 450        | 380       | 380              | 300 | 290 | MHz  |
| One sum of two 36 x 18                       | 475 | 475     | 475        | 380       | 380              | 300 | 300 | MHz  |
| One complex 18 x 18                          | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
| One 36 x 36                                  | 475 | 475     | 475        | 380       | 380              | 300 | 300 | MHz  |

## Table 32. Block Performance Specifications for Stratix V DSP Devices (Part 1 of 2)

| Symbol                                                                                                                                                      | Conditiono                                                                                                                                                    |     | C1  |      | C2, | C2L, I | 2, I2L | C3, | 13, 131 | ., I <b>3</b> YY | C4,I4 |     |      | Unit  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|-----|--------|--------|-----|---------|------------------|-------|-----|------|-------|
| Symbol                                                                                                                                                      | Conditions                                                                                                                                                    | Min | Тур | Max  | Min | Тур    | Max    | Min | Тур     | Max              | Min   | Тур | Max  | UIIIL |
| Transmitter                                                                                                                                                 |                                                                                                                                                               |     |     |      |     |        |        |     |         |                  |       |     |      |       |
|                                                                                                                                                             | SERDES factor J<br>= 3 to 10 <sup>(9)</sup> , <sup>(11)</sup> ,<br><sup>(12)</sup> , <sup>(13)</sup> , <sup>(14)</sup> , <sup>(15)</sup> ,<br><sup>(16)</sup> | (6) | _   | 1600 | (6) | _      | 1434   | (6) | _       | 1250             | (6)   | _   | 1050 | Mbps  |
| True<br>Differential<br>I/O Standards<br>- f <sub>HSDR</sub> (data<br>rate)                                                                                 | SERDES factor J<br>$\geq 4$<br>LVDS TX with<br>DPA (12), (14), (15),<br>(16)                                                                                  | (6) |     | 1600 | (6) |        | 1600   | (6) |         | 1600             | (6)   | _   | 1250 | Mbps  |
|                                                                                                                                                             | SERDES factor J<br>= 2,<br>uses DDR<br>Registers                                                                                                              | (6) | _   | (7)  | (6) | _      | (7)    | (6) | _       | (7)              | (6)   |     | (7)  | Mbps  |
|                                                                                                                                                             | SERDES factor J<br>= 1,<br>uses SDR<br>Register                                                                                                               | (6) | _   | (7)  | (6) | _      | (7)    | (6) | _       | (7)              | (6)   | _   | (7)  | Mbps  |
| Emulated<br>Differential<br>I/O Standards<br>with Three<br>External<br>Output<br>Resistor<br>Networks -<br>f <sub>HSDR</sub> (data<br>rate) <sup>(10)</sup> | SERDES factor J<br>= 4 to 10 $(^{17})$                                                                                                                        | (6) |     | 1100 | (6) |        | 1100   | (6) |         | 840              | (6)   |     | 840  | Mbps  |
| t <sub>x Jitter</sub> - True<br>Differential                                                                                                                | Total Jitter for<br>Data Rate<br>600 Mbps -<br>1.25 Gbps                                                                                                      |     | _   | 160  |     | _      | 160    |     | _       | 160              |       |     | 160  | ps    |
| I/O Standards                                                                                                                                               | Total Jitter for<br>Data Rate<br>< 600 Mbps                                                                                                                   |     | _   | 0.1  |     |        | 0.1    |     |         | 0.1              |       | _   | 0.1  | UI    |
| t <sub>x Jitter</sub> -<br>Emulated<br>Differential<br>I/O Standards<br>with Three<br>External<br>Output<br>Resistor<br>Network                             | Total Jitter for<br>Data Rate<br>600 Mbps - 1.25<br>Gbps                                                                                                      | _   | _   | 300  | _   |        | 300    | _   | _       | 300              | _     |     | 325  | ps    |
|                                                                                                                                                             | Total Jitter for<br>Data Rate<br>< 600 Mbps                                                                                                                   | _   | _   | 0.2  | _   | _      | 0.2    | _   | _       | 0.2              | _     | _   | 0.25 | UI    |

## Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 2 of 4)

Figure 7 shows the dynamic phase alignment (DPA) lock time specifications with the DPA PLL calibration option enabled.

Figure 7. DPA Lock Time Specification with DPA PLL Calibration Enabled

| rx_reset      |  |  |          |
|---------------|--|--|----------|
| rx_dpa_locked |  |  | <u> </u> |
|               |  |  | -        |

Table 37 lists the DPA lock time specifications for Stratix V devices.

Table 37. DPA Lock Time Specifications for Stratix V GX Devices Only (1), (2), (3)

| Standard           | Training Pattern     | Number of Data<br>Transitions in One<br>Repetition of the<br>Training Pattern | Number of<br>Repetitions per 256<br>Data Transitions <sup>(4)</sup> | Maximum              |
|--------------------|----------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------|
| SPI-4              | 00000000001111111111 | 2                                                                             | 128                                                                 | 640 data transitions |
| Parallel Rapid I/O | 00001111             | 2                                                                             | 128                                                                 | 640 data transitions |
|                    | 10010000             | 4                                                                             | 64                                                                  | 640 data transitions |
| Miscellaneous      | 10101010             | 8                                                                             | 32                                                                  | 640 data transitions |
| Wiscenareous       | 01010101             | 8                                                                             | 32                                                                  | 640 data transitions |

#### Notes to Table 37:

(1) The DPA lock time is for one channel.

(2) One data transition is defined as a 0-to-1 or 1-to-0 transition.

(3) The DPA lock time stated in this table applies to both commercial and industrial grade.

(4) This is the number of repetitions for the stated training pattern to achieve the 256 data transitions.

Figure 8 shows the **LVDS** soft-clock data recovery (CDR)/DPA sinusoidal jitter tolerance specification for a data rate  $\geq$  1.25 Gbps. Table 38 lists the **LVDS** soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate  $\geq$  1.25 Gbps.





## **Duty Cycle Distortion (DCD) Specifications**

Table 44 lists the worst-case DCD for Stratix V devices.

## Table 44. Worst-Case DCD on Stratix V I/O Pins (1)

| Symbol            | C   | 1   | C2, C2 | L, 12, 12L | C3, I<br>I3 | 3, I3L,<br>IYY | C4  | 4,14 | Unit |
|-------------------|-----|-----|--------|------------|-------------|----------------|-----|------|------|
| -                 | Min | Max | Min    | Max        | Min         | Max            | Min | Max  |      |
| Output Duty Cycle | 45  | 55  | 45     | 55         | 45          | 55             | 45  | 55   | %    |

## Note to Table 44:

(1) The DCD numbers do not cover the core clock network.

## **Configuration Specification**

## **POR Delay Specification**

Power-on reset (POR) delay is defined as the delay between the time when all the power supplies monitored by the POR circuitry reach the minimum recommended operating voltage to the time when the nSTATUS is released high and your device is ready to begin configuration.



For more information about the POR delay, refer to the *Hot Socketing and Power-On Reset in Stratix V Devices* chapter.

Table 45 lists the fast and standard POR delay specification.

#### Table 45. Fast and Standard POR Delay Specification (1)

| POR Delay | Minimum | Maximum |
|-----------|---------|---------|
| Fast      | 4 ms    | 12 ms   |
| Standard  | 100 ms  | 300 ms  |

## Note to Table 45:

(1) You can select the POR delay based on the MSEL settings as described in the MSEL Pin Settings section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.

## **JTAG Configuration Specifications**

Table 46 lists the JTAG timing parameters and values for Stratix V devices.

Table 46. JTAG Timing Parameters and Values for Stratix V Devices

| Symbol                  | Description                        | Min | Max | Unit |
|-------------------------|------------------------------------|-----|-----|------|
| t <sub>JCP</sub>        | TCK clock period <sup>(2)</sup>    | 30  |     | ns   |
| t <sub>JCP</sub>        | TCK clock period <sup>(2)</sup>    | 167 | —   | ns   |
| t <sub>JCH</sub>        | TCK clock high time <sup>(2)</sup> | 14  | —   | ns   |
| t <sub>JCL</sub>        | TCK clock low time <sup>(2)</sup>  | 14  |     | ns   |
| t <sub>JPSU (TDI)</sub> | TDI JTAG port setup time           | 2   | —   | ns   |
| t <sub>JPSU (TMS)</sub> | TMS JTAG port setup time           | 3   | _   | ns   |

| Symbol            | Description                              | Min | Max                      | Unit |
|-------------------|------------------------------------------|-----|--------------------------|------|
| t <sub>JPH</sub>  | JTAG port hold time                      | 5   | —                        | ns   |
| t <sub>JPCO</sub> | JTAG port clock to output                | —   | 11 <sup>(1)</sup>        | ns   |
| t <sub>JPZX</sub> | JTAG port high impedance to valid output | —   | 14 <sup>(1)</sup>        | ns   |
| t <sub>JPXZ</sub> | JTAG port valid output to high impedance | —   | <b>14</b> <sup>(1)</sup> | ns   |

Table 46. JTAG Timing Parameters and Values for Stratix V Devices

Notes to Table 46:

(1) A 1 ns adder is required for each V<sub>CCI0</sub> voltage step down from 3.0 V. For example,  $t_{JPC0} = 12$  ns if V<sub>CCI0</sub> of the TDO I/O bank = 2.5 V, or 13 ns if it equals 1.8 V.

(2) The minimum TCK clock period is 167 ns if VCCBAT is within the range 1.2V-1.5V when you perform the volatile key programming.

## **Raw Binary File Size**

For the POR delay specification, refer to the "POR Delay Specification" section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices".

Table 47 lists the uncompressed raw binary file (.rbf) sizes for Stratix V devices.

| Family       | Device | Package                      | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) <sup>(4), (5)</sup> |
|--------------|--------|------------------------------|--------------------------------|--------------------------------------------|
|              | 500742 | H35, F40, F35 <sup>(2)</sup> | 213,798,880                    | 562,392                                    |
|              | JOUNAS | H29, F35 <sup>(3)</sup>      | 137,598,880                    | 564,504                                    |
|              | 5SGXA4 | —                            | 213,798,880                    | 563,672                                    |
|              | 5SGXA5 | —                            | 269,979,008                    | 562,392                                    |
|              | 5SGXA7 | —                            | 269,979,008                    | 562,392                                    |
| Stratix V GX | 5SGXA9 | —                            | 342,742,976                    | 700,888                                    |
|              | 5SGXAB | —                            | 342,742,976                    | 700,888                                    |
|              | 5SGXB5 | —                            | 270,528,640                    | 584,344                                    |
|              | 5SGXB6 | —                            | 270,528,640                    | 584,344                                    |
|              | 5SGXB9 | _                            | 342,742,976                    | 700,888                                    |
|              | 5SGXBB | —                            | 342,742,976                    | 700,888                                    |
| Stratix V CT | 5SGTC5 | —                            | 269,979,008                    | 562,392                                    |
|              | 5SGTC7 | —                            | 269,979,008                    | 562,392                                    |
|              | 5SGSD3 | —                            | 137,598,880                    | 564,504                                    |
|              | 590904 | F1517                        | 213,798,880                    | 563,672                                    |
| Stratix V GS | J303D4 | _                            | 137,598,880                    | 564,504                                    |
|              | 5SGSD5 |                              | 213,798,880                    | 563,672                                    |
|              | 5SGSD6 |                              | 293,441,888                    | 565,528                                    |
|              | 5SGSD8 | —                            | 293,441,888                    | 565,528                                    |

Table 47. Uncompressed .rbf Sizes for Stratix V Devices

|         | Member<br>Code |       | Active Serial <sup>(1)</sup> | )                      | Fast Passive Parallel <sup>(2)</sup> |            |                        |  |
|---------|----------------|-------|------------------------------|------------------------|--------------------------------------|------------|------------------------|--|
| Variant |                | Width | DCLK (MHz)                   | Min Config<br>Time (s) | Width                                | DCLK (MHz) | Min Config<br>Time (s) |  |
|         | D3             | 4     | 100                          | 0.344                  | 32                                   | 100        | 0.043                  |  |
|         | D4             | 4     | 100                          | 0.534                  | 32                                   | 100        | 0.067                  |  |
| 68      |                | 4     | 100                          | 0.344                  | 32                                   | 100        | 0.043                  |  |
| 03      | D5             | 4     | 100                          | 0.534                  | 32                                   | 100        | 0.067                  |  |
|         | D6             | 4     | 100                          | 0.741                  | 32                                   | 100        | 0.093                  |  |
|         | D8             | 4     | 100                          | 0.741                  | 32                                   | 100        | 0.093                  |  |
| F       | E9             | 4     | 100                          | 0.857                  | 32                                   | 100        | 0.107                  |  |
| Ľ       | EB             | 4     | 100                          | 0.857                  | 32                                   | 100        | 0.107                  |  |

Table 48. Minimum Configuration Time Estimation for Stratix V Devices

#### Notes to Table 48:

(1) DCLK frequency of 100 MHz using external CLKUSR.

(2) Max FPGA FPP bandwidth may exceed bandwidth available from some external storage or control logic.

## **Fast Passive Parallel Configuration Timing**

This section describes the fast passive parallel (FPP) configuration timing parameters for Stratix V devices.

## DCLK-to-DATA[] Ratio for FPP Configuration

FPP configuration requires a different DCLK-to-DATA[]ratio when you enable the design security, decompression, or both features. Table 49 lists the DCLK-to-DATA[]ratio for each combination.

| Configuration<br>Scheme | Decompression | Design Security | DCLK-to-DATA[]<br>Ratio |
|-------------------------|---------------|-----------------|-------------------------|
| FPP ×8                  | Disabled      | Disabled        | 1                       |
|                         | Disabled      | Enabled         | 1                       |
|                         | Enabled       | Disabled        | 2                       |
|                         | Enabled       | Enabled         | 2                       |
| FPP ×16                 | Disabled      | Disabled        | 1                       |
|                         | Disabled      | Enabled         | 2                       |
|                         | Enabled       | Disabled        | 4                       |
|                         | Enabled       | Enabled         | 4                       |

 Table 49. DCLK-to-DATA[] Ratio <sup>(1)</sup> (Part 1 of 2)

 Table 61. Document Revision History (Part 3 of 3)

| Date          | Version | Changes                                                                                                                                                                                                                             |  |
|---------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| May 2013      |         | ■ Updated Table 2, Table 6, Table 7, Table 20, Table 23, Table 27, Table 47, Table 60                                                                                                                                               |  |
|               | 2.7     | Added Table 24, Table 48                                                                                                                                                                                                            |  |
|               |         | <ul> <li>Updated Figure 9, Figure 10, Figure 11, Figure 12</li> </ul>                                                                                                                                                               |  |
| February 2013 | 2.6     | <ul> <li>Updated Table 7, Table 9, Table 20, Table 23, Table 27, Table 30, Table 31, Table 35,<br/>Table 46</li> </ul>                                                                                                              |  |
|               |         | Updated "Maximum Allowed Overshoot and Undershoot Voltage"                                                                                                                                                                          |  |
| December 2012 | 2.5     | <ul> <li>Updated Table 3, Table 6, Table 7, Table 8, Table 23, Table 24, Table 25, Table 27,<br/>Table 30, Table 32, Table 35</li> </ul>                                                                                            |  |
|               |         | Added Table 33                                                                                                                                                                                                                      |  |
|               |         | <ul> <li>Added "Fast Passive Parallel Configuration Timing"</li> </ul>                                                                                                                                                              |  |
|               |         | <ul> <li>Added "Active Serial Configuration Timing"</li> </ul>                                                                                                                                                                      |  |
|               |         | <ul> <li>Added "Passive Serial Configuration Timing"</li> </ul>                                                                                                                                                                     |  |
|               |         | <ul> <li>Added "Remote System Upgrades"</li> </ul>                                                                                                                                                                                  |  |
|               |         | <ul> <li>Added "User Watchdog Internal Circuitry Timing Specification"</li> </ul>                                                                                                                                                   |  |
|               |         | Added "Initialization"                                                                                                                                                                                                              |  |
|               |         | Added "Raw Binary File Size"                                                                                                                                                                                                        |  |
| June 2012     | 2.4     | <ul> <li>Added Figure 1, Figure 2, and Figure 3.</li> </ul>                                                                                                                                                                         |  |
|               |         | <ul> <li>Updated Table 1, Table 2, Table 3, Table 6, Table 11, Table 22, Table 23, Table 27, Table 29, Table 30, Table 31, Table 32, Table 35, Table 38, Table 39, Table 40, Table 41, Table 43, Table 56, and Table 59.</li> </ul> |  |
|               |         | <ul> <li>Various edits throughout to fix bugs.</li> </ul>                                                                                                                                                                           |  |
|               |         | Changed title of document to <i>Stratix V Device Datasheet</i> .                                                                                                                                                                    |  |
|               |         | <ul> <li>Removed document from the Stratix V handbook and made it a separate document.</li> </ul>                                                                                                                                   |  |
| February 2012 | 2.3     | ■ Updated Table 1–22, Table 1–29, Table 1–31, and Table 1–31.                                                                                                                                                                       |  |
| December 2011 | 2.2     | ■ Added Table 2–31.                                                                                                                                                                                                                 |  |
|               |         | ■ Updated Table 2–28 and Table 2–34.                                                                                                                                                                                                |  |
| November 2011 | 2.1     | <ul> <li>Added Table 2–2 and Table 2–21 and updated Table 2–5 with information about<br/>Stratix V GT devices.</li> </ul>                                                                                                           |  |
|               |         | <ul> <li>Updated Table 2–11, Table 2–13, Table 2–20, and Table 2–25.</li> </ul>                                                                                                                                                     |  |
|               |         | <ul> <li>Various edits throughout to fix SPRs.</li> </ul>                                                                                                                                                                           |  |
|               | 2.0     | ■ Updated Table 2–4, Table 2–18, Table 2–19, Table 2–21, Table 2–22, Table 2–23, and Table 2–24.                                                                                                                                    |  |
| May 2011      |         | <ul> <li>Updated the "DQ Logic Block and Memory Output Clock Jitter Specifications" title.</li> </ul>                                                                                                                               |  |
|               |         | Chapter moved to Volume 1.                                                                                                                                                                                                          |  |
|               |         | <ul> <li>Minor text edits.</li> </ul>                                                                                                                                                                                               |  |
| December 2010 | 1.1     | ■ Updated Table 1–2, Table 1–4, Table 1–19, and Table 1–23.                                                                                                                                                                         |  |
|               |         | <ul> <li>Converted chapter to the new template.</li> </ul>                                                                                                                                                                          |  |
|               |         | <ul> <li>Minor text edits.</li> </ul>                                                                                                                                                                                               |  |
| July 2010     | 1.0     | Initial release.                                                                                                                                                                                                                    |  |