Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 185000 | | Number of Logic Elements/Cells | 490000 | | Total RAM Bits | 41984000 | | Number of I/O | 432 | | Number of Gates | - | | Voltage - Supply | 0.87V ~ 0.93V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 1517-FBGA (40x40) | | Supplier Device Package | 1517-FBGA (40x40) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/5sgxmb5r2f40i2n | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Page 2 Electrical Characteristics Table 1. Stratix V GX and GS Commercial and Industrial Speed Grade Offering (1), (2), (3) (Part 2 of 2) | Transceiver Speed | Core Speed Grade | | | | | | | | | | |-----------------------|------------------|---------|-----|-----|---------|---------|--------------------|-----|--|--| | Grade | C1 | C2, C2L | C3 | C4 | 12, 12L | 13, 13L | I3YY | 14 | | | | 3 GX channel—8.5 Gbps | _ | Yes | Yes | Yes | _ | Yes | Yes <sup>(4)</sup> | Yes | | | #### Notes to Table 1: - (1) C = Commercial temperature grade; I = Industrial temperature grade. - (2) Lower number refers to faster speed grade. - (3) C2L, I2L, and I3L speed grades are for low-power devices. - (4) I3YY speed grades can achieve up to 10.3125 Gbps. Table 2 lists the industrial and commercial speed grades for the Stratix V GT devices. Table 2. Stratix V GT Commercial and Industrial Speed Grade Offering (1), (2) | Transacius Crad Crado | Core Speed Grade | | | | | | | | |----------------------------------------------------|------------------|-----|-----|-----|--|--|--|--| | Transceiver Speed Grade | C1 | C2 | 12 | 13 | | | | | | 2<br>GX channel—12.5 Gbps<br>GT channel—28.05 Gbps | Yes | Yes | _ | _ | | | | | | 3<br>GX channel—12.5 Gbps<br>GT channel—25.78 Gbps | Yes | Yes | Yes | Yes | | | | | #### Notes to Table 2: - (1) C = Commercial temperature grade; I = Industrial temperature grade. - (2) Lower number refers to faster speed grade. ### **Absolute Maximum Ratings** Absolute maximum ratings define the maximum operating conditions for Stratix V devices. The values are based on experiments conducted with the devices and theoretical modeling of breakdown and damage mechanisms. The functional operation of the device is not implied for these conditions. Conditions other than those listed in Table 3 may cause permanent damage to the device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse effects on the device. Table 3. Absolute Maximum Ratings for Stratix V Devices (Part 1 of 2) | Symbol | Description | Minimum | Maximum | Unit | |---------------------|------------------------------------------------------------------------|---------|---------|------| | V <sub>CC</sub> | Power supply for core voltage and periphery circuitry | -0.5 | 1.35 | V | | V <sub>CCPT</sub> | Power supply for programmable power technology | -0.5 | 1.8 | V | | V <sub>CCPGM</sub> | Power supply for configuration pins | -0.5 | 3.9 | V | | V <sub>CC_AUX</sub> | Auxiliary supply for the programmable power technology | -0.5 | 3.4 | V | | V <sub>CCBAT</sub> | Battery back-up power supply for design security volatile key register | -0.5 | 3.9 | V | | V <sub>CCPD</sub> | I/O pre-driver power supply | -0.5 | 3.9 | V | | V <sub>CCIO</sub> | I/O power supply | -0.5 | 3.9 | V | Electrical Characteristics Page 3 Table 3. Absolute Maximum Ratings for Stratix V Devices (Part 2 of 2) | Symbol | Description | Minimum | Maximum | Unit | |-----------------------|--------------------------------|---------|---------|------| | V <sub>CCD_FPLL</sub> | PLL digital power supply | -0.5 | 1.8 | V | | V <sub>CCA_FPLL</sub> | PLL analog power supply | -0.5 | 3.4 | V | | V <sub>I</sub> | DC input voltage | -0.5 | 3.8 | V | | T <sub>J</sub> | Operating junction temperature | -55 | 125 | °C | | T <sub>STG</sub> | Storage temperature (No bias) | -65 | 150 | °C | | I <sub>OUT</sub> | DC output current per pin | -25 | 40 | mA | Table 4 lists the absolute conditions for the transceiver power supply for Stratix V GX, GS, and GT devices. Table 4. Transceiver Power Supply Absolute Conditions for Stratix V GX, GS, and GT Devices | Symbol | Description | Devices | Minimum | Maximum | Unit | |-----------------------|--------------------------------------------------------------|------------|---------|---------|------| | V <sub>CCA_GXBL</sub> | Transceiver channel PLL power supply (left side) | GX, GS, GT | -0.5 | 3.75 | V | | V <sub>CCA_GXBR</sub> | Transceiver channel PLL power supply (right side) | GX, GS | -0.5 | 3.75 | V | | V <sub>CCA_GTBR</sub> | Transceiver channel PLL power supply (right side) | GT | -0.5 | 3.75 | V | | V <sub>CCHIP_L</sub> | Transceiver hard IP power supply (left side) | GX, GS, GT | -0.5 | 1.35 | V | | V <sub>CCHIP_R</sub> | Transceiver hard IP power supply (right side) | GX, GS, GT | -0.5 | 1.35 | V | | V <sub>CCHSSI_L</sub> | Transceiver PCS power supply (left side) | GX, GS, GT | -0.5 | 1.35 | V | | V <sub>CCHSSI_R</sub> | Transceiver PCS power supply (right side) | GX, GS, GT | -0.5 | 1.35 | V | | V <sub>CCR_GXBL</sub> | Receiver analog power supply (left side) | GX, GS, GT | -0.5 | 1.35 | V | | V <sub>CCR_GXBR</sub> | Receiver analog power supply (right side) | GX, GS, GT | -0.5 | 1.35 | V | | V <sub>CCR_GTBR</sub> | Receiver analog power supply for GT channels (right side) | GT | -0.5 | 1.35 | V | | V <sub>CCT_GXBL</sub> | Transmitter analog power supply (left side) | GX, GS, GT | -0.5 | 1.35 | V | | V <sub>CCT_GXBR</sub> | Transmitter analog power supply (right side) | GX, GS, GT | -0.5 | 1.35 | V | | V <sub>CCT_GTBR</sub> | Transmitter analog power supply for GT channels (right side) | GT | -0.5 | 1.35 | V | | V <sub>CCL_GTBR</sub> | Transmitter clock network power supply (right side) | GT | -0.5 | 1.35 | V | | V <sub>CCH_GXBL</sub> | Transmitter output buffer power supply (left side) | GX, GS, GT | -0.5 | 1.8 | V | | V <sub>CCH_GXBR</sub> | Transmitter output buffer power supply (right side) | GX, GS, GT | -0.5 | 1.8 | V | ### **Maximum Allowed Overshoot and Undershoot Voltage** During transitions, input signals may overshoot to the voltage shown in Table 5 and undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns. Page 4 Electrical Characteristics Table 5 lists the maximum allowed input overshoot voltage and the duration of the overshoot voltage as a percentage of device lifetime. The maximum allowed overshoot duration is specified as a percentage of high time over the lifetime of the device. A DC signal is equivalent to 100% of the duty cycle. For example, a signal that overshoots to 3.95 V can be at 3.95 V for only ~21% over the lifetime of the device; for a device lifetime of 10 years, the overshoot duration amounts to ~2 years. **Table 5. Maximum Allowed Overshoot During Transitions** | Symbol | Description | Condition (V) | Overshoot Duration as %<br>@ T <sub>J</sub> = 100°C | Unit | | |---------|------------------|---------------|-----------------------------------------------------|------|--| | | | 3.8 | 100 | % | | | | | 3.85 | 64 | % | | | | | 3.9 | 3.9 36 | | | | | | 3.95 | 21 | % | | | Vi (AC) | AC input voltage | 4 | 12 | % | | | | | 4.05 | 7 | % | | | | | 4.1 | 4 | % | | | | | 4.15 | 2 | % | | | | | 4.2 | 1 | % | | Figure 1. Stratix V Device Overshoot Duration Page 14 Electrical Characteristics Table 18. Single-Ended SSTL, HSTL, and HSUL I/O Reference Voltage Specifications for Stratix V Devices | I/O Standard | | V <sub>CCIO</sub> (V) | | | V <sub>REF</sub> (V) | | V <sub>TT</sub> (V) | | | | |-------------------------|-------|-----------------------|-------|-----------------------------|-------------------------|-----------------------------|-----------------------------|----------------------------|-----------------------------|--| | I/O Standard | Min | Тур | Max | Min | Тур | Max | Min | Тур | Мах | | | SSTL-2<br>Class I, II | 2.375 | 2.5 | 2.625 | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | V <sub>REF</sub> – 0.04 | $V_{REF}$ | V <sub>REF</sub> + 0.04 | | | SSTL-18<br>Class I, II | 1.71 | 1.8 | 1.89 | 0.833 | 0.9 | 0.969 | V <sub>REF</sub> – 0.04 | V <sub>REF</sub> | V <sub>REF</sub> + 0.04 | | | SSTL-15<br>Class I, II | 1.425 | 1.5 | 1.575 | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | 0.49 *<br>V <sub>CCIO</sub> | 0.5 *<br>VCCIO | 0.51 *<br>V <sub>CCIO</sub> | | | SSTL-135<br>Class I, II | 1.283 | 1.35 | 1.418 | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | 0.49 *<br>V <sub>CCIO</sub> | 0.5 *<br>V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | | | SSTL-125<br>Class I, II | 1.19 | 1.25 | 1.26 | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | 0.49 *<br>V <sub>CCIO</sub> | 0.5 *<br>VCCIO | 0.51 *<br>V <sub>CCIO</sub> | | | SSTL-12<br>Class I, II | 1.14 | 1.20 | 1.26 | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | 0.49 *<br>V <sub>CCIO</sub> | 0.5 *<br>VCCIO | 0.51 *<br>V <sub>CCIO</sub> | | | HSTL-18<br>Class I, II | 1.71 | 1.8 | 1.89 | 0.85 | 0.9 | 0.95 | _ | V <sub>CCIO</sub> /2 | _ | | | HSTL-15<br>Class I, II | 1.425 | 1.5 | 1.575 | 0.68 | 0.75 | 0.9 | _ | V <sub>CCIO</sub> /2 | _ | | | HSTL-12<br>Class I, II | 1.14 | 1.2 | 1.26 | 0.47 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.53 *<br>V <sub>CCIO</sub> | _ | V <sub>CCIO</sub> /2 | _ | | | HSUL-12 | 1.14 | 1.2 | 1.3 | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | _ | _ | _ | | Table 19. Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications for Stratix V Devices (Part 1 of 2) | I/O Standard | V <sub>IL(D(</sub> | V <sub>IL(DC)</sub> (V) | | <sub>C)</sub> (V) | V <sub>IL(AC)</sub> (V) | V <sub>IH(AC)</sub> (V) | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) | I (mA) | l <sub>oh</sub> | |-------------------------|--------------------|--------------------------|--------------------------|-------------------------|----------------------------|--------------------------|----------------------------|----------------------------|----------------------|-----------------| | i/U Stanuaru | Min | Max | Min | Max | Max | Min | Max | Min | I <sub>ol</sub> (mA) | (mA) | | SSTL-2<br>Class I | -0.3 | V <sub>REF</sub> – 0.15 | V <sub>REF</sub> + 0.15 | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> –<br>0.31 | V <sub>REF</sub> + 0.31 | V <sub>TT</sub> –<br>0.608 | V <sub>TT</sub> + 0.608 | 8.1 | -8.1 | | SSTL-2<br>Class II | -0.3 | V <sub>REF</sub> – 0.15 | V <sub>REF</sub> + 0.15 | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> – 0.31 | V <sub>REF</sub> + 0.31 | V <sub>TT</sub> – 0.81 | V <sub>TT</sub> + 0.81 | 16.2 | -16.2 | | SSTL-18<br>Class I | -0.3 | V <sub>REF</sub> – 0.125 | V <sub>REF</sub> + 0.125 | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> – 0.25 | V <sub>REF</sub> + 0.25 | V <sub>TT</sub> – 0.603 | V <sub>TT</sub> + 0.603 | 6.7 | -6.7 | | SSTL-18<br>Class II | -0.3 | V <sub>REF</sub> – 0.125 | V <sub>REF</sub> + 0.125 | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> –<br>0.25 | V <sub>REF</sub> + 0.25 | 0.28 | V <sub>CCIO</sub> - 0.28 | 13.4 | -13.4 | | SSTL-15<br>Class I | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> – 0.175 | V <sub>REF</sub> + 0.175 | 0.2 *<br>V <sub>CCIO</sub> | 0.8 *<br>V <sub>CCIO</sub> | 8 | -8 | | SSTL-15<br>Class II | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> – 0.175 | V <sub>REF</sub> + 0.175 | 0.2 *<br>V <sub>CCIO</sub> | 0.8 *<br>V <sub>CCIO</sub> | 16 | -16 | | SSTL-135<br>Class I, II | _ | V <sub>REF</sub> – 0.09 | V <sub>REF</sub> + 0.09 | _ | V <sub>REF</sub> –<br>0.16 | V <sub>REF</sub> + 0.16 | 0.2 *<br>V <sub>CCIO</sub> | 0.8 *<br>V <sub>CCIO</sub> | _ | _ | | SSTL-125<br>Class I, II | _ | V <sub>REF</sub> – 0.85 | V <sub>REF</sub> + 0.85 | _ | V <sub>REF</sub> –<br>0.15 | V <sub>REF</sub> + 0.15 | 0.2 *<br>V <sub>CCIO</sub> | 0.8 *<br>V <sub>CCIO</sub> | _ | _ | | SSTL-12<br>Class I, II | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> –<br>0.15 | V <sub>REF</sub> + 0.15 | 0.2 *<br>V <sub>CCIO</sub> | 0.8 *<br>V <sub>CCIO</sub> | _ | _ | Electrical Characteristics Page 17 You typically use the interactive Excel-based Early Power Estimator before designing the FPGA to get a magnitude estimate of the device power. The Quartus II PowerPlay Power Analyzer provides better quality estimates based on the specifics of the design after you complete place-and-route. The PowerPlay Power Analyzer can apply a combination of user-entered, simulation-derived, and estimated signal activities that, when combined with detailed circuit models, yields very accurate power estimates. For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*. Page 22 Switching Characteristics Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 5 of 7) | Symbol/ | Conditions | Tra | nsceive<br>Grade | r Speed<br>1 | Trai | nsceive<br>Grade | r Speed<br>2 | Trai | nsceive<br>Grade | r Speed<br>3 | Unit | |-----------------------------------------------------------------------|---------------------------------------------------|-----|------------------|--------------|------|------------------|--------------|------|------------------|--------------------------|------| | Description | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | | DC Gain<br>Setting = 0 | _ | 0 | _ | _ | 0 | _ | _ | 0 | _ | dB | | | DC Gain<br>Setting = 1 | _ | 2 | _ | _ | 2 | _ | _ | 2 | _ | dB | | Programmable<br>DC gain | DC Gain<br>Setting = 2 | | 4 | _ | _ | 4 | | _ | 4 | _ | dB | | | DC Gain<br>Setting = 3 | | 6 | | _ | 6 | _ | _ | 6 | _ | dB | | | DC Gain<br>Setting = 4 | _ | 8 | | _ | 8 | | _ | 8 | _ | dB | | Transmitter | | | | | | | | | | | | | Supported I/O<br>Standards | _ | | | | - | 1.4-V ar | nd 1.5-V PC | ML | | | | | Data rate<br>(Standard PCS) | _ | 600 | _ | 12200 | 600 | | 12200 | 600 | _ | 8500/<br>10312.5<br>(24) | Mbps | | Data rate<br>(10G PCS) | _ | 600 | _ | 14100 | 600 | _ | 12500 | 600 | _ | 8500/<br>10312.5<br>(24) | Mbps | | | 85-Ω<br>setting | _ | 85 ± 20% | _ | _ | 85 ± 20% | _ | _ | 85 ± 20% | _ | Ω | | Differential on- | 100-Ω<br>setting | | 100<br>±<br>20% | _ | _ | 100<br>±<br>20% | | _ | 100<br>±<br>20% | _ | Ω | | chip termination resistors | 120-Ω<br>setting | _ | 120<br>±<br>20% | _ | _ | 120<br>±<br>20% | _ | _ | 120<br>±<br>20% | _ | Ω | | | 150-Ω<br>setting | _ | 150<br>±<br>20% | _ | _ | 150<br>±<br>20% | _ | _ | 150<br>±<br>20% | _ | Ω | | V <sub>OCM</sub> (AC coupled) | 0.65-V<br>setting | _ | 650 | _ | _ | 650 | _ | _ | 650 | _ | mV | | V <sub>OCM</sub> (DC coupled) | _ | _ | 650 | _ | _ | 650 | _ | _ | 650 | _ | mV | | Rise time (7) | 20% to 80% | 30 | _ | 160 | 30 | _ | 160 | 30 | | 160 | ps | | Fall time <sup>(7)</sup> | 80% to 20% | 30 | _ | 160 | 30 | | 160 | 30 | _ | 160 | ps | | Intra-differential<br>pair skew | Tx V <sub>CM</sub> = 0.5 V and slew rate of 15 ps | _ | _ | 15 | _ | _ | 15 | _ | _ | 15 | ps | | Intra-transceiver<br>block transmitter<br>channel-to-<br>channel skew | x6 PMA<br>bonded mode | _ | _ | 120 | _ | _ | 120 | _ | _ | 120 | ps | Page 32 Switching Characteristics Table 28. Transceiver Specifications for Stratix V GT Devices (Part 3 of 5) $^{(1)}$ | Symbol/ | Conditions | | Transceiver<br>Speed Grade | | | Transceive<br>peed Grade | | Unit | |-----------------------------------------------------------|----------------------------------|----------------------|----------------------------|--------|-----|--------------------------|--------|-------| | Description | | Min | Тур | Max | Min | Тур | Max | | | Differential on-chip termination resistors (7) | GT channels | _ | 100 | _ | _ | 100 | _ | Ω | | | 85-Ω setting | _ | 85 ± 30% | _ | _ | 85<br>± 30% | _ | Ω | | Differential on-chip termination resistors | 100-Ω<br>setting | _ | 100<br>± 30% | _ | _ | 100<br>± 30% | _ | Ω | | for GX channels (19) | 120-Ω<br>setting | _ | 120<br>± 30% | _ | _ | 120<br>± 30% | _ | Ω | | | 150-Ω<br>setting | _ | 150<br>± 30% | _ | _ | 150<br>± 30% | _ | Ω | | V <sub>ICM</sub> (AC coupled) | GT channels | _ | 650 | _ | _ | 650 | _ | mV | | | VCCR_GXB =<br>0.85 V or<br>0.9 V | _ | 600 | _ | _ | 600 | _ | mV | | VICM (AC and DC coupled) for GX Channels | VCCR_GXB = 1.0 V full bandwidth | _ | 700 | _ | _ | 700 | _ | mV | | | VCCR_GXB = 1.0 V half bandwidth | _ | 750 | _ | _ | 750 | _ | mV | | t <sub>LTR</sub> <sup>(9)</sup> | _ | _ | _ | 10 | _ | _ | 10 | μs | | t <sub>LTD</sub> <sup>(10)</sup> | _ | 4 | _ | _ | 4 | _ | _ | μs | | t <sub>LTD_manual</sub> (11) | | 4 | _ | _ | 4 | _ | _ | μs | | t <sub>LTR_LTD_manual</sub> (12) | | 15 | _ | _ | 15 | _ | _ | μs | | Run Length | GT channels | _ | _ | 72 | _ | _ | 72 | CID | | nuii Leiigiii | GX channels | | | | (8) | | | | | CDR PPM | GT channels | _ | _ | 1000 | _ | _ | 1000 | ± PPM | | ODITITIVI | GX channels | | | | (8) | | | | | Programmable | GT channels | _ | _ | 14 | _ | _ | 14 | dB | | equalization<br>(AC Gain) <sup>(5)</sup> | GX channels | | | | (8) | | | | | Programmable | GT channels | _ | _ | 7.5 | _ | _ | 7.5 | dB | | DC gain <sup>(6)</sup> | GX channels | | | | (8) | | | | | Differential on-chip termination resistors <sup>(7)</sup> | GT channels | | 100 | _ | _ | 100 | _ | Ω | | Transmitter | · ' | | • | | | • | • | | | Supported I/O<br>Standards | _ | 1.4-V and 1.5-V PCML | | | | | | | | Data rate<br>(Standard PCS) | GX channels | 600 | _ | 8500 | 600 | _ | 8500 | Mbps | | Data rate<br>(10G PCS) | GX channels | 600 | _ | 12,500 | 600 | | 12,500 | Mbps | Table 28. Transceiver Specifications for Stratix V GT Devices (Part 4 of 5) $^{(1)}$ | Symbol/ | Conditions | | Transceive<br>peed Grade | | | Transceive<br>Deed Grade | | Unit | | | | | |--------------------------------------------------------------------|----------------------------------------------|--------|--------------------------|--------------------------------|--------|--------------------------|--------------------------------|------|--|--|--|--| | Description | | Min | Тур | Max | Min | Тур | Max | | | | | | | Data rate | GT channels | 19,600 | _ | 28,050 | 19,600 | _ | 25,780 | Mbps | | | | | | Differential on-chip | GT channels | _ | 100 | _ | | 100 | <u> </u> | Ω | | | | | | termination resistors | GX channels | | | • | (8) | | <u>'</u> | | | | | | | \/ | GT channels | _ | 500 | _ | _ | 500 | _ | mV | | | | | | V <sub>OCM</sub> (AC coupled) | GX channels | | | • | (8) | | <u>'</u> | | | | | | | Diag/Fall time | GT channels | _ | 15 | _ | _ | 15 | _ | ps | | | | | | Rise/Fall time | GX channels | (8) | | | | | | | | | | | | Intra-differential pair<br>skew | GX channels | | | | (8) | | | | | | | | | Intra-transceiver block<br>transmitter channel-to-<br>channel skew | GX channels | | | | (8) | | | | | | | | | Inter-transceiver block<br>transmitter channel-to-<br>channel skew | GX channels | | (8) | | | | | | | | | | | CMU PLL | | | | | | | | | | | | | | Supported Data Range | _ | 600 | _ | 12500 | 600 | _ | 8500 | Mbps | | | | | | t <sub>pll_powerdown</sub> (13) | _ | 1 | _ | _ | 1 | _ | _ | μs | | | | | | t <sub>pll_lock</sub> (14) | _ | _ | _ | 10 | _ | _ | 10 | μs | | | | | | ATX PLL | | | | | | | | | | | | | | | VCO post-<br>divider L=2 | 8000 | _ | 12500 | 8000 | _ | 8500 | Mbps | | | | | | | L=4 | 4000 | _ | 6600 | 4000 | _ | 6600 | Mbps | | | | | | Supported Data Rate | L=8 | 2000 | _ | 3300 | 2000 | _ | 3300 | Mbps | | | | | | Range for GX Channels | L=8,<br>Local/Central<br>Clock Divider<br>=2 | 1000 | _ | 1762.5 | 1000 | _ | 1762.5 | Mbps | | | | | | Supported Data Rate<br>Range for GT Channels | VCO post-<br>divider L=2 | 9800 | _ | 14025 | 9800 | _ | 12890 | Mbps | | | | | | t <sub>pll_powerdown</sub> (13) | _ | 1 | _ | _ | 1 | _ | _ | μs | | | | | | t <sub>pll_lock</sub> (14) | _ | _ | _ | 10 | _ | _ | 10 | μs | | | | | | fPLL | | | • | | | | | | | | | | | Supported Data Range | _ | 600 | _ | 3250/<br>3.125 <sup>(23)</sup> | 600 | _ | 3250/<br>3.125 <sup>(23)</sup> | Mbps | | | | | | t <sub>pll_powerdown</sub> (13) | _ | 1 | _ | _ | 1 | _ | _ | μs | | | | | Page 34 Switching Characteristics Table 28. Transceiver Specifications for Stratix V GT Devices (Part 5 of 5) (1) | Symbol/<br>Description | Conditions | Transceiver Speed Grade 2 | | | T<br>Sp | Unit | | | |----------------------------|------------|---------------------------|-----|-----|---------|------|-----|----| | Description | | Min | Тур | Max | Min | Тур | Max | | | t <sub>pll_lock</sub> (14) | _ | _ | _ | 10 | _ | _ | 10 | μs | #### Notes to Table 28: - (1) Speed grades shown refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the *Stratix V Device Overview*. - (2) The reference clock common mode voltage is equal to the VCCR\_GXB power supply level. - (3) The device cannot tolerate prolonged operation at this absolute maximum. - (4) The differential eye opening specification at the receiver input pins assumes that receiver equalization is disabled. If you enable receiver equalization, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level. - (5) Refer to Figure 5 for the GT channel AC gain curves. The total effective AC gain is the AC gain minus the DC gain. - (6) Refer to Figure 6 for the GT channel DC gain curves. - (7) CFP2 optical modules require the host interface to have the receiver data pins differentially terminated with 100 Ω. The internal OCT feature is available after the Stratix V FPGA configuration is completed. Altera recommends that FPGA configuration is completed before inserting the optical module. Otherwise, minimize unnecessary removal and insertion with unconfigured devices. - (8) Specifications for this parameter are the same as for Stratix V GX and GS devices. See Table 23 for specifications. - (9) t<sub>LTB</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset. - (10) tLTD is time required for the receiver CDR to start recovering valid data after the rx is lockedtodata signal goes high. - (11) t<sub>LTD\_manual</sub> is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode. - (12) t<sub>LTR\_LTD\_manual</sub> is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode. - (13) tpll powerdown is the PLL powerdown minimum pulse width. - (14) tpll lock is the time required for the transmitter CMU/ATX PLL to lock to the input reference clock frequency after coming out of reset. - (15) To calculate the REFCLK rms phase jitter requirement for PCle at reference clock frequencies other than 100 MHz, use the following formula: REFCLK rms phase jitter at f(MHz) = REFCLK rms phase jitter at 100 MHz × 100/f. - (16) The maximum peak to peak differential input voltage V<sub>ID</sub> after device configuration is equal to 4 × (absolute V<sub>MAX</sub> for receiver pin V<sub>ICM</sub>). - (17) For ES devices, RREF is 2000 $\Omega$ ±1%. - (18) To calculate the REFCLK phase noise requirement at frequencies other than 622 MHz, use the following formula: REFCLK phase noise at f(MHz) = REFCLK phase noise at 622 MHz + 20\*log(f/622). - (19) SFP/+ optical modules require the host interface to have RD+/- differentially terminated with 100 Ω. The internal OCT feature is available after the Stratix V FPGA configuration is completed. Altera recommends that FPGA configuration is completed before inserting the optical module. Otherwise, minimize unnecessary removal and insertion with unconfigured devices. - (20) Refer to Figure 4. - (21) For oversampling design to support data rates less than the minimum specification, the CDR needs to be in LTR mode only. - (22) This supply follows VCCR\_GXB for both GX and GT channels. - (23) When you use fPLL as a TXPLL of the transceiver. Table 29 shows the $\ensuremath{V_{\text{OD}}}$ settings for the GT channel. Table 29. Typical $\text{V}_{\text{0D}}$ Setting for GT Channel, TX Termination = 100 $\Omega$ | Symbol | V <sub>op</sub> Setting | V <sub>op</sub> Value (mV) | |-------------------------------------------------------------------------|-------------------------|----------------------------| | | 0 | 0 | | | 1 | 200 | | V differential peak to peak tunical (1) | 2 | 400 | | <b>V</b> <sub>OD</sub> differential peak to peak typical <sup>(1)</sup> | 3 | 600 | | | 4 | 800 | | | 5 | 1000 | ### Note: (1) Refer to Figure 4. ## **PLL Specifications** Table 31 lists the Stratix V PLL specifications when operating in both the commercial junction temperature range (0° to 85°C) and the industrial junction temperature range ( $-40^{\circ}$ to $100^{\circ}$ C). Table 31. PLL Specifications for Stratix V Devices (Part 1 of 3) | Symbol | Parameter | Min | Тур | Max | Unit | |---------------------------------|----------------------------------------------------------------------------------------------------------|-----|-----|--------------------|------| | | Input clock frequency (C1, C2, C2L, I2, and I2L speed grades) | 5 | _ | 800 (1) | MHz | | f <sub>IN</sub> | Input clock frequency (C3, I3, I3L, and I3YY speed grades) | 5 | _ | 800 (1) | MHz | | | Input clock frequency (C4, I4 speed grades) | 5 | _ | 650 <sup>(1)</sup> | MHz | | f <sub>INPFD</sub> | Input frequency to the PFD | 5 | _ | 325 | MHz | | FINPFD | Fractional Input clock frequency to the PFD | 50 | _ | 160 | MHz | | | PLL VCO operating range (C1, C2, C2L, I2, I2L speed grades) | 600 | _ | 1600 | MHz | | f <sub>vco</sub> <sup>(9)</sup> | PLL VCO operating range (C3, I3, I3L, I3YY speed grades) | 600 | _ | 1600 | MHz | | | PLL VCO operating range (C4, I4 speed grades) | 600 | _ | 1300 | MHz | | EINDUTY | Input clock or external feedback clock input duty cycle | 40 | _ | 60 | % | | | Output frequency for an internal global or regional clock (C1, C2, C2L, I2, I2L speed grades) | _ | _ | 717 (2) | MHz | | f <sub>OUT</sub> | Output frequency for an internal global or regional clock (C3, I3, I3L speed grades) | _ | _ | 650 <sup>(2)</sup> | MHz | | | Output frequency for an internal global or regional clock (C4, I4 speed grades) | _ | _ | 580 <sup>(2)</sup> | MHz | | | Output frequency for an external clock output (C1, C2, C2L, I2, I2L speed grades) | _ | _ | 800 (2) | MHz | | f <sub>OUT_EXT</sub> | Output frequency for an external clock output (C3, I3, I3L speed grades) | _ | _ | 667 (2) | MHz | | | Output frequency for an external clock output (C4, I4 speed grades) | _ | _ | 553 <sup>(2)</sup> | MHz | | t <sub>оитриту</sub> | Duty cycle for a dedicated external clock output (when set to <b>50%</b> ) | 45 | 50 | 55 | % | | FCOMP | External feedback clock compensation time | _ | _ | 10 | ns | | DYCONFIGCLK | Dynamic Configuration Clock used for mgmt_clk and scanclk | _ | _ | 100 | MHz | | Lock | Time required to lock from the end-of-device configuration or deassertion of areset | _ | _ | 1 | ms | | DLOCK | Time required to lock dynamically (after switchover or reconfiguring any non-post-scale counters/delays) | _ | _ | 1 | ms | | | PLL closed-loop low bandwidth | | 0.3 | | MHz | | :<br>CLBW | PLL closed-loop medium bandwidth | | 1.5 | | MHz | | | PLL closed-loop high bandwidth (7) | _ | 4 | _ | MHz | | PLL_PSERR | Accuracy of PLL phase shift | | _ | ±50 | ps | | ARESET | Minimum pulse width on the areset signal | 10 | _ | _ | ns | Table 33. Memory Block Performance Specifications for Stratix V Devices (1), (2) (Part 2 of 2) | | | Resour | ces Used | | | Pe | erforman | ce | | | | |---------------|-----------------------------------------------------------------------------------------------------------|--------|----------|-----|------------|-----|----------|---------|---------------------|-----|------| | Memory | Mode | ALUTS | Memory | C1 | C2,<br>C2L | C3 | C4 | 12, 12L | 13,<br>13L,<br>13YY | 14 | Unit | | | Single-port, all supported widths | 0 | 1 | 700 | 700 | 650 | 550 | 700 | 500 | 450 | MHz | | | Simple dual-port, all supported widths | 0 | 1 | 700 | 700 | 650 | 550 | 700 | 500 | 450 | MHz | | | Simple dual-port with<br>the read-during-write<br>option set to <b>Old Data</b> ,<br>all supported widths | 0 | 1 | 525 | 525 | 455 | 400 | 525 | 455 | 400 | MHz | | M20K<br>Block | Simple dual-port with ECC enabled, 512 × 32 | 0 | 1 | 450 | 450 | 400 | 350 | 450 | 400 | 350 | MHz | | | Simple dual-port with ECC and optional pipeline registers enabled, 512 × 32 | 0 | 1 | 600 | 600 | 500 | 450 | 600 | 500 | 450 | MHz | | | True dual port, all supported widths | 0 | 1 | 700 | 700 | 650 | 550 | 700 | 500 | 450 | MHz | | | ROM, all supported widths | 0 | 1 | 700 | 700 | 650 | 550 | 700 | 500 | 450 | MHz | ### Notes to Table 33: ### **Temperature Sensing Diode Specifications** Table 34 lists the internal TSD specification. **Table 34. Internal Temperature Sensing Diode Specification** | Tei | mperature<br>Range | Accuracy | Offset<br>Calibrated<br>Option | Sampling Rate | Conversion<br>Time | Resolution | Minimum<br>Resolution<br>with no<br>Missing Codes | |------|--------------------|----------|--------------------------------|----------------|--------------------|------------|---------------------------------------------------| | -40° | °C to 100°C | ±8°C | No | 1 MHz, 500 KHz | < 100 ms | 8 bits | 8 bits | Table 35 lists the specifications for the Stratix V external temperature sensing diode. Table 35. External Temperature Sensing Diode Specifications for Stratix V Devices | Description | Min | Тур | Max | Unit | |------------------------------------------|-------|-------|-------|------| | I <sub>bias</sub> , diode source current | 8 | _ | 200 | μΑ | | V <sub>bias,</sub> voltage across diode | 0.3 | _ | 0.9 | V | | Series resistance | _ | _ | <1 | Ω | | Diode ideality factor | 1.006 | 1.008 | 1.010 | _ | <sup>(1)</sup> To achieve the maximum memory block performance, use a memory block clock that comes through global clock routing from an on-chip PLL set to **50%** output duty cycle. Use the Quartus II software to report timing for this and other memory block clocking schemes. <sup>(2)</sup> When you use the error detection cyclical redundancy check (CRC) feature, there is no degradation in F<sub>MAX</sub>. <sup>(3)</sup> The F<sub>MAX</sub> specification is only achievable with Fitter options, **MLAB Implementation In 16-Bit Deep Mode** enabled. Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 2 of 4) | Combal | Conditions | | C1 | | C2, | C2L, I | 2, I2L | C3, | I3, I3I | ., I3YY | | C4,I4 | 4 | II.a.i.k | |-----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----|-----|------|-----|--------|--------|-----|---------|---------|-----|-------|------|----------| | Symbol | Conditions | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | Transmitter | | | | | | | | | | | | | | | | True<br>Differential<br>I/O Standards | SERDES factor J<br>= 3 to 10 (9), (11),<br>(12), (13), (14), (15),<br>(16) | (6) | _ | 1600 | (6) | _ | 1434 | (6) | _ | 1250 | (6) | _ | 1050 | Mbps | | | SERDES factor J ≥ 4 LVDS TX with DPA (12), (14), (15), (16) | (6) | _ | 1600 | (6) | _ | 1600 | (6) | _ | 1600 | (6) | | 1250 | Mbps | | - f <sub>HSDR</sub> (data<br>rate) | SERDES factor J<br>= 2,<br>uses DDR<br>Registers | (6) | _ | (7) | (6) | _ | (7) | (6) | _ | (7) | (6) | _ | (7) | Mbps | | | SERDES factor J<br>= 1,<br>uses SDR<br>Register | (6) | _ | (7) | (6) | _ | (7) | (6) | _ | (7) | (6) | _ | (7) | Mbps | | Emulated Differential I/O Standards with Three External Output Resistor Networks - f <sub>HSDR</sub> (data rate) (10) | SERDES factor J<br>= 4 to 10 (17) | (6) | _ | 1100 | (6) | _ | 1100 | (6) | _ | 840 | (6) | | 840 | Mbps | | t <sub>x Jitter</sub> - True<br>Differential | Total Jitter for<br>Data Rate<br>600 Mbps -<br>1.25 Gbps | _ | _ | 160 | _ | _ | 160 | _ | _ | 160 | _ | _ | 160 | ps | | I/O Standards | Total Jitter for<br>Data Rate<br>< 600 Mbps | _ | _ | 0.1 | _ | _ | 0.1 | _ | _ | 0.1 | _ | _ | 0.1 | UI | | t <sub>x Jitter</sub> -<br>Emulated<br>Differential<br>I/O Standards | Total Jitter for<br>Data Rate<br>600 Mbps - 1.25<br>Gbps | _ | _ | 300 | _ | _ | 300 | _ | _ | 300 | _ | _ | 325 | ps | | with Three<br>External<br>Output<br>Resistor<br>Network | Total Jitter for<br>Data Rate<br>< 600 Mbps | _ | _ | 0.2 | _ | _ | 0.2 | _ | _ | 0.2 | _ | _ | 0.25 | UI | Page 48 Switching Characteristics Figure 7 shows the dynamic phase alignment (DPA) lock time specifications with the DPA PLL calibration option enabled. Figure 7. DPA Lock Time Specification with DPA PLL Calibration Enabled Table 37 lists the DPA lock time specifications for Stratix V devices. Table 37. DPA Lock Time Specifications for Stratix V GX Devices Only (1), (2), (3) | Standard | Training Pattern | Number of Data<br>Transitions in One<br>Repetition of the<br>Training Pattern | Number of<br>Repetitions per 256<br>Data Transitions <sup>(4)</sup> | Maximum | |--------------------|----------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------| | SPI-4 | 00000000001111111111 | 2 | 128 | 640 data transitions | | Parallel Rapid I/O | 00001111 | 2 | 128 | 640 data transitions | | Faranei napiu 1/0 | 10010000 | 4 | 64 | 640 data transitions | | Miscellaneous | 10101010 | 8 | 32 | 640 data transitions | | IVIISCEIIAITEOUS | 01010101 | 8 | 32 | 640 data transitions | #### Notes to Table 37: - (1) The DPA lock time is for one channel. - (2) One data transition is defined as a 0-to-1 or 1-to-0 transition. - (3) The DPA lock time stated in this table applies to both commercial and industrial grade. - (4) This is the number of repetitions for the stated training pattern to achieve the 256 data transitions. Figure 8 shows the **LVDS** soft-clock data recovery (CDR)/DPA sinusoidal jitter tolerance specification for a data rate $\geq$ 1.25 Gbps. Table 38 lists the **LVDS** soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate $\geq$ 1.25 Gbps. Figure 8. LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification for a Data Rate $\geq$ 1.25 Gbps LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification 25 8.5 0.35 0.1 F1 F2 F3 F4 Jitter Frequency (Hz) Page 52 Configuration Specification ### **Duty Cycle Distortion (DCD) Specifications** Table 44 lists the worst-case DCD for Stratix V devices. Table 44. Worst-Case DCD on Stratix V I/O Pins (1) | Symbol | C | 1 | C2, C2 | L, I2, I2L | | 3, I3L,<br>3YY | C4 | 1,14 | Unit | |-------------------|-----|-----|--------|------------|-----|----------------|-----|------|------| | - | Min | Max | Min | Max | Min | Max | Min | Max | | | Output Duty Cycle | 45 | 55 | 45 | 55 | 45 | 55 | 45 | 55 | % | #### Note to Table 44: ## **Configuration Specification** ## **POR Delay Specification** Power-on reset (POR) delay is defined as the delay between the time when all the power supplies monitored by the POR circuitry reach the minimum recommended operating voltage to the time when the nSTATUS is released high and your device is ready to begin configuration. For more information about the POR delay, refer to the *Hot Socketing and Power-On Reset in Stratix V Devices* chapter. Table 45 lists the fast and standard POR delay specification. Table 45. Fast and Standard POR Delay Specification (1) | POR Delay | Minimum | Maximum | |-----------|---------|---------| | Fast | 4 ms | 12 ms | | Standard | 100 ms | 300 ms | ### Note to Table 45: ## **JTAG Configuration Specifications** Table 46 lists the JTAG timing parameters and values for Stratix V devices. Table 46. JTAG Timing Parameters and Values for Stratix V Devices | Symbol | Description | Min | Max | Unit | |-------------------------|---------------------------------|-----|-----|------| | t <sub>JCP</sub> | TCK clock period (2) | 30 | _ | ns | | t <sub>JCP</sub> | TCK clock period <sup>(2)</sup> | 167 | _ | ns | | t <sub>JCH</sub> | TCK clock high time (2) | 14 | _ | ns | | t <sub>JCL</sub> | TCK clock low time (2) | 14 | _ | ns | | t <sub>JPSU (TDI)</sub> | TDI JTAG port setup time | 2 | _ | ns | | t <sub>JPSU (TMS)</sub> | TMS JTAG port setup time | 3 | _ | ns | <sup>(1)</sup> The DCD numbers do not cover the core clock network. <sup>(1)</sup> You can select the POR delay based on the MSEL settings as described in the MSEL Pin Settings section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter. Configuration Specification Page 53 | Table 46. | JTAG Timino | Parameters a | nd Values | for Stratix V Devices | |-----------|-------------|--------------|-----------|-----------------------| |-----------|-------------|--------------|-----------|-----------------------| | Symbol | Description | Min | Max | Unit | |-------------------|------------------------------------------|-----|-------------------|------| | t <sub>JPH</sub> | JTAG port hold time | 5 | _ | ns | | t <sub>JPCO</sub> | JTAG port clock to output | _ | 11 <sup>(1)</sup> | ns | | t <sub>JPZX</sub> | JTAG port high impedance to valid output | _ | 14 <sup>(1)</sup> | ns | | t <sub>JPXZ</sub> | JTAG port valid output to high impedance | _ | 14 <sup>(1)</sup> | ns | #### Notes to Table 46: - (1) A 1 ns adder is required for each $V_{CCIO}$ voltage step down from 3.0 V. For example, $t_{JPCO}$ = 12 ns if $V_{CCIO}$ of the TDO I/O bank = 2.5 V, or 13 ns if it equals 1.8 V. - (2) The minimum TCK clock period is 167 ns if VCCBAT is within the range 1.2V-1.5V when you perform the volatile key programming. ## **Raw Binary File Size** For the POR delay specification, refer to the "POR Delay Specification" section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices". Table 47 lists the uncompressed raw binary file (.rbf) sizes for Stratix V devices. Table 47. Uncompressed .rbf Sizes for Stratix V Devices | Family | Device | Package | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) (4), (5) | |--------------|--------|------------------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | ECCVAO | H35, F40, F35 <sup>(2)</sup> | 213,798,880 | 562,392 | | | 5SGXA3 | H29, F35 <sup>(3)</sup> | 137,598,880 | 564,504 | | | 5SGXA4 | _ | 213,798,880 | 563,672 | | | 5SGXA5 | _ | 269,979,008 | 562,392 | | | 5SGXA7 | _ | 269,979,008 | 562,392 | | Stratix V GX | 5SGXA9 | _ | 342,742,976 | 700,888 | | | 5SGXAB | _ | 342,742,976 | 700,888 | | | 5SGXB5 | _ | 270,528,640 | 584,344 | | | 5SGXB6 | _ | 270,528,640 | 584,344 | | | 5SGXB9 | _ | 342,742,976 | 700,888 | | | 5SGXBB | _ | 342,742,976 | 700,888 | | Ctuativ V CT | 5SGTC5 | _ | 269,979,008 | 562,392 | | Stratix V GT | 5SGTC7 | _ | 269,979,008 | 563,672<br>562,392<br>562,392<br>700,888<br>700,888<br>584,344<br>584,344<br>700,888<br>700,888<br>562,392<br>562,392<br>564,504<br>563,672<br>564,504<br>563,672 | | | 5SGSD3 | <del>_</del> | 137,598,880 | 564,504 | | | FCCCD4 | F1517 | 213,798,880 | 563,672 | | Ctrativ V CC | 5SGSD4 | _ | 137,598,880 | 564,504 | | Stratix V GS | 5SGSD5 | <del>_</del> | 213,798,880 | 563,672 | | | 5SGSD6 | _ | 293,441,888 | 565,528 | | | 5SGSD8 | _ | 293,441,888 | 565,528 | Configuration Specification Page 57 ### FPP Configuration Timing when DCLK-to-DATA [] = 1 Figure 12 shows the timing waveform for FPP configuration when using a MAX II or MAX V device as an external host. This waveform shows timing when the DCLK-to-DATA[] ratio is 1. Figure 12. FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is 1 (1), (2) ### Notes to Figure 12: - (1) Use this timing waveform when the DCLK-to-DATA[] ratio is 1. - (2) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic-high levels. When nCONFIG is pulled low, a reconfiguration cycle begins. - (3) After power-up, the Stratix V device holds nSTATUS low for the time of the POR delay. - (4) After power-up, before and during configuration, CONF DONE is low. - (5) Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required. - (6) For FPP ×16, use DATA [15..0]. For FPP ×8, use DATA [7..0]. DATA [31..0] are available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings. - (7) To ensure a successful configuration, send the entire configuration data to the Stratix V device. CONF\_DONE is released high when the Stratix V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode. - (8) After the option bit to enable the <code>INIT\_DONE</code> pin is configured into the device, the <code>INIT\_DONE</code> goes low. Page 58 Configuration Specification Table 50 lists the timing parameters for Stratix V devices for FPP configuration when the DCLK-to-DATA[] ratio is 1. Table 50. FPP Timing Parameters for Stratix V Devices (1) | Symbol | Parameter | Minimum | Maximum | Units | | |------------------------|---------------------------------------------------|------------------------------------------------------------|----------------------|-------|--| | t <sub>CF2CD</sub> | nCONFIG low to CONF_DONE low | _ | 600 | ns | | | t <sub>CF2ST0</sub> | nconfig low to nstatus low | _ | 600 | ns | | | t <sub>CFG</sub> | nCONFIG low pulse width | 2 | _ | μS | | | t <sub>STATUS</sub> | nstatus low pulse width | 268 | 1,506 <sup>(2)</sup> | μS | | | t <sub>CF2ST1</sub> | nCONFIG high to nSTATUS high | _ | 1,506 <sup>(3)</sup> | μS | | | t <sub>CF2CK</sub> (6) | nCONFIG high to first rising edge on DCLK | 1,506 | _ | μS | | | t <sub>ST2CK</sub> (6) | nSTATUS high to first rising edge of DCLK | 2 | _ | μS | | | t <sub>DSU</sub> | DATA[] setup time before rising edge on DCLK | 5.5 | _ | ns | | | t <sub>DH</sub> | DATA[] hold time after rising edge on DCLK | 0 | _ | ns | | | t <sub>CH</sub> | DCLK high time | $0.45 \times 1/f_{MAX}$ | _ | S | | | t <sub>CL</sub> | DCLK low time | $0.45 \times 1/f_{MAX}$ | _ | S | | | t <sub>CLK</sub> | DCLK period | 1/f <sub>MAX</sub> | _ | S | | | f | DCLK frequency (FPP ×8/×16) | _ | 125 | MHz | | | f <sub>MAX</sub> | DCLK frequency (FPP ×32) | _ | 100 | MHz | | | t <sub>CD2UM</sub> | CONF_DONE high to user mode (4) | 175 | 437 | μS | | | + | GOVER DOVER high to GUVERN anabled | 4 × maximum | | | | | t <sub>CD2CU</sub> | CONF_DONE high to CLKUSR enabled | DCLK period | _ | | | | t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | t <sub>CD2CU</sub> + (8576 × CLKUSR period) <sup>(5)</sup> | _ | _ | | #### Notes to Table 50: - (1) Use these timing parameters when the decompression and design security features are disabled. - (2) This value is applicable if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width. - (3) This value is applicable if you do not delay configuration by externally holding the nstatus low. - (4) The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device. - (5) To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the Initialization section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter. - (6) If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification. ### FPP Configuration Timing when DCLK-to-DATA [] > 1 Figure 13 shows the timing waveform for FPP configuration when using a MAX II device, MAX V device, or microprocessor as an external host. This waveform shows timing when the DCLK-to-DATA [] ratio is more than 1. Configuration Specification Page 63 Table 54 lists the PS configuration timing parameters for Stratix V devices. Table 54. PS Timing Parameters for Stratix V Devices | Symbol | Parameter | Minimum | Maximum | Units | |------------------------|--------------------------------------------------------------|------------------------------------------------------|----------------------|-------| | t <sub>CF2CD</sub> | nCONFIG low to CONF_DONE low | _ | 600 | ns | | t <sub>CF2ST0</sub> | nCONFIG low to nSTATUS low | _ | 600 | ns | | t <sub>CFG</sub> | nCONFIG low pulse width | 2 | <del></del> | μS | | t <sub>STATUS</sub> | nstatus low pulse width | 268 | 1,506 <sup>(1)</sup> | μS | | t <sub>CF2ST1</sub> | nCONFIG high to nSTATUS high | _ | 1,506 <sup>(2)</sup> | μS | | t <sub>CF2CK</sub> (5) | nCONFIG high to first rising edge on DCLK | 1,506 | <del></del> | μS | | t <sub>ST2CK</sub> (5) | nstatus high to first rising edge of DCLK | 2 | _ | μS | | t <sub>DSU</sub> | DATA[] setup time before rising edge on DCLK | 5.5 | _ | ns | | t <sub>DH</sub> | DATA[] hold time after rising edge on DCLK | 0 | _ | ns | | t <sub>CH</sub> | DCLK high time | $0.45 \times 1/f_{MAX}$ | _ | S | | t <sub>CL</sub> | DCLK low time | $0.45 \times 1/f_{MAX}$ | _ | S | | t <sub>CLK</sub> | DCLK period | 1/f <sub>MAX</sub> | _ | S | | f <sub>MAX</sub> | DCLK frequency | _ | 125 | MHz | | t <sub>CD2UM</sub> | CONF_DONE high to user mode (3) | 175 | 437 | μ\$ | | t <sub>CD2CU</sub> | CONF_DONE high to CLKUSR enabled 4 × maximum DCLK period — | | _ | _ | | t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | $t_{\text{CD2CU}}$ + (8576 × CLKUSR period) $^{(4)}$ | _ | _ | ### Notes to Table 54: - (1) This value is applicable if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width. - (2) This value is applicable if you do not delay configuration by externally holding the nSTATUS low. - (3) The minimum and maximum numbers apply only if you choose the internal oscillator as the clock source for initializing the device. - (4) To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the "Initialization" section. - (5) If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification. ### Initialization Table 55 lists the initialization clock source option, the applicable configuration schemes, and the maximum frequency. Table 55. Initialization Clock Source Option and the Maximum Frequency | Initialization Clock<br>Source | Configuration Schemes | Maximum<br>Frequency | Minimum Number of Clock<br>Cycles <sup>(1)</sup> | |--------------------------------|-----------------------|----------------------|--------------------------------------------------| | Internal Oscillator | AS, PS, FPP | 12.5 MHz | | | CLKUSR | AS, PS, FPP (2) | 125 MHz | 8576 | | DCLK | PS, FPP | 125 MHz | | ### Notes to Table 55: - $(1) \quad \text{The minimum number of clock cycles required for device initialization}.$ - (2) To enable CLKUSR as the initialization clock source, turn on the Enable user-supplied start-up clock (CLKUSR) option in the Quartus II software from the General panel of the Device and Pin Options dialog box. Page 64 I/O Timing ## **Remote System Upgrades** Table 56 lists the timing parameter specifications for the remote system upgrade circuitry. **Table 56. Remote System Upgrade Circuitry Timing Specifications** | Parameter | Minimum | Maximum | Unit | |------------------------------|---------|---------|------| | t <sub>RU_nCONFIG</sub> (1) | 250 | _ | ns | | t <sub>RU_nRSTIMER</sub> (2) | 250 | _ | ns | #### Notes to Table 56: - (1) This is equivalent to strobing the reconfiguration input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the Remote System Upgrade State Machine section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter. - (2) This is equivalent to strobing the reset\_timer input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the User Watchdog Timer section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter. ### **User Watchdog Internal Circuitry Timing Specification** Table 57 lists the operating range of the 12.5-MHz internal oscillator. Table 57. 12.5-MHz Internal Oscillator Specifications | Minimum | Typical | Maximum | Units | | | |---------|---------|---------|-------|--|--| | 5.3 | 7.9 | 12.5 | MHz | | | ## I/O Timing Altera offers two ways to determine I/O timing—the Excel-based I/O Timing and the Quartus II Timing Analyzer. Excel-based I/O timing provides pin timing performance for each device density and speed grade. The data is typically used prior to designing the FPGA to get an estimate of the timing budget as part of the link timing analysis. The Quartus II Timing Analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after you complete place-and-route. You can download the Excel-based I/O Timing spreadsheet from the Stratix V Devices Documentation web page. ## **Programmable IOE Delay** Table 58 lists the Stratix V IOE programmable delay settings. Table 58. IOE Programmable Delay for Stratix V Devices (Part 1 of 2) | Parameter Available Settings | Avoilable | Min | Fast | Model | Slow Model | | | | | | | | |------------------------------|---------------|------------|------------|-------|------------|-------|-------|-------|-------------|-------|-------|----| | | Offset<br>(2) | Industrial | Commercial | C1 | C2 | C3 | C4 | 12 | 13,<br>13YY | 14 | Unit | | | D1 | 64 | 0 | 0.464 | 0.493 | 0.838 | 0.838 | 0.924 | 1.011 | 0.844 | 0.921 | 1.006 | ns | | D2 | 32 | 0 | 0.230 | 0.244 | 0.415 | 0.415 | 0.459 | 0.503 | 0.417 | 0.456 | 0.500 | ns |