# E·XFL

#### Intel - 5SGXMB6R1F43I2N Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Obsolete                                                   |
|--------------------------------|------------------------------------------------------------|
| Number of LABs/CLBs            | 225400                                                     |
| Number of Logic Elements/Cells | 597000                                                     |
| Total RAM Bits                 | 53248000                                                   |
| Number of I/O                  | 600                                                        |
| Number of Gates                |                                                            |
| Voltage - Supply               | 0.87V ~ 0.93V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                         |
| Package / Case                 | 1760-BBGA, FCBGA                                           |
| Supplier Device Package        | 1760-FCBGA (42.5x42.5)                                     |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5sgxmb6r1f43i2n |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Table 5 lists the maximum allowed input overshoot voltage and the duration of the overshoot voltage as a percentage of device lifetime. The maximum allowed overshoot duration is specified as a percentage of high time over the lifetime of the device. A DC signal is equivalent to 100% of the duty cycle. For example, a signal that overshoots to 3.95 V can be at 3.95 V for only ~21% over the lifetime of the device; for a device lifetime of 10 years, the overshoot duration amounts to ~2 years.

|         |                  | saring transitions |                                                     |      |
|---------|------------------|--------------------|-----------------------------------------------------|------|
| Symbol  | Description      | Condition (V)      | Overshoot Duration as %<br>@ T <sub>J</sub> = 100°C | Unit |
|         |                  | 3.8                | 100                                                 | %    |
|         |                  | 3.85               | 64                                                  | %    |
|         |                  | 3.9                | 36                                                  | %    |
|         |                  | 3.95               | 21                                                  | %    |
| Vi (AC) | AC input voltage | 4                  | 12                                                  | %    |
|         |                  | 4.05               | 7                                                   | %    |
|         |                  | 4.1                | 4                                                   | %    |
|         |                  | 4.15               | 2                                                   | %    |
|         |                  | 4.2                | 1                                                   | %    |

Table 5. Maximum Allowed Overshoot During Transitions

#### Figure 1. Stratix V Device Overshoot Duration



This section lists the functional operating limits for the AC and DC parameters for Stratix V devices. Table 6 lists the steady-state voltage and current values expected from Stratix V devices. Power supply ramps must all be strictly monotonic, without plateaus.

Table 6. Recommended Operating Conditions for Stratix V Devices (Part 1 of 2)

| Symbol                 | Description                                                                                                       | Condition  | Min <sup>(4)</sup> | Тур  | Max <sup>(4)</sup> | Unit |
|------------------------|-------------------------------------------------------------------------------------------------------------------|------------|--------------------|------|--------------------|------|
|                        | Core voltage and periphery circuitry power<br>supply (C1, C2, I2, and I3YY speed grades)                          | _          | 0.87               | 0.9  | 0.93               | V    |
| V <sub>CC</sub>        | Core voltage and periphery circuitry power supply (C2L, C3, C4, I2L, I3, I3L, and I4 speed grades) <sup>(3)</sup> |            | 0.82               | 0.85 | 0.88               | V    |
| V <sub>CCPT</sub>      | Power supply for programmable power technology                                                                    | _          | 1.45               | 1.50 | 1.55               | V    |
| V <sub>CC_AUX</sub>    | Auxiliary supply for the programmable power technology                                                            |            | 2.375              | 2.5  | 2.625              | V    |
| VI (1)                 | I/O pre-driver (3.0 V) power supply                                                                               | _          | 2.85               | 3.0  | 3.15               | V    |
| VCCPD                  | I/O pre-driver (2.5 V) power supply                                                                               |            | 2.375              | 2.5  | 2.625              | V    |
|                        | I/O buffers (3.0 V) power supply                                                                                  | _          | 2.85               | 3.0  | 3.15               | V    |
|                        | I/O buffers (2.5 V) power supply                                                                                  |            | 2.375              | 2.5  | 2.625              | V    |
|                        | I/O buffers (1.8 V) power supply                                                                                  | _          | 1.71               | 1.8  | 1.89               | V    |
| V <sub>CCIO</sub>      | I/O buffers (1.5 V) power supply                                                                                  | _          | 1.425              | 1.5  | 1.575              | V    |
|                        | I/O buffers (1.35 V) power supply                                                                                 |            | 1.283              | 1.35 | 1.45               | V    |
|                        | I/O buffers (1.25 V) power supply                                                                                 | _          | 1.19               | 1.25 | 1.31               | V    |
|                        | I/O buffers (1.2 V) power supply                                                                                  | _          | 1.14               | 1.2  | 1.26               | V    |
|                        | Configuration pins (3.0 V) power supply                                                                           |            | 2.85               | 3.0  | 3.15               | V    |
| V <sub>CCPGM</sub>     | Configuration pins (2.5 V) power supply                                                                           | -          | 2.375              | 2.5  | 2.625              | V    |
|                        | Configuration pins (1.8 V) power supply                                                                           | -          | 1.71               | 1.8  | 1.89               | V    |
| V <sub>CCA_FPLL</sub>  | PLL analog voltage regulator power supply                                                                         |            | 2.375              | 2.5  | 2.625              | V    |
| V <sub>CCD_FPLL</sub>  | PLL digital voltage regulator power supply                                                                        | -          | 1.45               | 1.5  | 1.55               | V    |
| V <sub>CCBAT</sub> (2) | Battery back-up power supply (For design security volatile key register)                                          | _          | 1.2                | _    | 3.0                | V    |
| VI                     | DC input voltage                                                                                                  | _          | -0.5               | —    | 3.6                | V    |
| V <sub>0</sub>         | Output voltage                                                                                                    |            | 0                  | _    | V <sub>CCIO</sub>  | V    |
| т                      | Operating junction temperature                                                                                    | Commercial | 0                  | —    | 85                 | °C   |
| IJ                     |                                                                                                                   | Industrial | -40                | _    | 100                | °C   |

|                                                          |                                                                                                                                              |                                                  |            | Calibratio | n Accuracy     |            |      |
|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|------------|------------|----------------|------------|------|
| Symbol                                                   | Description                                                                                                                                  | Conditions                                       | C1         | C2,I2      | C3,I3,<br>I3YY | C4,14      | Unit |
| 50-Ω R <sub>S</sub>                                      | Internal series termination with calibration (50- $\Omega$ setting)                                                                          | V <sub>CCI0</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15        | ±15        | ±15            | ±15        | %    |
| 34- $\Omega$ and<br>40- $\Omega$ R <sub>S</sub>          | Internal series termination with calibration (34- $\Omega$ and 40- $\Omega$ setting)                                                         | V <sub>CCI0</sub> = 1.5, 1.35,<br>1.25, 1.2 V    | ±15        | ±15        | ±15            | ±15        | %    |
| 48-Ω, 60-Ω,<br>80-Ω, and<br>240-Ω R <sub>S</sub>         | Internal series termination<br>with calibration (48- $\Omega$ ,<br>60- $\Omega$ , 80- $\Omega$ , and 240- $\Omega$<br>setting)               | V <sub>CCI0</sub> = 1.2 V                        | ±15        | ±15        | ±15            | ±15        | %    |
| 50-Ω R <sub>T</sub>                                      | Internal parallel<br>termination with<br>calibration (50-Ω setting)                                                                          | V <sub>CCI0</sub> = 2.5, 1.8,<br>1.5, 1.2 V      | -10 to +40 | -10 to +40 | -10 to +40     | -10 to +40 | %    |
| 20-Ω, 30-Ω,<br>40-Ω,60-Ω,<br>and<br>120-Ω R <sub>T</sub> | Internal parallel termination with calibration ( $20 - \Omega$ , $30 - \Omega$ , $40 - \Omega$ , $60 - \Omega$ , and $120 - \Omega$ setting) | V <sub>CCI0</sub> = 1.5, 1.35,<br>1.25 V         | -10 to +40 | -10 to +40 | -10 to +40     | -10 to +40 | %    |
| 60- $Ω$ and<br>120- $Ω$ R <sub>T</sub>                   | Internal parallel<br>termination with<br>calibration (60-Ω and<br>120-Ω setting)                                                             | V <sub>CCI0</sub> = 1.2                          | -10 to +40 | -10 to +40 | -10 to +40     | -10 to +40 | %    |
| $25-\Omega \\ R_{S\_left\_shift}$                        | Internal left shift series termination with calibration ( $25-\Omega$<br>R <sub>S_left_shift</sub> setting)                                  | V <sub>CCI0</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15        | ±15        | ±15            | ±15        | %    |

| Table II. OUI Valiblation Accuracy specifications for Stratix V Devices' / (Latt 2 OF | Table 11. | <b>OCT Calibration A</b> | ccuracy Specificati | ons for Stratix V D | Devices <sup>(1)</sup> ( | Part 2 of |
|---------------------------------------------------------------------------------------|-----------|--------------------------|---------------------|---------------------|--------------------------|-----------|
|---------------------------------------------------------------------------------------|-----------|--------------------------|---------------------|---------------------|--------------------------|-----------|

#### Note to Table 11:

(1) OCT calibration accuracy is valid at the time of calibration only.

Table 12 lists the Stratix V OCT without calibration resistance to PVT changes.

| Table 12. | OCT Without Calibration | <b>Resistance</b> 1 | <b>Tolerance</b> | <b>Specifications</b> | for Stratix | <b>V</b> Devices | (Part 1 | of 2) |
|-----------|-------------------------|---------------------|------------------|-----------------------|-------------|------------------|---------|-------|
|-----------|-------------------------|---------------------|------------------|-----------------------|-------------|------------------|---------|-------|

|                             |                                                                      |                                   | Resistance Tolerance |       |                 |        |      |
|-----------------------------|----------------------------------------------------------------------|-----------------------------------|----------------------|-------|-----------------|--------|------|
| Symbol                      | Description                                                          | Conditions                        | C1                   | C2,I2 | C3, I3,<br>I3YY | C4, I4 | Unit |
| 25-Ω R, 50-Ω R <sub>S</sub> | Internal series termination<br>without calibration (25-Ω<br>setting) | $V_{CCIO} = 3.0$ and 2.5 V        | ±30                  | ±30   | ±40             | ±40    | %    |
| 25-Ω R <sub>S</sub>         | Internal series termination<br>without calibration (25-Ω<br>setting) | V <sub>CCI0</sub> = 1.8 and 1.5 V | ±30                  | ±30   | ±40             | ±40    | %    |
| 25-Ω R <sub>S</sub>         | Internal series termination<br>without calibration (25-Ω<br>setting) | V <sub>CCI0</sub> = 1.2 V         | ±35                  | ±35   | ±50             | ±50    | %    |

| I/O                    |      | V <sub>ccio</sub> (V) |      | V <sub>DIF(</sub> | <sub>DC)</sub> (V)         |                                 | V <sub>X(AC)</sub> (V)    |                                 |                           | V <sub>CM(DC)</sub> (V    | V <sub>DIF(AC)</sub> (V)  |      |                             |
|------------------------|------|-----------------------|------|-------------------|----------------------------|---------------------------------|---------------------------|---------------------------------|---------------------------|---------------------------|---------------------------|------|-----------------------------|
| Standard               | Min  | Тур                   | Max  | Min               | Max                        | Min                             | Тур                       | Max                             | Min                       | Тур                       | Max                       | Min  | Max                         |
| HSTL-12<br>Class I, II | 1.14 | 1.2                   | 1.26 | 0.16              | V <sub>CCI0</sub><br>+ 0.3 | _                               | 0.5*<br>V <sub>CCI0</sub> | _                               | 0.4*<br>V <sub>CCIO</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCI0</sub> | 0.3  | V <sub>CCI0</sub><br>+ 0.48 |
| HSUL-12                | 1.14 | 1.2                   | 1.3  | 0.26              | 0.26                       | 0.5*V <sub>CCI0</sub><br>- 0.12 | 0.5*<br>V <sub>CCI0</sub> | 0.5*V <sub>CCI0</sub><br>+ 0.12 | 0.4*<br>V <sub>CCIO</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCIO</sub> | 0.44 | 0.44                        |

#### Table 21. Differential HSTL and HSUL I/O Standards for Stratix V Devices (Part 2 of 2)

#### Table 22. Differential I/O Standard Specifications for Stratix V Devices (7)

| I/O                                   | Vc    | <sub>cio</sub> (V) | (10)                  |                        | V <sub>ID</sub> (mV) <sup>(8)</sup> |                      |                    | V <sub>ICM(DC)</sub> (V)       |                       |                        | V <sub>od</sub> (V) <sup>(6)</sup> |                   |                     | V <sub>OCM</sub> (V) <sup>(6)</sup> |       |  |
|---------------------------------------|-------|--------------------|-----------------------|------------------------|-------------------------------------|----------------------|--------------------|--------------------------------|-----------------------|------------------------|------------------------------------|-------------------|---------------------|-------------------------------------|-------|--|
| Standard                              | Min   | Тур                | Max                   | Min                    | Condition                           | Max                  | Min                | Condition                      | Max                   | Min                    | Тур                                | Max               | Min                 | Тур                                 | Max   |  |
| PCML                                  | Trar  | nsmitte            | er, receiv<br>transmi | ver, and<br>itter, rec | input referer<br>ceiver, and re     | nce cloo<br>eference | ck pins<br>e clock | of the high-s<br>I/O pin speci | peed tra<br>fications | nsceiver<br>, refer to | rs use<br>o Table                  | the PC<br>e 23 on | ML I/O s<br>page 18 | standard<br>3.                      | . For |  |
| 2.5 V                                 | 2 375 | 25                 | 2 625                 | 100                    | V <sub>CM</sub> =                   | _                    | 0.05               | D <sub>MAX</sub> ≤<br>700 Mbps | 1.8                   | 0.247                  | _                                  | 0.6               | 1.125               | 1.25                                | 1.375 |  |
| LVDS <sup>(1)</sup>                   | 2.575 | 2.0                | 2.025                 | 100                    | 1.25 V                              | _                    | 1.05               | D <sub>MAX</sub> ><br>700 Mbps | 1.55                  | 0.247                  | _                                  | 0.6               | 1.125               | 1.25                                | 1.375 |  |
| BLVDS (5)                             | 2.375 | 2.5                | 2.625                 | 100                    | _                                   | _                    | _                  | _                              | _                     | _                      | _                                  | —                 | _                   | —                                   |       |  |
| RSDS<br>(HIO) <sup>(2)</sup>          | 2.375 | 2.5                | 2.625                 | 100                    | V <sub>CM</sub> =<br>1.25 V         | _                    | 0.3                | _                              | 1.4                   | 0.1                    | 0.2                                | 0.6               | 0.5                 | 1.2                                 | 1.4   |  |
| Mini-<br>LVDS<br>(HIO) <sup>(3)</sup> | 2.375 | 2.5                | 2.625                 | 200                    | _                                   | 600                  | 0.4                | _                              | 1.325                 | 0.25                   | _                                  | 0.6               | 1                   | 1.2                                 | 1.4   |  |
| LVPECL (4                             | _     | _                  | _                     | 300                    | _                                   |                      | 0.6                | D <sub>MAX</sub> ≤<br>700 Mbps | 1.8                   |                        | _                                  | _                 | _                   | _                                   | _     |  |
| ), (9)                                |       |                    |                       | 300                    |                                     |                      | 1                  | D <sub>MAX</sub> ><br>700 Mbps | 1.6                   |                        |                                    |                   |                     |                                     |       |  |

Notes to Table 22:

(1) For optimized LVDS receiver performance, the receiver voltage input range must be between 1.0 V to 1.6 V for data rates above 700 Mbps, and 0 V to 1.85 V for data rates below 700 Mbps.

(2) For optimized RSDS receiver performance, the receiver voltage input range must be between 0.25 V to 1.45 V.

(3) For optimized Mini-LVDS receiver performance, the receiver voltage input range must be between 0.3 V to 1.425 V.

- (4) For optimized LVPECL receiver performance, the receiver voltage input range must be between 0.85 V to 1.75 V for data rate above 700 Mbps and 0.45 V to 1.95 V for data rate below 700 Mbps.
- (5) There are no fixed  $V_{ICM}$ ,  $V_{OD}$ , and  $V_{OCM}$  specifications for BLVDS. They depend on the system topology.
- (6) RL range:  $90 \le RL \le 110 \Omega$ .
- (7) The 1.4-V and 1.5-V PCML transceiver I/O standard specifications are described in "Transceiver Performance Specifications" on page 18.
- (8) The minimum VID value is applicable over the entire common mode range, VCM.
- (9) LVPECL is only supported on dedicated clock input pins.
- (10) Differential inputs are powered by VCCPD which requires 2.5 V.

## **Power Consumption**

Altera offers two ways to estimate power consumption for a design—the Excel-based Early Power Estimator and the Quartus<sup>®</sup> II PowerPlay Power Analyzer feature.

## **Switching Characteristics**

This section provides performance characteristics of the Stratix V core and periphery blocks.

These characteristics can be designated as Preliminary or Final.

- Preliminary characteristics are created using simulation results, process data, and other known parameters. The title of these tables show the designation as "Preliminary."
- Final numbers are based on actual silicon characterization and testing. The numbers reflect the actual performance of the device under worst-case silicon process, voltage, and junction temperature conditions. There are no designations on finalized tables.

## **Transceiver Performance Specifications**

This section describes transceiver performance specifications.

Table 23 lists the Stratix V GX and GS transceiver specifications.

| Table 23. | Transceiver 3 | Specifications   | for Stratix | V GX | and GS | Devices | (1) | (Part 1   | nf 7 | ۱ |
|-----------|---------------|------------------|-------------|------|--------|---------|-----|-----------|------|---|
| Table 20. | TIANSUCIACI   | opeonitionationa | IUI UIIAIIA | I UA | anu uu | DEVICES | • • | (1 61 6 1 |      |   |

| Symbol/                                                        | Conditions                                                        | Tra   | nsceive<br>Grade                                     | r Speed<br>1 | Transceiver Speed<br>Grade 2 |        |                     | Trai      | Unit    |            |          |
|----------------------------------------------------------------|-------------------------------------------------------------------|-------|------------------------------------------------------|--------------|------------------------------|--------|---------------------|-----------|---------|------------|----------|
| Description                                                    |                                                                   | Min   | Тур                                                  | Max          | Min                          | Тур    | Max                 | Min       | Тур     | Max        |          |
| Reference Clock                                                |                                                                   |       |                                                      |              |                              |        |                     |           |         |            |          |
| Supported I/O                                                  | Dedicated<br>reference<br>clock pin                               | 1.2-V | PCML,                                                | 1.4-V PCM    | IL, 1.5-∖                    | / PCML | , 2.5-V PCN<br>HCSL | 1L, Diffe | rential | LVPECL, L\ | /DS, and |
| Standards                                                      | RX reference<br>clock pin                                         |       | 1.4-V PCML, 1.5-V PCML, 2.5-V PCML, LVPECL, and LVDS |              |                              |        |                     |           |         |            |          |
| Input Reference<br>Clock Frequency<br>(CMU PLL) <sup>(8)</sup> | _                                                                 | 40    |                                                      | 710          | 40                           | _      | 710                 | 40        | _       | 710        | MHz      |
| Input Reference<br>Clock Frequency<br>(ATX PLL) <sup>(8)</sup> |                                                                   | 100   |                                                      | 710          | 100                          |        | 710                 | 100       |         | 710        | MHz      |
| Rise time                                                      | Measure at<br>±60 mV of<br>differential<br>signal <sup>(26)</sup> |       |                                                      | 400          | _                            |        | 400                 |           |         | 400        | ns       |
| Fall time                                                      | Measure at<br>±60 mV of<br>differential<br>signal <sup>(26)</sup> |       | _                                                    | 400          | _                            |        | 400                 |           |         | 400        | μσ       |
| Duty cycle                                                     |                                                                   | 45    |                                                      | 55           | 45                           |        | 55                  | 45        | —       | 55         | %        |
| Spread-spectrum<br>modulating clock<br>frequency               | PCI Express®<br>(PCIe <sup>®</sup> )                              | 30    |                                                      | 33           | 30                           |        | 33                  | 30        | _       | 33         | kHz      |

Table 24 shows the maximum transmitter data rate for the clock network.

Table 24. Clock Network Maximum Data Rate Transmitter Specifications (1)

|                                   |                                  | ATX PLL                  |                                                      |                                  | CMU PLL <sup>(2)</sup>   | )                             | fPLL                             |                          |                               |  |
|-----------------------------------|----------------------------------|--------------------------|------------------------------------------------------|----------------------------------|--------------------------|-------------------------------|----------------------------------|--------------------------|-------------------------------|--|
| Clock Network                     | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span                                      | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span               | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span               |  |
| x1 <sup>(3)</sup>                 | 14.1                             | _                        | 6                                                    | 12.5                             | _                        | 6                             | 3.125                            | —                        | 3                             |  |
| x6 <sup>(3)</sup>                 | _                                | 14.1                     | 6                                                    | —                                | 12.5                     | 6                             | —                                | 3.125                    | 6                             |  |
| x6 PLL<br>Feedback <sup>(4)</sup> | _                                | 14.1                     | Side-<br>wide                                        | _                                | 12.5                     | Side-<br>wide                 | _                                | _                        | _                             |  |
| xN (PCIe)                         | _                                | 8.0                      | 8                                                    | —                                | 5.0                      | 8                             | —                                | —                        | —                             |  |
| xN (PCIe)<br>xN (Native PHY IP) - | 8.0                              | 8.0                      | Up to 13<br>channels<br>above<br>and<br>below<br>PLL | 7 00                             | 7 00                     | Up to 13<br>channels<br>above | 3 125                            | 3 125                    | Up to 13<br>channels<br>above |  |
|                                   | _                                | 8.01 to<br>9.8304        | Up to 7<br>channels<br>above<br>and<br>below<br>PLL  | 7.99                             | 7.99                     | 7.99 and<br>below<br>PLL      |                                  | 0.120                    | and<br>below<br>PLL           |  |

Notes to Table 24:

(1) Valid data rates below the maximum specified in this table depend on the reference clock frequency and the PLL counter settings. Check the MegaWizard message during the PHY IP instantiation.

(2) ATX PLL is recommended at 8 Gbps and above data rates for improved jitter performance.

(3) Channel span is within a transceiver bank.

(4) Side-wide channel bonding is allowed up to the maximum supported by the PHY IP.

Table 27 shows the  $V_{\text{OD}}$  settings for the GX channel.

| Symbol                             | V <sub>op</sub> Setting | V <sub>od</sub> Value<br>(mV) | V <sub>op</sub> Setting | V <sub>op</sub> Value<br>(mV) |
|------------------------------------|-------------------------|-------------------------------|-------------------------|-------------------------------|
|                                    | 0 (1)                   | 0                             | 32                      | 640                           |
|                                    | 1 (1)                   | 20                            | 33                      | 660                           |
|                                    | 2 (1)                   | 40                            | 34                      | 680                           |
|                                    | 3 (1)                   | 60                            | 35                      | 700                           |
|                                    | 4 (1)                   | 80                            | 36                      | 720                           |
|                                    | 5 <sup>(1)</sup>        | 100                           | 37                      | 740                           |
|                                    | 6                       | 120                           | 38                      | 760                           |
|                                    | 7                       | 140                           | 39                      | 780                           |
|                                    | 8                       | 160                           | 40                      | 800                           |
|                                    | 9                       | 180                           | 41                      | 820                           |
|                                    | 10                      | 200                           | 42                      | 840                           |
|                                    | 11                      | 220                           | 43                      | 860                           |
|                                    | 12                      | 240                           | 44                      | 880                           |
|                                    | 13                      | 260                           | 45                      | 900                           |
|                                    | 14                      | 280                           | 46                      | 920                           |
| $V_{0D}$ differential peak to peak | 15                      | 300                           | 47                      | 940                           |
| typical <sup>(3)</sup>             | 16                      | 320                           | 48                      | 960                           |
|                                    | 17                      | 340                           | 49                      | 980                           |
|                                    | 18                      | 360                           | 50                      | 1000                          |
|                                    | 19                      | 380                           | 51                      | 1020                          |
|                                    | 20                      | 400                           | 52                      | 1040                          |
|                                    | 21                      | 420                           | 53                      | 1060                          |
|                                    | 22                      | 440                           | 54                      | 1080                          |
|                                    | 23                      | 460                           | 55                      | 1100                          |
|                                    | 24                      | 480                           | 56                      | 1120                          |
|                                    | 25                      | 500                           | 57                      | 1140                          |
|                                    | 26                      | 520                           | 58                      | 1160                          |
|                                    | 27                      | 540                           | 59                      | 1180                          |
|                                    | 28                      | 560                           | 60                      | 1200                          |
|                                    | 29                      | 580                           | 61                      | 1220                          |
|                                    | 30                      | 600                           | 62                      | 1240                          |
|                                    | 31                      | 620                           | 63                      | 1260                          |

Table 27. Typical V\_{0D} Setting for GX Channel, TX Termination = 100  $\Omega^{\left(2\right)}$ 

#### Note to Table 27:

(1) If TX termination resistance =  $100\Omega$ , this VOD setting is illegal.

(2) The tolerance is +/-20% for all VOD settings except for settings 2 and below.

(3) Refer to Figure 2.





Figure 3 shows the Stratix V AC gain curves for GX channels.

Figure 3. AC Gain Curves for GX Channels (full bandwidth)

Stratix V GT devices contain both GX and GT channels. All transceiver specifications for the GX channels not listed in Table 28 are the same as those listed in Table 23.

Table 28 lists the Stratix V GT transceiver specifications.

| Symbol/                                                        | Conditions                                             | s                        | Transceive<br>peed Grade | r<br>2       | S                        | Transceive<br>peed Grade | r<br>3       | Unit       |
|----------------------------------------------------------------|--------------------------------------------------------|--------------------------|--------------------------|--------------|--------------------------|--------------------------|--------------|------------|
| Description                                                    |                                                        | Min                      | Тур                      | Max          | Min                      | Тур                      | Max          |            |
| Reference Clock                                                |                                                        |                          |                          |              |                          |                          |              | 1          |
| Supported I/O<br>Standards                                     | Dedicated<br>reference<br>clock pin                    | 1.2-V PCN                | IL, 1.4-V PC             | ML, 1.5-V P( | CML, 2.5-V I<br>and HCSL | PCML, Diffe              | rential LVPE | ECL, LVDS, |
| otanuarus                                                      | RX reference<br>clock pin                              |                          | 1.4-V PCML               | ., 1.5-V PCM | IL, 2.5-V PC             | ML, LVPEC                | L, and LVDS  | 6          |
| Input Reference Clock<br>Frequency (CMU<br>PLL) <sup>(6)</sup> | _                                                      | 40                       | _                        | 710          | 40                       | _                        | 710          | MHz        |
| Input Reference Clock<br>Frequency (ATX PLL) <sup>(6)</sup>    | _                                                      | 100                      | _                        | 710          | 100                      | _                        | 710          | MHz        |
| Rise time                                                      | 20% to 80%                                             | _                        |                          | 400          | _                        | _                        | 400          |            |
| Fall time                                                      | 80% to 20%                                             |                          |                          | 400          | —                        | _                        | 400          | ps         |
| Duty cycle                                                     | —                                                      | 45                       | _                        | 55           | 45                       | _                        | 55           | %          |
| Spread-spectrum<br>modulating clock<br>frequency               | PCI Express<br>(PCIe)                                  | 30                       | _                        | 33           | 30                       | _                        | 33           | kHz        |
| Spread-spectrum<br>downspread                                  | PCle                                                   | _                        | 0 to -0.5                | _            | _                        | 0 to -0.5                | _            | %          |
| On-chip termination resistors <sup>(19)</sup>                  | _                                                      | _                        | 100                      | _            | _                        | 100                      | _            | Ω          |
| Absolute V <sub>MAX</sub> <sup>(3)</sup>                       | Dedicated<br>reference<br>clock pin                    | _                        | _                        | 1.6          | _                        | _                        | 1.6          | V          |
|                                                                | RX reference<br>clock pin                              | _                        | _                        | 1.2          | _                        | _                        | 1.2          |            |
| Absolute V <sub>MIN</sub>                                      | —                                                      | -0.4                     |                          | —            | -0.4                     | —                        |              | V          |
| Peak-to-peak<br>differential input<br>voltage                  | _                                                      | 200                      | _                        | 1600         | 200                      | _                        | 1600         | mV         |
| V <sub>ICM</sub> (AC coupled)                                  | Dedicated<br>reference<br>clock pin                    | 1050/1000 <sup>(2)</sup> |                          | 1            | 050/1000 (               | 2)                       | mV           |            |
|                                                                | RX reference clock pin                                 | 1                        | .0/0.9/0.85 (            | 22)          | 1.                       | 0/0.9/0.85 (             | (22)         | V          |
| V <sub>ICM</sub> (DC coupled)                                  | HCSL I/O<br>standard for<br>PCIe<br>reference<br>clock | 250                      | _                        | 550          | 250                      |                          | 550          | mV         |

#### Table 28. Transceiver Specifications for Stratix V GT Devices (Part 1 of 5)<sup>(1)</sup>

Figure 4 shows the differential transmitter output waveform.





Figure 5 shows the Stratix V AC gain curves for GT channels.

Figure 5. AC Gain Curves for GT Channels

- XFI
- ASI
- HiGig/HiGig+
- HiGig2/HiGig2+
- Serial Data Converter (SDC)
- GPON
- SDI
- SONET
- Fibre Channel (FC)
- PCIe
- QPI
- SFF-8431

Download the Stratix V Characterization Report Tool to view the characterization report summary for these protocols.

## **Core Performance Specifications**

This section describes the clock tree, phase-locked loop (PLL), digital signal processing (DSP), memory blocks, configuration, and JTAG specifications.

### **Clock Tree Specifications**

Table 30 lists the clock tree specifications for Stratix V devices.

Table 30. Clock Tree Performance for Stratix V Devices (1)

|                              | Performance                 |                          |        |      |  |  |  |  |
|------------------------------|-----------------------------|--------------------------|--------|------|--|--|--|--|
| Symbol                       | C1, C2, C2L, I2, and<br>I2L | C3, I3, I3L, and<br>I3YY | C4, I4 | Unit |  |  |  |  |
| Global and<br>Regional Clock | 717                         | 650                      | 580    | MHz  |  |  |  |  |
| Periphery Clock              | 550                         | 500                      | 500    | MHz  |  |  |  |  |

#### Note to Table 30:

(1) The Stratix V ES devices are limited to 600 MHz core clock tree performance.

|                                       | 0                                                                                                           |     | C1  |      | C2, | C2L, I | 2, I2L | C3, | 13, 131 | ., <b>I</b> 3YY |     | C4,I | 4    |      |
|---------------------------------------|-------------------------------------------------------------------------------------------------------------|-----|-----|------|-----|--------|--------|-----|---------|-----------------|-----|------|------|------|
| Symbol                                | Conditions                                                                                                  | Min | Тур | Max  | Min | Тур    | Max    | Min | Тур     | Max             | Min | Тур  | Max  | Unit |
| t <sub>duty</sub>                     | Transmitter<br>output clock duty<br>cycle for both<br>True and<br>Emulated<br>Differential I/O<br>Standards | 45  | 50  | 55   | 45  | 50     | 55     | 45  | 50      | 55              | 45  | 50   | 55   | %    |
|                                       | True Differential<br>I/O Standards                                                                          | _   | _   | 160  | _   | _      | 160    | _   | _       | 200             | _   | _    | 200  | ps   |
| t <sub>rise</sub> & t <sub>fall</sub> | Emulated<br>Differential I/O<br>Standards with<br>three external<br>output resistor<br>networks             |     |     | 250  |     |        | 250    |     |         | 250             |     |      | 300  | ps   |
|                                       | True Differential<br>I/O Standards                                                                          | _   | _   | 150  | _   | _      | 150    | _   | _       | 150             | _   | _    | 150  | ps   |
| TCCS                                  | Emulated<br>Differential I/O<br>Standards                                                                   |     |     | 300  |     |        | 300    | _   |         | 300             |     |      | 300  | ps   |
| Receiver                              |                                                                                                             |     |     |      |     |        |        |     |         |                 |     |      |      |      |
|                                       | SERDES factor J<br>= 3 to 10 (11), (12),<br>(13), (14), (15), (16)                                          | 150 |     | 1434 | 150 | _      | 1434   | 150 | _       | 1250            | 150 | _    | 1050 | Mbps |
| True<br>Differential<br>1/0 Standards | SERDES factor J<br>≥ 4<br>LVDS RX with<br>DPA (12), (14), (15),<br>(16)                                     | 150 | _   | 1600 | 150 | _      | 1600   | 150 | _       | 1600            | 150 | _    | 1250 | Mbps |
| - f <sub>HSDRDPA</sub><br>(data rate) | SERDES factor J<br>= 2,<br>uses DDR<br>Registers                                                            | (6) |     | (7)  | (6) | _      | (7)    | (6) | _       | (7)             | (6) | _    | (7)  | Mbps |
|                                       | SERDES factor J<br>= 1,<br>uses SDR<br>Register                                                             | (6) | _   | (7)  | (6) | _      | (7)    | (6) | _       | (7)             | (6) |      | (7)  | Mbps |

## Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 3 of 4)

| Symbol                           | Conditiono                                       |     | C1  |           | C2, | C2L, I | 2, I2L    | C3, | 13, 131 | L, I3YY   |     | C4,I | 4         | Unit     |
|----------------------------------|--------------------------------------------------|-----|-----|-----------|-----|--------|-----------|-----|---------|-----------|-----|------|-----------|----------|
| əyiinuu                          | Conultions                                       | Min | Тур | Max       | Min | Тур    | Max       | Min | Тур     | Max       | Min | Тур  | Max       | Umt      |
|                                  | SERDES factor J<br>= 3 to 10                     | (6) |     | (8)       | (6) | _      | (8)       | (6) |         | (8)       | (6) |      | (8)       | Mbps     |
| f <sub>HSDR</sub> (data<br>rate) | SERDES factor J<br>= 2,<br>uses DDR<br>Registers | (6) |     | (7)       | (6) | _      | (7)       | (6) | _       | (7)       | (6) |      | (7)       | Mbps     |
|                                  | SERDES factor J<br>= 1,<br>uses SDR<br>Register  | (6) | _   | (7)       | (6) | _      | (7)       | (6) | _       | (7)       | (6) | _    | (7)       | Mbps     |
| DPA Mode                         |                                                  |     |     |           |     |        |           |     |         |           |     |      |           |          |
| DPA run<br>length                | _                                                |     |     | 1000<br>0 |     | _      | 1000<br>0 | _   |         | 1000<br>0 | _   |      | 1000<br>0 | UI       |
| Soft CDR mode                    |                                                  |     |     |           |     |        |           |     |         |           |     |      |           |          |
| Soft-CDR<br>PPM<br>tolerance     | _                                                | _   | _   | 300       | _   | _      | 300       | _   | _       | 300       | _   | _    | 300       | ±<br>PPM |
| Non DPA Mode                     |                                                  |     |     |           |     |        |           |     |         |           |     |      |           |          |
| Sampling<br>Window               | _                                                |     |     | 300       |     |        | 300       |     |         | 300       |     |      | 300       | ps       |

#### Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 4 of 4)

Notes to Table 36:

(1) When J = 3 to 10, use the serializer/deserializer (SERDES) block.

(2) When J = 1 or 2, bypass the SERDES block.

(3) This only applies to DPA and soft-CDR modes.

(4) Clock Boost Factor (W) is the ratio between the input data rate to the input clock rate.

(5) This is achieved by using the **LVDS** clock network.

(6) The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate.

(7) The maximum ideal frequency is the SERDES factor (J) x the PLL maximum output frequency (fOUT) provided you can close the design timing and the signal integrity simulation is clean.

(8) You can estimate the achievable maximum data rate for non-DPA mode by performing link timing closure analysis. You must consider the board skew margin, transmitter delay margin, and receiver sampling margin to determine the maximum data rate supported.

(9) If the receiver with DPA enabled and transmitter are using shared PLLs, the minimum data rate is 150 Mbps.

(10) You must calculate the leftover timing margin in the receiver by performing link timing closure analysis. You must consider the board skew margin, transmitter channel-to-channel skew, and receiver sampling margin to determine leftover timing margin.

(11) The F<sub>MAX</sub> specification is based on the fast clock used for serial data. The interface F<sub>MAX</sub> is also dependent on the parallel clock domain which is design-dependent and requires timing analysis.

(12) Stratix V RX LVDS will need DPA. For Stratix V TX LVDS, the receiver side component must have DPA.

(13) Stratix V LVDS serialization and de-serialization factor needs to be x4 and above.

(14) Requires package skew compensation with PCB trace length.

(15) Do not mix single-ended I/O buffer within LVDS I/O bank.

(16) Chip-to-chip communication only with a maximum load of 5 pF.

(17) When using True LVDS RX channels for emulated LVDS TX channel, only serialization factors 1 and 2 are supported.

| Clock        | Parameter                       | Symbol            | C     | 1    | C2, C2L | , 12, 12L | C3, I3<br>I3 | 8, <b>13L</b> ,<br>YY | C4  | ,14 | Unit |
|--------------|---------------------------------|-------------------|-------|------|---------|-----------|--------------|-----------------------|-----|-----|------|
| NELWUIK      |                                 | -                 | Min   | Max  | Min     | Max       | Min          | Max                   | Min | Max |      |
|              | Clock period jitter             | $t_{JIT(per)}$    | -25   | 25   | -25     | 25        | -30          | 30                    | -35 | 35  | ps   |
| PHY<br>Clock | Cycle-to-cycle period<br>jitter | $t_{\rm JIT(cc)}$ | -50   | 50   | -50     | 50        | -60          | 60                    | -70 | 70  | ps   |
|              | Duty cycle jitter               | $t_{JIT(duty)}$   | -37.5 | 37.5 | -37.5   | 37.5      | -45          | 45                    | -56 | 56  | ps   |

#### Table 42. Memory Output Clock Jitter Specification for Stratix V Devices (1), (Part 2 of 2) (2), (3)

#### Notes to Table 42:

(1) The clock jitter specification applies to the memory output clock pins generated using differential signal-splitter and DDIO circuits clocked by a PLL output routed on a PHY, regional, or global clock network as specified. Altera recommends using PHY clock networks whenever possible.

(2) The clock jitter specification applies to the memory output clock pins clocked by an integer PLL.

(3) The memory output clock jitter is applicable when an input jitter of 30 ps peak-to-peak is applied with bit error rate (BER) -12, equivalent to 14 sigma.

## **OCT Calibration Block Specifications**

Table 43 lists the OCT calibration block specifications for Stratix V devices.

#### Table 43. OCT Calibration Block Specifications for Stratix V Devices

| Symbol                | Description                                                                                                                                                   | Min | Тур  | Max | Unit   |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|--------|
| OCTUSRCLK             | Clock required by the OCT calibration blocks                                                                                                                  | —   | —    | 20  | MHz    |
| T <sub>OCTCAL</sub>   | Number of OCTUSRCLK clock cycles required for OCT $\rm R_S/R_T$ calibration                                                                                   |     | 1000 | _   | Cycles |
| T <sub>OCTSHIFT</sub> | Number of OCTUSRCLK clock cycles required for the OCT<br>code to shift out                                                                                    | _   | 32   | _   | Cycles |
| T <sub>RS_RT</sub>    | Time required between the dyn_term_ctrl and oe signal transitions in a bidirectional I/O buffer to dynamically switch between OCT $R_S$ and $R_T$ (Figure 10) |     | 2.5  |     | ns     |

Figure 10 shows the timing diagram for the oe and dyn\_term\_ctrl signals.

#### Figure 10. Timing Diagram for oe and dyn\_term\_ctrl Signals



| Family              | Device | Package | IOCSR .rbf Size (bits) <sup>(4), (5)</sup> |         |
|---------------------|--------|---------|--------------------------------------------|---------|
| Stratix $V \in (1)$ | 5SEE9  | —       | 342,742,976                                | 700,888 |
|                     | 5SEEB  | —       | 342,742,976                                | 700,888 |

#### Table 47. Uncompressed .rbf Sizes for Stratix V Devices

#### Notes to Table 47:

(1) Stratix V E devices do not have PCI Express® (PCIe®) hard IP. Stratix V E devices do not support the CvP configuration scheme.

(2) 36-transceiver devices.

(3) 24-transceiver devices.

(4) File size for the periphery image.

(5) The IOCSR .rbf size is specifically for the CvP feature.

Use the data in Table 47 to estimate the file size before design compilation. Different configuration file formats, such as a hexadecimal (.hex) or tabular text file (.ttf) format, have different file sizes. For the different types of configuration file and file sizes, refer to the Quartus II software. However, for a specific version of the Quartus II software, any design targeted for the same device has the same uncompressed configuration file size. If you are using compression, the file size can vary after each compilation because the compression ratio depends on your design.

• For more information about setting device configuration options, refer to *Configuration, Design Security, and Remote System Upgrades in Stratix V Devices.* For creating configuration files, refer to the *Quartus II Help.* 

Table 48 lists the minimum configuration time estimates for Stratix V devices.

| Table 48. Minimum Configuration Time Estimation for Stratix V Devi |
|--------------------------------------------------------------------|
|--------------------------------------------------------------------|

|         | Marchar |       | Active Serial <sup>(1)</sup> |                        |       | Fast Passive Parallel <sup>(2)</sup> |                        |  |  |
|---------|---------|-------|------------------------------|------------------------|-------|--------------------------------------|------------------------|--|--|
| Variant | Code    | Width | DCLK (MHz)                   | Min Config<br>Time (s) | Width | DCLK (MHz)                           | Min Config<br>Time (s) |  |  |
|         | ٨٥      | 4     | 100                          | 0.534                  | 32    | 100                                  | 0.067                  |  |  |
|         | AJ      | 4     | 100                          | 0.344                  | 32    | 100                                  | 0.043                  |  |  |
|         | A4      | 4     | 100                          | 0.534                  | 32    | 100                                  | 0.067                  |  |  |
|         | A5      | 4     | 100                          | 0.675                  | 32    | 100                                  | 0.084                  |  |  |
|         | A7      | 4     | 100                          | 0.675                  | 32    | 100                                  | 0.084                  |  |  |
| GX      | A9      | 4     | 100                          | 0.857                  | 32    | 100                                  | 0.107                  |  |  |
|         | AB      | 4     | 100                          | 0.857                  | 32    | 100                                  | 0.107                  |  |  |
|         | B5      | 4     | 100                          | 0.676                  | 32    | 100                                  | 0.085                  |  |  |
|         | B6      | 4     | 100                          | 0.676                  | 32    | 100                                  | 0.085                  |  |  |
|         | B9      | 4     | 100                          | 0.857                  | 32    | 100                                  | 0.107                  |  |  |
|         | BB      | 4     | 100                          | 0.857                  | 32    | 100                                  | 0.107                  |  |  |
| ст      | C5      | 4     | 100                          | 0.675                  | 32    | 100                                  | 0.084                  |  |  |
| ul      | C7      | 4     | 100                          | 0.675                  | 32    | 100                                  | 0.084                  |  |  |

| Configuration<br>Scheme | Decompression | Design Security | DCLK-to-DATA[]<br>Ratio |
|-------------------------|---------------|-----------------|-------------------------|
|                         | Disabled      | Disabled        | 1                       |
|                         | Disabled      | Enabled         | 4                       |
| IFF XJZ                 | Enabled       | Disabled        | 8                       |
|                         | Enabled       | Enabled         | 8                       |

| Table 49. | DCLK-to-DATA[] | Ratio <sup>(1)</sup> | (Part 2 of 2) |
|-----------|----------------|----------------------|---------------|
|-----------|----------------|----------------------|---------------|

Note to Table 49:

(1) Depending on the DCLK-to-DATA [] ratio, the host must send a DCLK frequency that is r times the data rate in bytes per second (Bps), or words per second (Wps). For example, in FPP ×16 when the DCLK-to-DATA [] ratio is 2, the DCLK frequency must be 2 times the data rate in Wps. Stratix V devices use the additional clock cycles to decrypt and decompress the configuration data.

Figure 11 shows the configuration interface connections between the Stratix V device and a MAX II or MAX V device for single device configuration.

#### Figure 11. Single Device FPP Configuration Using an External Host



#### Notes to Figure 11:

- (1) Connect the resistor to a supply that provides an acceptable input signal for the Stratix V device.  $V_{CCPGM}$  must be high enough to meet the  $V_{IH}$  specification of the I/O on the device and the external host. Altera recommends powering up all configuration system I/Os with  $V_{CCPGM}$ .
- (2) You can leave the nCEO pin unconnected or use it as a user I/O pin when it does not feed another device's nCE pin.
- (3) The MSEL pin settings vary for different data width, configuration voltage standards, and POR delay. To connect MSEL, refer to the MSEL Pin Settings section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.
- (4) If you use FPP ×8, use DATA [7..0]. If you use FPP ×16, use DATA [15..0].

IF the DCLK-to-DATA[] ratio is greater than 1, at the end of configuration, you can only stop the DCLK (DCLK-to-DATA[] ratio – 1) clock cycles after the last data is latched into the Stratix V device.



#### Figure 13. FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is >1 (1), (2)

#### Notes to Figure 13:

- (1) Use this timing waveform and parameters when the DCLK-to-DATA [] ratio is >1. To find out the DCLK-to-DATA [] ratio for your system, refer to Table 49 on page 55.
- (2) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic high levels. When nCONFIG is pulled low, a reconfiguration cycle begins.
- (3) After power-up, the Stratix V device holds nSTATUS low for the time as specified by the POR delay.
- (4) After power-up, before and during configuration, CONF\_DONE is low.
- (5) Do not leave DCLK floating after configuration. You can drive it high or low, whichever is more convenient.
- (6) "r" denotes the DCLK-to-DATA [] ratio. For the DCLK-to-DATA [] ratio based on the decompression and the design security feature enable settings, refer to Table 49 on page 55.
- (7) If needed, pause DCLK by holding it low. When DCLK restarts, the external host must provide data on the DATA [31..0] pins prior to sending the first DCLK rising edge.
- (8) To ensure a successful configuration, send the entire configuration data to the Stratix V device. CONF\_DONE is released high after the Stratix V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- (9) After the option bit to enable the INIT DONE pin is configured into the device, the INIT DONE goes low.

Table 54 lists the PS configuration timing parameters for Stratix V devices.

Table 54. PS Timing Parameters for Stratix V Devices

| Symbol                 | Parameter                                         | Minimum                                             | Maximum              | Units |
|------------------------|---------------------------------------------------|-----------------------------------------------------|----------------------|-------|
| t <sub>CF2CD</sub>     | nCONFIG low to CONF_DONE low                      | —                                                   | 600                  | ns    |
| t <sub>CF2ST0</sub>    | nCONFIG low to nSTATUS low                        | —                                                   | 600                  | ns    |
| t <sub>CFG</sub>       | nCONFIG low pulse width                           | 2                                                   | —                    | μS    |
| t <sub>status</sub>    | nSTATUS low pulse width                           | 268                                                 | 1,506 <sup>(1)</sup> | μS    |
| t <sub>CF2ST1</sub>    | nCONFIG high to nSTATUS high                      | —                                                   | 1,506 <sup>(2)</sup> | μS    |
| t <sub>CF2CK</sub> (5) | nCONFIG high to first rising edge on DCLK         | 1,506                                               | —                    | μS    |
| t <sub>ST2CK</sub> (5) | nSTATUS high to first rising edge of DCLK         | 2                                                   | —                    | μS    |
| t <sub>DSU</sub>       | DATA[] setup time before rising edge on DCLK      | 5.5                                                 | —                    | ns    |
| t <sub>DH</sub>        | DATA [] hold time after rising edge on DCLK       | 0                                                   | —                    | ns    |
| t <sub>CH</sub>        | DCLK high time                                    | $0.45\times 1/f_{MAX}$                              | —                    | S     |
| t <sub>CL</sub>        | DCLK low time                                     | $0.45\times 1/f_{MAX}$                              | —                    | S     |
| t <sub>CLK</sub>       | DCLK period                                       | 1/f <sub>MAX</sub>                                  | —                    | S     |
| f <sub>MAX</sub>       | DCLK frequency                                    | —                                                   | 125                  | MHz   |
| t <sub>CD2UM</sub>     | CONF_DONE high to user mode <sup>(3)</sup>        | 175                                                 | 437                  | μS    |
| t <sub>CD2CU</sub>     | CONF_DONE high to CLKUSR enabled                  | 4 × maximum<br>DCLK period                          | _                    | _     |
| t <sub>cd2UMC</sub>    | CONF_DONE high to user mode with CLKUSR option on | $t_{CD2CU}$ + (8576 × CLKUSR period) <sup>(4)</sup> | _                    | _     |

#### Notes to Table 54:

(1) This value is applicable if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width.

(2) This value is applicable if you do not delay configuration by externally holding the nSTATUS low.

(3) The minimum and maximum numbers apply only if you choose the internal oscillator as the clock source for initializing the device.

(4) To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the "Initialization" section.

(5) If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification.

## Initialization

Table 55 lists the initialization clock source option, the applicable configuration schemes, and the maximum frequency.

| Table 55. | Initialization | <b>Clock Source</b> | Option | and the | Maximum | Frequency |
|-----------|----------------|---------------------|--------|---------|---------|-----------|
|           |                |                     |        |         |         |           |

| Initialization Clock<br>Source | Configuration Schemes | Maximum<br>Frequency | Minimum Number of Clock<br>Cycles <sup>(1)</sup> |
|--------------------------------|-----------------------|----------------------|--------------------------------------------------|
| Internal Oscillator            | AS, PS, FPP           | 12.5 MHz             |                                                  |
| CLKUSR                         | AS, PS, FPP (2)       | 125 MHz              | 8576                                             |
| DCLK                           | PS, FPP               | 125 MHz              |                                                  |

#### Notes to Table 55:

(1) The minimum number of clock cycles required for device initialization.

(2) To enable CLKUSR as the initialization clock source, turn on the Enable user-supplied start-up clock (CLKUSR) option in the Quartus II software from the General panel of the Device and Pin Options dialog box.

| Parameter | Availabla | Min             | Fast Model |            | Slow Model |       |       |       |       |             |       |      |
|-----------|-----------|-----------------|------------|------------|------------|-------|-------|-------|-------|-------------|-------|------|
|           | Settings  | Settings Offset | Industrial | Commercial | C1         | C2    | C3    | C4    | 12    | 13,<br>13YY | 14    | Unit |
| D3        | 8         | 0               | 1.587      | 1.699      | 2.793      | 2.793 | 2.992 | 3.192 | 2.811 | 3.047       | 3.257 | ns   |
| D4        | 64        | 0               | 0.464      | 0.492      | 0.838      | 0.838 | 0.924 | 1.011 | 0.843 | 0.920       | 1.006 | ns   |
| D5        | 64        | 0               | 0.464      | 0.493      | 0.838      | 0.838 | 0.924 | 1.011 | 0.844 | 0.921       | 1.006 | ns   |
| D6        | 32        | 0               | 0.229      | 0.244      | 0.415      | 0.415 | 0.458 | 0.503 | 0.418 | 0.456       | 0.499 | ns   |

| Table 58. | IOE Pro | grammable De | ay for | Stratix V | V Devices | (Part 2 of 2 | ) |
|-----------|---------|--------------|--------|-----------|-----------|--------------|---|
|-----------|---------|--------------|--------|-----------|-----------|--------------|---|

#### Notes to Table 58:

(1) You can set this value in the Quartus II software by selecting D1, D2, D3, D5, and D6 in the Assignment Name column of Assignment Editor.

(2) Minimum offset does not include the intrinsic delay.

## **Programmable Output Buffer Delay**

Table 59 lists the delay chain settings that control the rising and falling edge delays of the output buffer. The default delay is 0 ps.

| Symbol  | Parameter                           | Typical     | Unit |
|---------|-------------------------------------|-------------|------|
|         |                                     | 0 (default) | ps   |
| Dauman  | Rising and/or falling edge<br>delay | 25          | ps   |
| DOUTBUF |                                     | 50          | ps   |
|         |                                     | 75          | ps   |

Note to Table 59:

(1) You can set the programmable output buffer delay in the Quartus II software by setting the Output Buffer Delay Control assignment to either positive, negative, or both edges, with the specific values stated here (in ps) for the Output Buffer Delay assignment.

# Glossary

Table 60 lists the glossary for this chapter.

Table 60. Glossary (Part 1 of 4)

| Letter | ter Subject Definitions |                                                                                                               |
|--------|-------------------------|---------------------------------------------------------------------------------------------------------------|
| Α      |                         |                                                                                                               |
| В      | —                       | —                                                                                                             |
| С      |                         |                                                                                                               |
| D      | —                       | _                                                                                                             |
| E      | —                       | _                                                                                                             |
|        | f <sub>HSCLK</sub>      | Left and right PLL input clock frequency.                                                                     |
| F      | f <sub>HSDR</sub>       | High-speed I/O block—Maximum and minimum <b>LVDS</b> data transfer rate (f <sub>HSDR</sub> = 1/TUI), non-DPA. |
|        | f <sub>hsdrdpa</sub>    | High-speed I/O block—Maximum and minimum <b>LVDS</b> data transfer rate (f <sub>HSDRDPA</sub> = 1/TUI), DPA.  |

## Table 60. Glossary (Part 2 of 4)

| Letter                | Subject                       | Definitions                                                                                                     |
|-----------------------|-------------------------------|-----------------------------------------------------------------------------------------------------------------|
| G<br>H<br>I           | JTAG Timing<br>Specifications | High-speed I/O block—Deserialization factor (width of parallel data bus).<br>JTAG Timing Specifications:<br>TMS |
| K<br>L<br>M<br>N<br>O |                               |                                                                                                                 |
| Ρ                     | PLL<br>Specifications         | Diagram of PLL Specifications (1)                                                                               |
| Q                     | _                             | —                                                                                                               |
| R                     | RL                            | Receiver differential input discrete resistor (external to the Stratix V device).                               |