



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 225400                                                     |
| Number of Logic Elements/Cells | 597000                                                     |
| Total RAM Bits                 | 53248000                                                   |
| Number of I/O                  | 432                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 0.82V ~ 0.88V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                         |
| Package / Case                 | 1517-FBGA (40x40)                                          |
| Supplier Device Package        | 1517-FBGA (40x40)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5sgxmb6r2f40i3n |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Page 2 Electrical Characteristics

Table 1. Stratix V GX and GS Commercial and Industrial Speed Grade Offering (1), (2), (3) (Part 2 of 2)

| Transceiver Speed        | Core Speed Grade |         |     |     |         |         |                    |     |  |  |
|--------------------------|------------------|---------|-----|-----|---------|---------|--------------------|-----|--|--|
| Grade                    | C1               | C2, C2L | C3  | C4  | 12, 12L | 13, 13L | I3YY               | 14  |  |  |
| 3<br>GX channel—8.5 Gbps | _                | Yes     | Yes | Yes | _       | Yes     | Yes <sup>(4)</sup> | Yes |  |  |

#### Notes to Table 1:

- (1) C = Commercial temperature grade; I = Industrial temperature grade.
- (2) Lower number refers to faster speed grade.
- (3) C2L, I2L, and I3L speed grades are for low-power devices.
- (4) I3YY speed grades can achieve up to 10.3125 Gbps.

Table 2 lists the industrial and commercial speed grades for the Stratix V GT devices.

Table 2. Stratix V GT Commercial and Industrial Speed Grade Offering (1), (2)

| Transacius Snood Crada                             |     | Core Speed Grade |     |     |  |  |  |  |  |  |
|----------------------------------------------------|-----|------------------|-----|-----|--|--|--|--|--|--|
| Transceiver Speed Grade                            | C1  | C2               | 12  | 13  |  |  |  |  |  |  |
| 2<br>GX channel—12.5 Gbps<br>GT channel—28.05 Gbps | Yes | Yes              | _   | _   |  |  |  |  |  |  |
| 3<br>GX channel—12.5 Gbps<br>GT channel—25.78 Gbps | Yes | Yes              | Yes | Yes |  |  |  |  |  |  |

#### Notes to Table 2:

- (1) C = Commercial temperature grade; I = Industrial temperature grade.
- (2) Lower number refers to faster speed grade.

### **Absolute Maximum Ratings**

Absolute maximum ratings define the maximum operating conditions for Stratix V devices. The values are based on experiments conducted with the devices and theoretical modeling of breakdown and damage mechanisms. The functional operation of the device is not implied for these conditions.



Conditions other than those listed in Table 3 may cause permanent damage to the device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse effects on the device.

Table 3. Absolute Maximum Ratings for Stratix V Devices (Part 1 of 2)

| Symbol              | Description                                                            | Minimum | Maximum | Unit |
|---------------------|------------------------------------------------------------------------|---------|---------|------|
| V <sub>CC</sub>     | Power supply for core voltage and periphery circuitry                  | -0.5    | 1.35    | V    |
| V <sub>CCPT</sub>   | Power supply for programmable power technology                         | -0.5    | 1.8     | V    |
| V <sub>CCPGM</sub>  | Power supply for configuration pins                                    | -0.5    | 3.9     | V    |
| V <sub>CC_AUX</sub> | Auxiliary supply for the programmable power technology                 | -0.5    | 3.4     | V    |
| V <sub>CCBAT</sub>  | Battery back-up power supply for design security volatile key register | -0.5    | 3.9     | V    |
| V <sub>CCPD</sub>   | I/O pre-driver power supply                                            | -0.5    | 3.9     | V    |
| V <sub>CCIO</sub>   | I/O power supply                                                       | -0.5    | 3.9     | V    |

Electrical Characteristics Page 3

Table 3. Absolute Maximum Ratings for Stratix V Devices (Part 2 of 2)

| Symbol                | Description                    | Minimum | Maximum | Unit |
|-----------------------|--------------------------------|---------|---------|------|
| V <sub>CCD_FPLL</sub> | PLL digital power supply       | -0.5    | 1.8     | V    |
| V <sub>CCA_FPLL</sub> | PLL analog power supply        | -0.5    | 3.4     | V    |
| V <sub>I</sub>        | DC input voltage               | -0.5    | 3.8     | V    |
| T <sub>J</sub>        | Operating junction temperature | -55     | 125     | °C   |
| T <sub>STG</sub>      | Storage temperature (No bias)  | -65     | 150     | °C   |
| I <sub>OUT</sub>      | DC output current per pin      | -25     | 40      | mA   |

Table 4 lists the absolute conditions for the transceiver power supply for Stratix V GX, GS, and GT devices.

Table 4. Transceiver Power Supply Absolute Conditions for Stratix V GX, GS, and GT Devices

| Symbol                | Description                                                  | Devices    | Minimum | Maximum | Unit |
|-----------------------|--------------------------------------------------------------|------------|---------|---------|------|
| V <sub>CCA_GXBL</sub> | Transceiver channel PLL power supply (left side)             | GX, GS, GT | -0.5    | 3.75    | V    |
| V <sub>CCA_GXBR</sub> | Transceiver channel PLL power supply (right side)            | GX, GS     | -0.5    | 3.75    | V    |
| V <sub>CCA_GTBR</sub> | Transceiver channel PLL power supply (right side)            | GT         | -0.5    | 3.75    | V    |
| V <sub>CCHIP_L</sub>  | Transceiver hard IP power supply (left side)                 | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCHIP_R</sub>  | Transceiver hard IP power supply (right side)                | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCHSSI_L</sub> | Transceiver PCS power supply (left side)                     | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCHSSI_R</sub> | Transceiver PCS power supply (right side)                    | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCR_GXBL</sub> | Receiver analog power supply (left side)                     | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCR_GXBR</sub> | Receiver analog power supply (right side)                    | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCR_GTBR</sub> | Receiver analog power supply for GT channels (right side)    | GT         | -0.5    | 1.35    | V    |
| V <sub>CCT_GXBL</sub> | Transmitter analog power supply (left side)                  | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCT_GXBR</sub> | Transmitter analog power supply (right side)                 | GX, GS, GT | -0.5    | 1.35    | V    |
| V <sub>CCT_GTBR</sub> | Transmitter analog power supply for GT channels (right side) | GT         | -0.5    | 1.35    | V    |
| V <sub>CCL_GTBR</sub> | Transmitter clock network power supply (right side)          | GT         | -0.5    | 1.35    | V    |
| V <sub>CCH_GXBL</sub> | Transmitter output buffer power supply (left side)           | GX, GS, GT | -0.5    | 1.8     | V    |
| V <sub>CCH_GXBR</sub> | Transmitter output buffer power supply (right side)          | GX, GS, GT | -0.5    | 1.8     | V    |

### **Maximum Allowed Overshoot and Undershoot Voltage**

During transitions, input signals may overshoot to the voltage shown in Table 5 and undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns.

Page 4 Electrical Characteristics

Table 5 lists the maximum allowed input overshoot voltage and the duration of the overshoot voltage as a percentage of device lifetime. The maximum allowed overshoot duration is specified as a percentage of high time over the lifetime of the device. A DC signal is equivalent to 100% of the duty cycle. For example, a signal that overshoots to 3.95 V can be at 3.95 V for only ~21% over the lifetime of the device; for a device lifetime of 10 years, the overshoot duration amounts to ~2 years.

**Table 5. Maximum Allowed Overshoot During Transitions** 

| Symbol  | Description      | Condition (V) | Overshoot Duration as %<br>@ T <sub>J</sub> = 100°C | Unit |
|---------|------------------|---------------|-----------------------------------------------------|------|
|         |                  | 3.8           | 100                                                 | %    |
|         |                  | 3.85          | 64                                                  | %    |
|         |                  | 3.9           | 36                                                  | %    |
|         |                  | 3.95          | 21                                                  | %    |
| Vi (AC) | AC input voltage | 4             | 12                                                  | %    |
|         |                  | 4.05          | 7                                                   | %    |
|         |                  | 4.1           | 4                                                   | %    |
|         |                  | 4.15          | 2                                                   | %    |
|         |                  | 4.2           | 1                                                   | %    |

Figure 1. Stratix V Device Overshoot Duration



Page 10 Electrical Characteristics

Table 11. OCT Calibration Accuracy Specifications for Stratix V Devices (1) (Part 2 of 2)

|                                                                                                                                            |                                                                                                                                        |                                                  |            | Calibratio | n Accuracy     |            |      |
|--------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|------------|------------|----------------|------------|------|
| Symbol                                                                                                                                     | Description                                                                                                                            | Conditions                                       | C1         | C2,I2      | C3,I3,<br>I3YY | C4,I4      | Unit |
| 50-Ω R <sub>S</sub>                                                                                                                        | Internal series termination with calibration (50- $\Omega$ setting)                                                                    | V <sub>CCIO</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15        | ±15        | ±15            | ±15        | %    |
| $34\text{-}\Omega$ and $40\text{-}\Omega$ $R_S$                                                                                            | Internal series termination with calibration (34- $\Omega$ and 40- $\Omega$ setting)                                                   | V <sub>CCIO</sub> = 1.5, 1.35,<br>1.25, 1.2 V    | ±15        | ±15        | ±15            | ±15        | %    |
| $48$ - $\Omega$ , $60$ - $\Omega$ , $80$ - $\Omega$ , and $240$ - $\Omega$ R <sub>S</sub>                                                  | Internal series termination with calibration (48- $\Omega$ , 60- $\Omega$ , 80- $\Omega$ , and 240- $\Omega$ setting)                  | V <sub>CCIO</sub> = 1.2 V                        | ±15        | ±15        | ±15            | ±15        | %    |
| 50-Ω R <sub>T</sub>                                                                                                                        | Internal parallel termination with calibration (50-Ω setting)                                                                          | V <sub>CCIO</sub> = 2.5, 1.8,<br>1.5, 1.2 V      | -10 to +40 | -10 to +40 | -10 to +40     | -10 to +40 | %    |
| $\begin{array}{c} 20\text{-}\Omega,30\text{-}\Omega,\\ 40\text{-}\Omega,60\text{-}\Omega,\\ \text{and}\\ 120\text{-}\OmegaR_T \end{array}$ | Internal parallel termination with calibration (20- $\Omega$ , 30- $\Omega$ , 40- $\Omega$ , 60- $\Omega$ , and 120- $\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35,<br>1.25 V         | -10 to +40 | -10 to +40 | -10 to +40     | -10 to +40 | %    |
| 60- $\Omega$ and 120- $\Omega$ R <sub>T</sub>                                                                                              | Internal parallel termination with calibration (60- $\Omega$ and 120- $\Omega$ setting)                                                | V <sub>CCIO</sub> = 1.2                          | -10 to +40 | -10 to +40 | -10 to +40     | -10 to +40 | %    |
| $\begin{array}{c} \textbf{25-}\Omega \\ \textbf{R}_{S\_left\_shift} \end{array}$                                                           | Internal left shift series termination with calibration (25- $\Omega$ R <sub>S_left_shift</sub> setting)                               | V <sub>CCIO</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15        | ±15        | ±15            | ±15        | %    |

### Note to Table 11:

Table 12 lists the Stratix V OCT without calibration resistance tolerance to PVT changes.

Table 12. OCT Without Calibration Resistance Tolerance Specifications for Stratix V Devices (Part 1 of 2)

|                             |                                                                        |                                   | Re  | sistance | Tolerance       |        |      |
|-----------------------------|------------------------------------------------------------------------|-----------------------------------|-----|----------|-----------------|--------|------|
| Symbol                      | Description                                                            | Conditions                        | C1  | C2,I2    | C3, I3,<br>I3YY | C4, I4 | Unit |
| 25-Ω R, 50-Ω R <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0 and 2.5 V | ±30 | ±30      | ±40             | ±40    | %    |
| 25-Ω R <sub>S</sub>         | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 1.8 and 1.5 V | ±30 | ±30      | ±40             | ±40    | %    |
| 25-Ω R <sub>S</sub>         | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 V         | ±35 | ±35      | ±50             | ±50    | %    |

<sup>(1)</sup> OCT calibration accuracy is valid at the time of calibration only.

Page 16 Electrical Characteristics

Table 21. Differential HSTL and HSUL I/O Standards for Stratix V Devices (Part 2 of 2)

| I/O                    | I/O V <sub>CCIO</sub> (V) |     |      | V <sub>DIF(</sub> | <sub>DC)</sub> (V)      | V <sub>X(AC)</sub> (V)          |                           |                                 |                           | V <sub>CM(DC)</sub> (V    | V <sub>DIF(AC)</sub> (V)  |      |                             |
|------------------------|---------------------------|-----|------|-------------------|-------------------------|---------------------------------|---------------------------|---------------------------------|---------------------------|---------------------------|---------------------------|------|-----------------------------|
| Standard               | Min                       | Тур | Max  | Min               | Max                     | Min                             | Тур                       | Max                             | Min                       | Тур                       | Max                       | Min  | Max                         |
| HSTL-12<br>Class I, II | 1.14                      | 1.2 | 1.26 | 0.16              | V <sub>CCIO</sub> + 0.3 | _                               | 0.5*<br>V <sub>CCIO</sub> | _                               | 0.4*<br>V <sub>CCIO</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCIO</sub> | 0.3  | V <sub>CCIO</sub><br>+ 0.48 |
| HSUL-12                | 1.14                      | 1.2 | 1.3  | 0.26              | 0.26                    | 0.5*V <sub>CCIO</sub><br>- 0.12 | 0.5*<br>V <sub>CCIO</sub> | 0.5*V <sub>CCIO</sub><br>+ 0.12 | 0.4*<br>V <sub>CCIO</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCIO</sub> | 0.44 | 0.44                        |

Table 22. Differential I/O Standard Specifications for Stratix V Devices (7)

| I/O                          | V <sub>CCIO</sub> (V) <sup>(10)</sup> |                                                                                                                                                                                                                      |       |     | V <sub>ID</sub> (mV) <sup>(8)</sup> |     |      | V <sub>ICM(DC)</sub> (V)    |       |       | <sub>D</sub> (V) ( | 6)  | V <sub>OCM</sub> (V) <sup>(6)</sup> |      |       |
|------------------------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|-------------------------------------|-----|------|-----------------------------|-------|-------|--------------------|-----|-------------------------------------|------|-------|
| Standard                     | Min                                   | Тур                                                                                                                                                                                                                  | Max   | Min | Condition                           | Max | Min  | Condition                   | Max   | Min   | Тур                | Max | Min                                 | Тур  | Max   |
| PCML                         | Trar                                  | Transmitter, receiver, and input reference clock pins of the high-speed transceivers use the PCML I/O standard. For transmitter, receiver, and reference clock I/O pin specifications, refer to Table 23 on page 18. |       |     |                                     |     |      |                             |       |       |                    |     |                                     |      |       |
| 2.5 V                        | 2.375                                 | 2.5                                                                                                                                                                                                                  | 2.625 | 100 | V <sub>CM</sub> =                   | _   | 0.05 | D <sub>MAX</sub> ≤ 700 Mbps | 1.8   | 0.247 | _                  | 0.6 | 1.125                               | 1.25 | 1.375 |
| LVDS (1)                     | 2.373                                 | 2.3                                                                                                                                                                                                                  | 2.023 | 100 | 1.25 V                              |     | 1.05 | D <sub>MAX</sub> > 700 Mbps | 1.55  | 0.247 | _                  | 0.6 | 1.125                               | 1.25 | 1.375 |
| BLVDS (5)                    | 2.375                                 | 2.5                                                                                                                                                                                                                  | 2.625 | 100 | _                                   | _   | _    | _                           | _     | _     | _                  | _   | _                                   | _    | _     |
| RSDS<br>(HIO) <sup>(2)</sup> | 2.375                                 | 2.5                                                                                                                                                                                                                  | 2.625 | 100 | V <sub>CM</sub> = 1.25 V            | _   | 0.3  | _                           | 1.4   | 0.1   | 0.2                | 0.6 | 0.5                                 | 1.2  | 1.4   |
| Mini-<br>LVDS<br>(HIO) (3)   | 2.375                                 | 2.5                                                                                                                                                                                                                  | 2.625 | 200 | _                                   | 600 | 0.4  | _                           | 1.325 | 0.25  | _                  | 0.6 | 1                                   | 1.2  | 1.4   |
| LVPECL (4                    | _                                     | _                                                                                                                                                                                                                    | _     | 300 | _                                   | _   | 0.6  | D <sub>MAX</sub> ≤ 700 Mbps | 1.8   | _     | _                  | _   | _                                   | _    |       |
| ), (9)                       | _                                     | _                                                                                                                                                                                                                    | _     | 300 | _                                   | _   | 1    | D <sub>MAX</sub> > 700 Mbps | 1.6   | _     | _                  | _   | _                                   | _    | _     |

### Notes to Table 22:

- (1) For optimized LVDS receiver performance, the receiver voltage input range must be between 1.0 V to 1.6 V for data rates above 700 Mbps, and 0 V to 1.85 V for data rates below 700 Mbps.
- (2) For optimized RSDS receiver performance, the receiver voltage input range must be between 0.25 V to 1.45 V.
- (3) For optimized Mini-LVDS receiver performance, the receiver voltage input range must be between 0.3 V to 1.425 V.
- (4) For optimized LVPECL receiver performance, the receiver voltage input range must be between 0.85 V to 1.75 V for data rate above 700 Mbps and 0.45 V to 1.95 V for data rate below 700 Mbps.
- (5) There are no fixed  $V_{\text{ICM}}$ ,  $V_{\text{OD}}$ , and  $V_{\text{OCM}}$  specifications for BLVDS. They depend on the system topology.
- (6) RL range:  $90 \le RL \le 110 \Omega$ .
- (7) The 1.4-V and 1.5-V PCML transceiver I/O standard specifications are described in "Transceiver Performance Specifications" on page 18.
- (8) The minimum VID value is applicable over the entire common mode range, VCM.
- (9) LVPECL is only supported on dedicated clock input pins.
- (10) Differential inputs are powered by VCCPD which requires 2.5  $\rm V.$

## **Power Consumption**

Altera offers two ways to estimate power consumption for a design—the Excel-based Early Power Estimator and the Quartus<sup>®</sup> II PowerPlay Power Analyzer feature.

Page 18 Switching Characteristics

## **Switching Characteristics**

This section provides performance characteristics of the Stratix V core and periphery blocks.

These characteristics can be designated as Preliminary or Final.

- Preliminary characteristics are created using simulation results, process data, and other known parameters. The title of these tables show the designation as "Preliminary."
- Final numbers are based on actual silicon characterization and testing. The numbers reflect the actual performance of the device under worst-case silicon process, voltage, and junction temperature conditions. There are no designations on finalized tables.

## **Transceiver Performance Specifications**

This section describes transceiver performance specifications.

Table 23 lists the Stratix V GX and GS transceiver specifications.

Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 1 of 7)

| Symbol/                                                        | Conditions                                                        | Trai  | nsceive<br>Grade                                                                    | r Speed<br>1 | Trar | sceive<br>Grade | r Speed<br>2 | Tran | sceive<br>Grade | r Speed<br>3 | Unit |  |
|----------------------------------------------------------------|-------------------------------------------------------------------|-------|-------------------------------------------------------------------------------------|--------------|------|-----------------|--------------|------|-----------------|--------------|------|--|
| Description                                                    |                                                                   | Min   | Тур                                                                                 | Max          | Min  | Тур             | Max          | Min  | Тур             | Max          |      |  |
| Reference Clock                                                |                                                                   |       |                                                                                     |              |      |                 |              |      |                 |              |      |  |
| Supported I/O<br>Standards                                     | Dedicated<br>reference<br>clock pin                               | 1.2-V | 1.2-V PCML, 1.4-V PCML, 1.5-V PCML, 2.5-V PCML, Differential LVPECL, LVDS, and HCSL |              |      |                 |              |      |                 |              |      |  |
| Sidiludius                                                     | RX reference clock pin                                            |       | 1.4-V PCML, 1.5-V PCML, 2.5-V PCML, LVPECL, and LVDS                                |              |      |                 |              |      |                 |              |      |  |
| Input Reference<br>Clock Frequency<br>(CMU PLL) (8)            | _                                                                 | 40    | —                                                                                   | 710          | 40   |                 | 710          | 40   | _               | 710          | MHz  |  |
| Input Reference<br>Clock Frequency<br>(ATX PLL) <sup>(8)</sup> | _                                                                 | 100   |                                                                                     | 710          | 100  |                 | 710          | 100  | _               | 710          | MHz  |  |
| Rise time                                                      | Measure at<br>±60 mV of<br>differential<br>signal <sup>(26)</sup> | _     | _                                                                                   | 400          | _    |                 | 400          | _    | _               | 400          | ne   |  |
| Fall time                                                      | Measure at<br>±60 mV of<br>differential<br>signal <sup>(26)</sup> | —     | —                                                                                   | 400          | _    | _               | 400          | _    | _               | 400          | ps   |  |
| Duty cycle                                                     | _                                                                 | 45    | _                                                                                   | 55           | 45   | _               | 55           | 45   | _               | 55           | %    |  |
| Spread-spectrum<br>modulating clock<br>frequency               | PCI Express®<br>(PCIe®)                                           | 30    | _                                                                                   | 33           | 30   |                 | 33           | 30   | _               | 33           | kHz  |  |

Switching Characteristics Page 19

Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 2 of 7)

| Symbol/                                                 | Conditions                                             | Trai  | nsceive<br>Grade | r Speed<br>1          | Trai  | nsceive<br>Grade | r Speed<br>2          | Trai                  | nsceive<br>Grade | r Speed<br>3       | Unit        |
|---------------------------------------------------------|--------------------------------------------------------|-------|------------------|-----------------------|-------|------------------|-----------------------|-----------------------|------------------|--------------------|-------------|
| Description                                             |                                                        | Min   | Тур              | Max                   | Min   | Тур              | Max                   | Min                   | Тур              | Max                |             |
| Spread-spectrum<br>downspread                           | PCle                                                   | _     | 0 to<br>-0.5     | _                     | _     | 0 to<br>-0.5     | _                     | _                     | 0 to<br>-0.5     | _                  | %           |
| On-chip<br>termination<br>resistors (21)                | _                                                      | _     | 100              | _                     | _     | 100              | _                     | _                     | 100              | _                  | Ω           |
| Absolute V <sub>MAX</sub> (5)                           | Dedicated<br>reference<br>clock pin                    | _     | _                | 1.6                   | _     | _                | 1.6                   | _                     | _                | 1.6                | V           |
|                                                         | RX reference clock pin                                 |       | _                | 1.2                   | _     | _                | 1.2                   | _                     | _                | 1.2                |             |
| Absolute V <sub>MIN</sub>                               | _                                                      | -0.4  |                  | _                     | -0.4  |                  | _                     | -0.4                  | _                | _                  | V           |
| Peak-to-peak<br>differential input<br>voltage           | _                                                      | 200   | _                | 1600                  | 200   | _                | 1600                  | 200                   | _                | 1600               | mV          |
| V <sub>ICM</sub> (AC                                    | Dedicated<br>reference<br>clock pin                    | 1050/ | 1000/90          | 00/850 <sup>(2)</sup> | 1050/ | 1000/90          | 00/850 <sup>(2)</sup> | 1050/1000/900/850 (2) |                  | mV                 |             |
| coupled) <sup>(3)</sup>                                 | RX reference clock pin                                 | 1.    | .0/0.9/0         | .85 <sup>(4)</sup>    | 1.    | 0/0.9/0          | .85 <sup>(4)</sup>    | 1.                    | 0/0.9/0          | .85 <sup>(4)</sup> | V           |
| V <sub>ICM</sub> (DC coupled)                           | HCSL I/O<br>standard for<br>PCIe<br>reference<br>clock | 250   | _                | 550                   | 250   | _                | 550                   | 250                   | _                | 550                | mV          |
|                                                         | 100 Hz                                                 | _     | _                | -70                   | _     | _                | -70                   | _                     | _                | -70                | dBc/Hz      |
| Transmitter                                             | 1 kHz                                                  | _     | _                | -90                   | _     | _                | -90                   | _                     | _                | -90                | dBc/Hz      |
| REFCLK Phase<br>Noise                                   | 10 kHz                                                 |       | _                | -100                  | _     | _                | -100                  | _                     | _                | -100               | dBc/Hz      |
| (622 MHz) <sup>(20)</sup>                               | 100 kHz                                                | _     | _                | -110                  | _     | _                | -110                  | _                     | _                | -110               | dBc/Hz      |
|                                                         | ≥1 MHz                                                 | _     | _                | -120                  |       | _                | -120                  |                       | _                | -120               | dBc/Hz      |
| Transmitter<br>REFCLK Phase<br>Jitter<br>(100 MHz) (17) | 10 kHz to<br>1.5 MHz<br>(PCle)                         | _     | _                | 3                     | _     | _                | 3                     | _                     | _                | 3                  | ps<br>(rms) |
| R <sub>REF</sub> (19)                                   | _                                                      | _     | 1800<br>±1%      | _                     | _     | 1800<br>±1%      | _                     | _                     | 180<br>0<br>±1%  | _                  | Ω           |
| Transceiver Clock                                       | <u> </u>                                               |       |                  | _                     |       |                  | _                     |                       |                  |                    |             |
| fixedclk clock frequency                                | PCIe<br>Receiver<br>Detect                             | _     | 100<br>or<br>125 | _                     | _     | 100<br>or<br>125 | _                     | _                     | 100<br>or<br>125 | _                  | MHz         |

Switching Characteristics Page 21

Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 4 of 7)

| Symbol/                                                                                                                                                                                              | Conditions                                                          | Tra | nsceive<br>Grade | r Speed<br>1 | Trai | nsceive<br>Grade |     | Trai | nsceive<br>Grade | r Speed<br>3 | Unit |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-----|------------------|--------------|------|------------------|-----|------|------------------|--------------|------|
| Description                                                                                                                                                                                          |                                                                     | Min | Тур              | Max          | Min  | Тур              | Max | Min  | Тур              | Max          |      |
|                                                                                                                                                                                                      | 85– $\Omega$ setting                                                | _   | 85 ±<br>30%      | _            | _    | 85 ± 30%         | _   | _    | 85 ±<br>30%      | _            | Ω    |
| Differential on-                                                                                                                                                                                     | 100–Ω<br>setting                                                    | _   | 100<br>±<br>30%  | _            | _    | 100<br>±<br>30%  | _   | _    | 100<br>±<br>30%  | _            | Ω    |
| chip termination resistors (21)                                                                                                                                                                      | 120–Ω<br>setting                                                    | _   | 120<br>±<br>30%  |              | _    | 120<br>±<br>30%  |     | _    | 120<br>±<br>30%  | _            | Ω    |
|                                                                                                                                                                                                      | 150-Ω<br>setting                                                    | _   | 150<br>±<br>30%  | _            | _    | 150<br>±<br>30%  | _   | _    | 150<br>±<br>30%  | _            | Ω    |
| $V_{\text{full}} \\ V_{\text{ccr_GxB}} = \\ 0.85  \text{V or } 0.85 \\ V_{\text{ICM}} \\ \text{(AC and DC coupled)} \\ \hline V_{\text{ccr_GxB}} = \\ 1.0  \text{V/1.05 V} \\ \text{full} \\ \hline$ | 0.85 V or 0.9<br>V<br>full                                          | _   | 600              | _            | _    | 600              | _   | _    | 600              | _            | mV   |
|                                                                                                                                                                                                      | half                                                                | _   | 600              | _            | _    | 600              | _   | _    | 600              | _            | mV   |
|                                                                                                                                                                                                      | 1.0 V/1.05 V                                                        | _   | 700              | _            | _    | 700              | _   | _    | 700              | _            | mV   |
|                                                                                                                                                                                                      | V <sub>CCR_GXB</sub> = 1.0 V half bandwidth                         | _   | 750              | _            | _    | 750              | _   | _    | 750              | _            | mV   |
| t <sub>LTR</sub> (11)                                                                                                                                                                                | _                                                                   | _   | _                | 10           | _    | _                | 10  | _    | _                | 10           | μs   |
| t <sub>LTD</sub> (12)                                                                                                                                                                                | _                                                                   | 4   | _                |              | 4    |                  |     | 4    |                  | _            | μs   |
| t <sub>LTD_manual</sub> (13)                                                                                                                                                                         | _                                                                   | 4   | _                |              | 4    | _                |     | 4    | _                |              | μs   |
| t <sub>LTR_LTD_manual</sub> (14)                                                                                                                                                                     | _                                                                   | 15  | _                | _            | 15   |                  | _   | 15   |                  | _            | μs   |
| Run Length                                                                                                                                                                                           | _                                                                   |     | _                | 200          |      | _                | 200 | _    |                  | 200          | UI   |
| Programmable<br>equalization<br>(AC Gain) <sup>(10)</sup>                                                                                                                                            | Full<br>bandwidth<br>(6.25 GHz)<br>Half<br>bandwidth<br>(3.125 GHz) | _   | _                | 16           | _    | _                | 16  | _    | _                | 16           | dB   |

Page 22 Switching Characteristics

Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 5 of 7)

| Symbol/                                                               | Conditions                                        | Tra | nsceive<br>Grade     | r Speed<br>1 | Trai | nsceive<br>Grade | r Speed<br>2 | Trai | sceive<br>Grade | r Speed<br>e 3           | Unit |
|-----------------------------------------------------------------------|---------------------------------------------------|-----|----------------------|--------------|------|------------------|--------------|------|-----------------|--------------------------|------|
| Description                                                           |                                                   | Min | Тур                  | Max          | Min  | Тур              | Max          | Min  | Тур             | Max                      |      |
|                                                                       | DC Gain<br>Setting = 0                            |     | 0                    | _            | _    | 0                |              | _    | 0               | _                        | dB   |
|                                                                       | DC Gain<br>Setting = 1                            |     | 2                    | _            | _    | 2                |              | _    | 2               | _                        | dB   |
| Programmable<br>DC gain                                               | DC Gain<br>Setting = 2                            |     | 4                    | _            | _    | 4                | _            | _    | 4               | _                        | dB   |
|                                                                       | DC Gain<br>Setting = 3                            | _   | 6                    | _            | _    | 6                | _            | _    | 6               | _                        | dB   |
|                                                                       | DC Gain<br>Setting = 4                            | _   | 8                    | _            | _    | 8                | _            | _    | 8               | _                        | dB   |
| Transmitter                                                           |                                                   |     |                      |              |      |                  |              |      |                 |                          |      |
| Supported I/O<br>Standards                                            | _                                                 |     | 1.4-V and 1.5-V PCML |              |      |                  |              |      |                 |                          |      |
| Data rate<br>(Standard PCS)                                           | _                                                 | 600 | _                    | 12200        | 600  | _                | 12200        | 600  | _               | 8500/<br>10312.5<br>(24) | Mbps |
| Data rate<br>(10G PCS)                                                | _                                                 | 600 | _                    | 14100        | 600  | _                | 12500        | 600  | _               | 8500/<br>10312.5<br>(24) | Mbps |
|                                                                       | 85- $\Omega$ setting                              |     | 85 ±<br>20%          | _            | _    | 85 ± 20%         | _            | _    | 85 ± 20%        | _                        | Ω    |
| Differential on-                                                      | 100-Ω<br>setting                                  |     | 100<br>±<br>20%      | _            | _    | 100<br>±<br>20%  | _            | _    | 100<br>±<br>20% | _                        | Ω    |
| chip termination resistors                                            | 120-Ω<br>setting                                  | _   | 120<br>±<br>20%      | _            | _    | 120<br>±<br>20%  | _            | _    | 120<br>±<br>20% | _                        | Ω    |
|                                                                       | 150-Ω<br>setting                                  |     | 150<br>±<br>20%      | _            | _    | 150<br>±<br>20%  | _            | _    | 150<br>±<br>20% | _                        | Ω    |
| V <sub>OCM</sub> (AC coupled)                                         | 0.65-V<br>setting                                 | _   | 650                  | _            | _    | 650              | _            | _    | 650             | _                        | mV   |
| V <sub>OCM</sub> (DC<br>coupled)                                      | _                                                 |     | 650                  | _            | _    | 650              | _            | _    | 650             | _                        | mV   |
| Rise time (7)                                                         | 20% to 80%                                        | 30  | _                    | 160          | 30   | _                | 160          | 30   | _               | 160                      | ps   |
| Fall time <sup>(7)</sup>                                              | 80% to 20%                                        | 30  | _                    | 160          | 30   | _                | 160          | 30   |                 | 160                      | ps   |
| Intra-differential<br>pair skew                                       | Tx V <sub>CM</sub> = 0.5 V and slew rate of 15 ps | _   | _                    | 15           | _    | _                | 15           | _    | _               | 15                       | ps   |
| Intra-transceiver<br>block transmitter<br>channel-to-<br>channel skew | x6 PMA<br>bonded mode                             | _   | _                    | 120          | _    | _                | 120          | _    | _               | 120                      | ps   |

Page 28 Switching Characteristics

Table 27 shows the  $\ensuremath{V_{OD}}$  settings for the GX channel.

Table 27. Typical V $_{\text{OD}}$  Setting for GX Channel, TX Termination = 100  $\Omega$   $^{(2)}$ 

| Symbol                                | V <sub>OD</sub> Setting | V <sub>op</sub> Value<br>(mV) | V <sub>op</sub> Setting | V <sub>op</sub> Value<br>(mV) |
|---------------------------------------|-------------------------|-------------------------------|-------------------------|-------------------------------|
|                                       | 0 (1)                   | 0                             | 32                      | 640                           |
|                                       | 1 (1)                   | 20                            | 33                      | 660                           |
|                                       | 2 (1)                   | 40                            | 34                      | 680                           |
|                                       | 3 (1)                   | 60                            | 35                      | 700                           |
|                                       | 4 (1)                   | 80                            | 36                      | 720                           |
|                                       | 5 <sup>(1)</sup>        | 100                           | 37                      | 740                           |
|                                       | 6                       | 120                           | 38                      | 760                           |
|                                       | 7                       | 140                           | 39                      | 780                           |
|                                       | 8                       | 160                           | 40                      | 800                           |
|                                       | 9                       | 180                           | 41                      | 820                           |
|                                       | 10                      | 200                           | 42                      | 840                           |
|                                       | 11                      | 220                           | 43                      | 860                           |
|                                       | 12                      | 240                           | 44                      | 880                           |
|                                       | 13                      | 260                           | 45                      | 900                           |
|                                       | 14                      | 280                           | 46                      | 920                           |
| <b>V</b> op differential peak to peak | 15                      | 300                           | 47                      | 940                           |
| typical <sup>(3)</sup>                | 16                      | 320                           | 48                      | 960                           |
|                                       | 17                      | 340                           | 49                      | 980                           |
|                                       | 18                      | 360                           | 50                      | 1000                          |
|                                       | 19                      | 380                           | 51                      | 1020                          |
|                                       | 20                      | 400                           | 52                      | 1040                          |
|                                       | 21                      | 420                           | 53                      | 1060                          |
|                                       | 22                      | 440                           | 54                      | 1080                          |
|                                       | 23                      | 460                           | 55                      | 1100                          |
|                                       | 24                      | 480                           | 56                      | 1120                          |
|                                       | 25                      | 500                           | 57                      | 1140                          |
|                                       | 26                      | 520                           | 58                      | 1160                          |
|                                       | 27                      | 540                           | 59                      | 1180                          |
|                                       | 28                      | 560                           | 60                      | 1200                          |
|                                       | 29                      | 580                           | 61                      | 1220                          |
|                                       | 30                      | 600                           | 62                      | 1240                          |
|                                       | 31                      | 620                           | 63                      | 1260                          |

### Note to Table 27:

- (1) If TX termination resistance =  $100\Omega$ , this VOD setting is illegal.
- (2) The tolerance is +/-20% for all VOD settings except for settings 2 and below.
- (3) Refer to Figure 2.

Switching Characteristics Page 31

Table 28. Transceiver Specifications for Stratix V GT Devices (Part 2 of 5)  $^{(1)}$ 

| Symbol/                                                                                                          | Conditions                                                    | S      | Transceive<br>peed Grade                             |          |        | Transceive<br>Deed Grade |        | Unit     |
|------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|--------|------------------------------------------------------|----------|--------|--------------------------|--------|----------|
| Description                                                                                                      |                                                               | Min    | Тур                                                  | Max      | Min    | Тур                      | Max    | 1        |
|                                                                                                                  | 100 Hz                                                        | _      | _                                                    | -70      | _      | _                        | -70    |          |
| Transmitter REFCLK                                                                                               | 1 kHz                                                         | _      | _                                                    | -90      |        | _                        | -90    |          |
| Phase Noise (622                                                                                                 | 10 kHz                                                        | _      | _                                                    | -100     | _      | _                        | -100   | dBc/Hz   |
| MHz) <sup>(18)</sup>                                                                                             | 100 kHz                                                       | _      | _                                                    | -110     | _      | _                        | -110   |          |
|                                                                                                                  | ≥1 MHz                                                        |        | _                                                    | -120     | _      |                          | -120   | 1        |
| Transmitter REFCLK<br>Phase Jitter (100<br>MHz) <sup>(15)</sup>                                                  | 10 kHz to<br>1.5 MHz<br>(PCle)                                | _      | _                                                    | 3        | _      | _                        | 3      | ps (rms) |
| RREF (17)                                                                                                        | _                                                             | _      | 1800<br>± 1%                                         | _        | _      | 1800<br>± 1%             | _      | Ω        |
| Transceiver Clocks                                                                                               |                                                               |        |                                                      |          |        |                          |        |          |
| fixedclk clock<br>frequency                                                                                      | PCIe<br>Receiver<br>Detect                                    | _      | 100 or<br>125                                        | _        | _      | 100 or<br>125            | _      | MHz      |
| Reconfiguration clock<br>(mgmt_clk_clk)<br>frequency                                                             |                                                               | 100    | _                                                    | 125      | 100    |                          | 125    | MHz      |
| Receiver                                                                                                         |                                                               |        |                                                      |          |        |                          |        |          |
| Supported I/O<br>Standards                                                                                       | _                                                             |        | 1.4-V PCML, 1.5-V PCML, 2.5-V PCML, LVPECL, and LVDS |          |        |                          |        |          |
| Data rate<br>(Standard PCS) (21)                                                                                 | GX channels                                                   | 600    | _                                                    | 8500     | 600    | _                        | 8500   | Mbps     |
| Data rate<br>(10G PCS) (21)                                                                                      | GX channels                                                   | 600    | _                                                    | 12,500   | 600    | _                        | 12,500 | Mbps     |
| Data rate                                                                                                        | GT channels                                                   | 19,600 | _                                                    | 28,050   | 19,600 | _                        | 25,780 | Mbps     |
| Absolute V <sub>MAX</sub> for a receiver pin <sup>(3)</sup>                                                      | GT channels                                                   | _      | _                                                    | 1.2      |        | _                        | 1.2    | V        |
| Absolute V <sub>MIN</sub> for a receiver pin                                                                     | GT channels                                                   | -0.4   | _                                                    | _        | -0.4   | _                        | _      | V        |
| Maximum peak-to-peak                                                                                             | GT channels                                                   |        | _                                                    | 1.6      | _      |                          | 1.6    | V        |
| differential input<br>voltage V <sub>ID</sub> (diff p-p)<br>before device<br>configuration <sup>(20)</sup>       | GX channels                                                   |        |                                                      |          | (8)    |                          |        |          |
|                                                                                                                  | GT channels                                                   |        |                                                      |          |        |                          |        |          |
| Maximum peak-to-peak differential input voltage V <sub>ID</sub> (diff p-p) after device configuration (16), (20) | $V_{CCR\_GTB} = 1.05 \text{ V} $ $(V_{ICM} = 0.65 \text{ V})$ | _      | _                                                    | 2.2      | _      | _                        | 2.2    | V        |
| oomiguration ', ' /                                                                                              | GX channels                                                   |        |                                                      | <u> </u> | (8)    |                          | •      | •        |
| Minimum differential                                                                                             | GT channels                                                   | 200    | _                                                    | _        | 200    |                          | _      | mV       |
| eye opening at receiver serial input pins <sup>(4)</sup> , <sup>(20)</sup>                                       | GX channels                                                   |        |                                                      |          | (8)    |                          |        |          |

Page 38 Switching Characteristics

- XFI
- ASI
- HiGig/HiGig+
- HiGig2/HiGig2+
- Serial Data Converter (SDC)
- GPON
- SDI
- SONET
- Fibre Channel (FC)
- PCIe
- QPI
- SFF-8431

Download the Stratix V Characterization Report Tool to view the characterization report summary for these protocols.

## **Core Performance Specifications**

This section describes the clock tree, phase-locked loop (PLL), digital signal processing (DSP), memory blocks, configuration, and JTAG specifications.

### **Clock Tree Specifications**

Table 30 lists the clock tree specifications for Stratix V devices.

Table 30. Clock Tree Performance for Stratix V Devices (1)

|                              | Performance              |                          |        |      |  |  |  |
|------------------------------|--------------------------|--------------------------|--------|------|--|--|--|
| Symbol                       | C1, C2, C2L, I2, and I2L | C3, I3, I3L, and<br>I3YY | C4, I4 | Unit |  |  |  |
| Global and<br>Regional Clock | 717                      | 650                      | 580    | MHz  |  |  |  |
| Periphery Clock              | 550                      | 500                      | 500    | MHz  |  |  |  |

### Note to Table 30:

(1) The Stratix V ES devices are limited to 600 MHz core clock tree performance.

Switching Characteristics Page 49

Table 38. LVDS Soft-CDR/DPA Sinusoidal Jitter Mask Values for a Data Rate  $\geq$  1.25 Gbps

| Jitter Fr | equency (Hz) | Sinusoidal Jitter (UI) |
|-----------|--------------|------------------------|
| F1        | 10,000       | 25.000                 |
| F2        | 17,565       | 25.000                 |
| F3        | 1,493,000    | 0.350                  |
| F4        | 50,000,000   | 0.350                  |

Figure 9 shows the **LVDS** soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate < 1.25 Gbps.

Figure 9. LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification for a Data Rate < 1.25 Gbps



### DLL Range, DQS Logic Block, and Memory Output Clock Jitter Specifications

Table 39 lists the DLL range specification for Stratix V devices. The DLL is always in 8-tap mode in Stratix V devices.

Table 39. DLL Range Specifications for Stratix V Devices (1)

| C1      | C2, C2L, I2, I2L | C3, I3, I3L, I3YY | C4,I4   | Unit |
|---------|------------------|-------------------|---------|------|
| 300-933 | 300-933          | 300-890           | 300-890 | MHz  |

### Note to Table 39:

(1) Stratix V devices support memory interface frequencies lower than 300 MHz, although the reference clock that feeds the DLL must be at least 300 MHz. To support interfaces below 300 MHz, multiply the reference clock feeding the DLL to ensure the frequency is within the supported range of the DLL.

Table 40 lists the DQS phase offset delay per stage for Stratix V devices.

Table 40. DQS Phase Offset Delay Per Setting for Stratix V Devices (1), (2) (Part 1 of 2)

| Speed Grade      | Min | Max | Unit |
|------------------|-----|-----|------|
| C1               | 8   | 14  | ps   |
| C2, C2L, I2, I2L | 8   | 14  | ps   |
| C3,I3, I3L, I3YY | 8   | 15  | ps   |

Page 52 Configuration Specification

### **Duty Cycle Distortion (DCD) Specifications**

Table 44 lists the worst-case DCD for Stratix V devices.

Table 44. Worst-Case DCD on Stratix V I/O Pins (1)

| Symbol            | C   | 1   | C2, C2 | L, I2, I2L |     | 3, I3L,<br>3YY | C4  | 1,14 | Unit |
|-------------------|-----|-----|--------|------------|-----|----------------|-----|------|------|
| -                 | Min | Max | Min    | Max        | Min | Max            | Min | Max  |      |
| Output Duty Cycle | 45  | 55  | 45     | 55         | 45  | 55             | 45  | 55   | %    |

#### Note to Table 44:

## **Configuration Specification**

## **POR Delay Specification**

Power-on reset (POR) delay is defined as the delay between the time when all the power supplies monitored by the POR circuitry reach the minimum recommended operating voltage to the time when the nSTATUS is released high and your device is ready to begin configuration.



For more information about the POR delay, refer to the *Hot Socketing and Power-On Reset in Stratix V Devices* chapter.

Table 45 lists the fast and standard POR delay specification.

Table 45. Fast and Standard POR Delay Specification (1)

| POR Delay | Minimum | Maximum |
|-----------|---------|---------|
| Fast      | 4 ms    | 12 ms   |
| Standard  | 100 ms  | 300 ms  |

### Note to Table 45:

## **JTAG Configuration Specifications**

Table 46 lists the JTAG timing parameters and values for Stratix V devices.

Table 46. JTAG Timing Parameters and Values for Stratix V Devices

| Symbol                  | Description              | Min | Max | Unit |
|-------------------------|--------------------------|-----|-----|------|
| t <sub>JCP</sub>        | TCK clock period (2)     | 30  | _   | ns   |
| t <sub>JCP</sub>        | TCK clock period (2)     | 167 | _   | ns   |
| t <sub>JCH</sub>        | TCK clock high time (2)  | 14  | _   | ns   |
| t <sub>JCL</sub>        | TCK clock low time (2)   | 14  | _   | ns   |
| t <sub>JPSU (TDI)</sub> | TDI JTAG port setup time | 2   | _   | ns   |
| t <sub>JPSU (TMS)</sub> | TMS JTAG port setup time | 3   | _   | ns   |

<sup>(1)</sup> The DCD numbers do not cover the core clock network.

<sup>(1)</sup> You can select the POR delay based on the MSEL settings as described in the MSEL Pin Settings section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.

Page 54 Configuration Specification

Table 47. Uncompressed .rbf Sizes for Stratix V Devices

| Family          | Device | Package | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) (4), (5) |
|-----------------|--------|---------|--------------------------------|---------------------------------|
| Stratix V E (1) | 5SEE9  | _       | 342,742,976                    | 700,888                         |
|                 | 5SEEB  | _       | 342,742,976                    | 700,888                         |

#### Notes to Table 47:

- (1) Stratix V E devices do not have PCI Express® (PCIe®) hard IP. Stratix V E devices do not support the CvP configuration scheme.
- (2) 36-transceiver devices.
- (3) 24-transceiver devices.
- (4) File size for the periphery image.
- (5) The IOCSR .rbf size is specifically for the CvP feature.

Use the data in Table 47 to estimate the file size before design compilation. Different configuration file formats, such as a hexadecimal (.hex) or tabular text file (.ttf) format, have different file sizes. For the different types of configuration file and file sizes, refer to the Quartus II software. However, for a specific version of the Quartus II software, any design targeted for the same device has the same uncompressed configuration file size. If you are using compression, the file size can vary after each compilation because the compression ratio depends on your design.

For more information about setting device configuration options, refer to *Configuration, Design Security, and Remote System Upgrades in Stratix V Devices.* For creating configuration files, refer to the *Quartus II Help*.

Table 48 lists the minimum configuration time estimates for Stratix V devices.

Table 48. Minimum Configuration Time Estimation for Stratix V Devices

| Variant | Member<br>Code | Active Serial <sup>(1)</sup> |            |                        | Fast Passive Parallel <sup>(2)</sup> |            |                        |
|---------|----------------|------------------------------|------------|------------------------|--------------------------------------|------------|------------------------|
|         |                | Width                        | DCLK (MHz) | Min Config<br>Time (s) | Width                                | DCLK (MHz) | Min Config<br>Time (s) |
|         | А3             | 4                            | 100        | 0.534                  | 32                                   | 100        | 0.067                  |
|         |                | 4                            | 100        | 0.344                  | 32                                   | 100        | 0.043                  |
|         | A4             | 4                            | 100        | 0.534                  | 32                                   | 100        | 0.067                  |
|         | A5             | 4                            | 100        | 0.675                  | 32                                   | 100        | 0.084                  |
|         | A7             | 4                            | 100        | 0.675                  | 32                                   | 100        | 0.084                  |
| GX      | A9             | 4                            | 100        | 0.857                  | 32                                   | 100        | 0.107                  |
|         | AB             | 4                            | 100        | 0.857                  | 32                                   | 100        | 0.107                  |
|         | B5             | 4                            | 100        | 0.676                  | 32                                   | 100        | 0.085                  |
|         | B6             | 4                            | 100        | 0.676                  | 32                                   | 100        | 0.085                  |
|         | В9             | 4                            | 100        | 0.857                  | 32                                   | 100        | 0.107                  |
|         | BB             | 4                            | 100        | 0.857                  | 32                                   | 100        | 0.107                  |
| GT      | C5             | 4                            | 100        | 0.675                  | 32                                   | 100        | 0.084                  |
| uı      | C7             | 4                            | 100        | 0.675                  | 32                                   | 100        | 0.084                  |

Configuration Specification Page 57

### FPP Configuration Timing when DCLK-to-DATA [] = 1

Figure 12 shows the timing waveform for FPP configuration when using a MAX II or MAX V device as an external host. This waveform shows timing when the DCLK-to-DATA[] ratio is 1.

Figure 12. FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is 1 (1), (2)



### Notes to Figure 12:

- (1) Use this timing waveform when the DCLK-to-DATA[] ratio is 1.
- (2) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic-high levels. When nCONFIG is pulled low, a reconfiguration cycle begins.
- (3) After power-up, the Stratix V device holds nSTATUS low for the time of the POR delay.
- (4) After power-up, before and during configuration, CONF DONE is low.
- (5) Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required.
- (6) For FPP ×16, use DATA [15..0]. For FPP ×8, use DATA [7..0]. DATA [31..0] are available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings.
- (7) To ensure a successful configuration, send the entire configuration data to the Stratix V device. CONF\_DONE is released high when the Stratix V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- (8) After the option bit to enable the <code>INIT\_DONE</code> pin is configured into the device, the <code>INIT\_DONE</code> goes low.

Configuration Specification Page 59



Figure 13. FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is >1 (1), (2)

### Notes to Figure 13:

- (1) Use this timing waveform and parameters when the DCLK-to-DATA [] ratio is >1. To find out the DCLK-to-DATA [] ratio for your system, refer to Table 49 on page 55.
- (2) The beginning of this waveform shows the device in user mode. In user mode, nconfig, nstatus, and conf\_done are at logic high levels. When nconfig is pulled low, a reconfiguration cycle begins.
- (3) After power-up, the Stratix V device holds nSTATUS low for the time as specified by the POR delay.
- (4) After power-up, before and during configuration, CONF DONE is low.
- (5) Do not leave DCLK floating after configuration. You can drive it high or low, whichever is more convenient.
- (6) "r" denotes the DCLK-to-DATA[] ratio. For the DCLK-to-DATA[] ratio based on the decompression and the design security feature enable settings, refer to Table 49 on page 55.
- (7) If needed, pause DCLK by holding it low. When DCLK restarts, the external host must provide data on the DATA [31..0] pins prior to sending the first DCLK rising edge.
- (8) To ensure a successful configuration, send the entire configuration data to the Stratix V device. CONF\_DONE is released high after the Stratix V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- (9) After the option bit to enable the INIT DONE pin is configured into the device, the INIT DONE goes low.

Configuration Specification Page 61

## **Active Serial Configuration Timing**

Table 52 lists the DCLK frequency specification in the AS configuration scheme.

Table 52. DCLK Frequency Specification in the AS Configuration Scheme (1), (2)

| Minimum | Typical | Maximum | Unit |
|---------|---------|---------|------|
| 5.3     | 7.9     | 12.5    | MHz  |
| 10.6    | 15.7    | 25.0    | MHz  |
| 21.3    | 31.4    | 50.0    | MHz  |
| 42.6    | 62.9    | 100.0   | MHz  |

#### Notes to Table 52:

- This applies to the DCLK frequency specification when using the internal oscillator as the configuration clock source.
- (2) The AS multi-device configuration scheme does not support DCLK frequency of 100 MHz.

Figure 14 shows the single-device configuration setup for an AS ×1 mode.

Figure 14. AS Configuration Timing



### Notes to Figure 14:

- (1) If you are using AS ×4 mode, this signal represents the AS\_DATA [3..0] and EPCQ sends in 4-bits of data for each DCLK cycle.
- (2) The initialization clock can be from internal oscillator or  ${\tt CLKUSR}$  pin.
- (3) After the option bit to enable the  $INIT\_DONE$  pin is configured into the device, the  $INIT\_DONE$  goes low.

Table 53 lists the timing parameters for AS  $\times 1$  and AS  $\times 4$  configurations in Stratix V devices.

Table 53. AS Timing Parameters for AS  $\times$ 1 and AS  $\times$ 4 Configurations in Stratix V Devices (1), (2) (Part 1 of 2)

| Symbol          | Parameter                                   | Minimum | Maximum | Units |
|-----------------|---------------------------------------------|---------|---------|-------|
| t <sub>CO</sub> | DCLK falling edge to AS_DATAO/ASDO output   | _       | 2       | ns    |
| t <sub>SU</sub> | Data setup time before falling edge on DCLK | 1.5     | _       | ns    |
| t <sub>H</sub>  | Data hold time after falling edge on DCLK   | 0       | _       | ns    |

Page 66 Glossary

Table 60. Glossary (Part 2 of 4)

| Letter           | Subject                       | Definitions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|------------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| G                |                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| Н                | _                             | <del>-</del>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 1                |                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| J                | JTAG Timing<br>Specifications | High-speed I/O block—Deserialization factor (width of parallel data bus).  JTAG Timing Specifications:  TMS  TDI  TCK  TJPSU  TJ |  |
| K<br>L<br>M<br>N | _                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| P                | PLL<br>Specifications         | Diagram of PLL Specifications (1)  CLKOUT Pins  Four Core Clock  Reconfigurable in User Mode  External Feedback  Note:  (1) Core Clock can only be fed by dedicated clock input pins or PLL outputs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| Q                | _                             | <del>-</del>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| R                | R <sub>L</sub>                | Receiver differential input discrete resistor (external to the Stratix V device).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|                  | _ <u>-</u>                    | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |

Page 68 Glossary

### Table 60. Glossary (Part 4 of 4)

| Letter | Subject                | Definitions                                                                                                                                                      |  |  |
|--------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|        | V <sub>CM(DC)</sub>    | DC common mode input voltage.                                                                                                                                    |  |  |
|        | V <sub>ICM</sub>       | Input common mode voltage—The common mode of the differential signal at the receiver.                                                                            |  |  |
|        | V <sub>ID</sub>        | Input differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver.     |  |  |
|        | V <sub>DIF(AC)</sub>   | AC differential input voltage—Minimum AC input differential voltage required for switching.                                                                      |  |  |
|        | V <sub>DIF(DC)</sub>   | DC differential input voltage— Minimum DC input differential voltage required for switching.                                                                     |  |  |
|        | V <sub>IH</sub>        | Voltage input high—The minimum positive voltage applied to the input which is accepted by the device as a logic high.                                            |  |  |
|        | V <sub>IH(AC)</sub>    | High-level AC input voltage                                                                                                                                      |  |  |
|        | V <sub>IH(DC)</sub>    | High-level DC input voltage                                                                                                                                      |  |  |
| V      | V <sub>IL</sub>        | Voltage input low—The maximum positive voltage applied to the input which is accepted by the device as a logic low.                                              |  |  |
|        | V <sub>IL(AC)</sub>    | Low-level AC input voltage                                                                                                                                       |  |  |
|        | V <sub>IL(DC)</sub>    | Low-level DC input voltage                                                                                                                                       |  |  |
|        | V <sub>OCM</sub>       | Output common mode voltage—The common mode of the differential signal at the transmitter.                                                                        |  |  |
|        | <b>V</b> <sub>OD</sub> | Output differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the transmitter. |  |  |
|        | V <sub>SWING</sub>     | Differential input voltage                                                                                                                                       |  |  |
|        | V <sub>X</sub>         | Input differential cross point voltage                                                                                                                           |  |  |
|        | <b>V</b> <sub>OX</sub> | Output differential cross point voltage                                                                                                                          |  |  |
| W      | W                      | High-speed I/O block—clock boost factor                                                                                                                          |  |  |
| Х      |                        |                                                                                                                                                                  |  |  |
| Υ      | _                      | _                                                                                                                                                                |  |  |
| Z      |                        |                                                                                                                                                                  |  |  |