



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                       |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 84MHz                                                                 |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, SDIO, SPI, UART/USART, USB OTG        |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT          |
| Number of I/O              | 81                                                                    |
| Program Memory Size        | 256КВ (256К х 8)                                                      |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | -                                                                     |
| RAM Size                   | 64K x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 1.7V ~ 3.6V                                                           |
| Data Converters            | A/D 16x12b                                                            |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                    |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 100-UFBGA                                                             |
| Supplier Device Package    | 100-UFBGA (7x7)                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f401vch7 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# List of figures

| Figure 1.  | Compatible board design for LQFP100 package                                                  | 12  |
|------------|----------------------------------------------------------------------------------------------|-----|
| Figure 2.  | Compatible board design for LQFP64 package                                                   | 13  |
| Figure 3.  | STM32F401xB/STM32F401xC block diagram                                                        | 14  |
| Figure 4.  | Multi-AHB matrix                                                                             | 16  |
| Figure 5.  | Power supply supervisor interconnection with internal reset OFF                              | 19  |
| Figure 6.  | PDR_ON control with internal reset OFF                                                       | 20  |
| Figure 7.  | Regulator OFF                                                                                | 22  |
| Figure 8.  | Startup in regulator OFF: slow V <sub>DD</sub> slope -                                       |     |
|            | power-down reset risen after V <sub>CAP 1</sub> /V <sub>CAP 2</sub> stabilization.           | 23  |
| Figure 9.  | Startup in regulator OFF mode: fast V <sub>DD</sub> slope -                                  |     |
|            | power-down reset risen before V <sub>CAP 1</sub> /V <sub>CAP 2</sub> stabilization           | 23  |
| Figure 10. | STM32F401xB/STM32F401xC WLCSP49 pinout                                                       | 32  |
| Figure 11. | STM32F401xB/STM32F401xC UFQFPN48 pinout                                                      | 33  |
| Figure 12. | STM32F401xB/STM32F401xC LQFP64 pinout                                                        | 34  |
| Figure 13. | STM32F401xB/STM32F401xC LQFP100 pinout                                                       | 35  |
| Figure 14. | STM32F401xB/STM32F401xC UFBGA100 pinout                                                      | 36  |
| Figure 15. | Memory map                                                                                   | 50  |
| Figure 16. | Pin loading conditions                                                                       | 54  |
| Figure 17. | Input voltage measurement                                                                    | 55  |
| Figure 18. | Power supply scheme                                                                          | 56  |
| Figure 19. | Current consumption measurement scheme                                                       | 57  |
| Figure 20. | External capacitor C <sub>EXT</sub>                                                          | 61  |
| Figure 21. | Typical V <sub>BAT</sub> current consumption (LSE and RTC ON)                                | 69  |
| Figure 22. | High-speed external clock source AC timing diagram                                           | 75  |
| Figure 23. | Low-speed external clock source AC timing diagram                                            | 76  |
| Figure 24. | Typical application with an 8 MHz crystal                                                    | 77  |
| Figure 25. | Typical application with a 32.768 kHz crystal                                                | 78  |
| Figure 26. | ACC <sub>HSI</sub> versus temperature                                                        | 79  |
| Figure 27. | ACC <sub>LSI</sub> versus temperature                                                        | 80  |
| Figure 28. | PLL output clock waveforms in center spread mode                                             | 83  |
| Figure 29. | PLL output clock waveforms in down spread mode                                               | 83  |
| Figure 30. | FT I/O input characteristics                                                                 | 91  |
| Figure 31. | I/O AC characteristics definition                                                            | 94  |
| Figure 32. | Recommended NRST pin protection                                                              | 95  |
| Figure 33. | I <sup>2</sup> C bus AC waveforms and measurement circuit                                    | 97  |
| Figure 34. | SPI timing diagram - slave mode and CPHA = 0                                                 | 99  |
| Figure 35. | SPI timing diagram - slave mode and CPHA = 1 <sup>(1)</sup>                                  | 99  |
| Figure 36. | SPI timing diagram - master mode <sup>(1)</sup>                                              | 100 |
| Figure 37. | I <sup>2</sup> S slave timing diagram (Philips protocol) <sup>(1)</sup>                      | 102 |
| Figure 38. | I <sup>2</sup> S master timing diagram (Philips protocol) <sup>(1)</sup>                     | 102 |
| Figure 39. | USB OTG FS timings: definition of data signal rise and fall time                             | 104 |
| Figure 40. | ADC accuracy characteristics                                                                 | 108 |
| Figure 41. | Typical connection diagram using the ADC                                                     | 108 |
| Figure 42. | Power supply and reference decoupling (V <sub>REF+</sub> not connected to V <sub>DDA</sub> ) | 109 |
| Figure 43. | Power supply and reference decoupling (V <sub>REF+</sub> connected to V <sub>DDA</sub> )     | 110 |
| Figure 44. | SDIO high-speed mode                                                                         | 112 |
| Figure 45. | SD default mode                                                                              | 112 |
| Figure 46. | WLCSP49 - 0.4 mm pitch wafer level chip scale package outline                                | 114 |





#### Figure 2. Compatible board design for LQFP64 package





# 3.8 DMA controller (DMA)

The devices feature two general-purpose dual-port DMAs (DMA1 and DMA2) with 8 streams each. They are able to manage memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers. They feature dedicated FIFOs for APB/AHB peripherals, support burst transfer and are designed to provide the maximum peripheral bandwidth (AHB/APB).

The two DMA controllers support circular buffer management, so that no specific code is needed when the controller reaches the end of the buffer. The two DMA controllers also have a double buffering feature, which automates the use and switching of two memory buffers without requiring any special code.

Each stream is connected to dedicated hardware DMA requests, with support for software trigger on each stream. Configuration is made by software and transfer sizes between source and destination are independent.

The DMA can be used with the main peripherals:

- SPI and I<sup>2</sup>S
- I<sup>2</sup>C
- USART
- General-purpose, basic and advanced-control timers TIMx
- SD/SDIO/MMC host interface
- ADC

# 3.9 Nested vectored interrupt controller (NVIC)

The devices embed a nested vectored interrupt controller able to manage 16 priority levels, and handle up to 62 maskable interrupt channels plus the 16 interrupt lines of the Cortex<sup>®</sup>-M4 with FPU.

- Closely coupled NVIC gives low-latency interrupt processing
- Interrupt entry vector table address passed directly to the core
- Allows early processing of interrupts
- Processing of late arriving, higher-priority interrupts
- Support tail chaining
- Processor state automatically saved
- Interrupt entry restored on interrupt exit with no instruction overhead

This hardware block provides flexible interrupt management features with minimum interrupt latency.

# 3.10 External interrupt/event controller (EXTI)

The external interrupt/event controller consists of 21 edge-detector lines used to generate interrupt/event requests. Each line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the Internal APB2 clock period. Up to 81 GPIOs can be connected to the 16 external interrupt lines.



## 3.11 Clocks and startup

On reset the 16 MHz internal RC oscillator is selected as the default CPU clock. The 16 MHz internal RC oscillator is factory-trimmed to offer 1% accuracy at 25 °C. The application can then select as system clock either the RC oscillator or an external 4-26 MHz clock source. This clock can be monitored for failure. If a failure is detected, the system automatically switches back to the internal RC oscillator and a software interrupt is generated (if enabled). This clock source is input to a PLL thus allowing to increase the frequency up to 84 MHz. Similarly, full interrupt management of the PLL clock entry is available when necessary (for example if an indirectly used external oscillator fails).

Several prescalers allow the configuration of the two AHB buses, the high-speed APB (APB2) and the low-speed APB (APB1) domains. The maximum frequency of the two AHB buses is 84 MHz while the maximum frequency of the high-speed APB domains is 84 MHz. The maximum allowed frequency of the low-speed APB domain is 42 MHz.

The devices embed a dedicated PLL (PLLI2S) which allows to achieve audio class performance. In this case, the  $I^2S$  master clock can generate all standard sampling frequencies from 8 kHz to 192 kHz.

## 3.12 Boot modes

At startup, boot pins are used to select one out of three boot options:

- Boot from user Flash
- Boot from system memory
- Boot from embedded SRAM

The bootloader is located in system memory. It is used to reprogram the Flash memory by using either USART1(PA9/10), USART2(PD5/6), USB OTG FS in device mode (PA11/12) through DFU (device firmware upgrade), I2C1(PB6/7), I2C2(PB10/3), I2C3(PA8/PB4), SPI1(PA4/5/6/7), SPI2(PB12/13/14/15) or SPI3(PA15, PC10/11/12).

For more detailed information on the bootloader, refer to Application Note: AN2606, *STM32™ microcontroller system memory boot mode*.

# 3.13 Power supply schemes

- V<sub>DD</sub> = 1.7 to 3.6 V: external power supply for I/Os with the internal supervisor (POR/PDR) disabled, provided externally through V<sub>DD</sub> pins. Requires the use of an external power supply supervisor connected to the VDD and PDR\_ON pins.
- V<sub>DD</sub> = 1.8 to 3.6 V: external power supply for I/Os and the internal regulator (when enabled), provided externally through V<sub>DD</sub> pins.
- V<sub>SSA</sub>, V<sub>DDA</sub> = 1.7 to 3.6 V: external analog power supplies for ADC, Reset blocks, RCs and PLL. V<sub>DDA</sub> and V<sub>SSA</sub> must be connected to V<sub>DD</sub> and V<sub>SS</sub>, respectively, with decoupling technique.
- V<sub>BAT</sub> = 1.65 to 3.6 V: power supply for RTC, external clock 32 kHz oscillator and backup registers (through power switch) when V<sub>DD</sub> is not present.

Refer to Figure 18: Power supply scheme for more details.





Figure 8. Startup in regulator OFF: slow V<sub>DD</sub> slope - power-down reset risen after V<sub>CAP 1</sub>/V<sub>CAP 2</sub> stabilization

1. This figure is valid whatever the internal reset mode (ON or OFF).



# Figure 9. Startup in regulator OFF mode: fast V<sub>DD</sub> slope - power-down reset risen before V<sub>CAP\_1</sub>/V<sub>CAP\_2</sub> stabilization

1. This figure is valid whatever the internal reset mode (ON or OFF).



The RTC and backup registers are supplied through a switch that is powered either from the  $V_{DD}$  supply when present or from the  $V_{BAT}$  pin.

# 3.17 Low-power modes

The devices support three low-power modes to achieve the best compromise between low power consumption, short startup time and available wakeup sources:

#### Sleep mode

In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs.

#### • Stop mode

The Stop mode achieves the lowest power consumption while retaining the contents of SRAM and registers. All clocks in the 1.2 V domain are stopped, the PLL, the HSI RC and the HSE crystal oscillators are disabled. The voltage regulator can also be put either in normal or in low-power mode.

The devices can be woken up from the Stop mode by any of the EXTI line (the EXTI line source can be one of the 16 external lines, the PVD output, the RTC alarm/ wakeup/ tamper/ time stamp events).

#### Standby mode

The Standby mode is used to achieve the lowest power consumption. The internal voltage regulator is switched off so that the entire 1.2 V domain is powered off. The PLL, the HSI RC and the HSE crystal oscillators are also switched off. After entering Standby mode, the SRAM and register contents are lost except for registers in the backup domain when selected.

The devices exit the Standby mode when an external reset (NRST pin), an IWDG reset, a rising edge on the WKUP pin, or an RTC alarm/ wakeup/ tamper/time stamp event occurs.

Standby mode is not supported when the embedded voltage regulator is bypassed and the 1.2 V domain is controlled by an external power.

# 3.18 V<sub>BAT</sub> operation

The VBAT pin allows to power the device  $V_{BAT}$  domain from an external battery, an external super-capacitor, or from  $V_{DD}$  when no external battery and an external super-capacitor are present.

 $V_{BAT}$  operation is activated when  $V_{DD}$  is not present.

The VBAT pin supplies the RTC and the backup registers.

Note: When the microcontroller is supplied from VBAT, external interrupts and RTC alarm/events do not exit it from  $V_{BAT}$  operation. When PDR\_ON pin is not connected to  $V_{DD}$  (internal Reset OFF), the  $V_{BAT}$  functionality is no more available and VBAT pin should be connected to  $V_{DD}$ .



| USART<br>name | Standard<br>features | Modem<br>(RTS/CTS) | LIN | SPI<br>master | irDA | Smartcard<br>(ISO 7816) | Max. baud<br>rate in Mbit/s<br>(oversampling<br>by 16) | Max. baud<br>rate in Mbit/s<br>(oversampling<br>by 8) | APB<br>mapping           |
|---------------|----------------------|--------------------|-----|---------------|------|-------------------------|--------------------------------------------------------|-------------------------------------------------------|--------------------------|
| USART1        | х                    | х                  | х   | х             | х    | х                       | 5.25                                                   | 10.5                                                  | APB2<br>(max.<br>84 MHz) |
| USART2        | х                    | х                  | х   | х             | х    | х                       | 2.62                                                   | 5.25                                                  | APB1<br>(max.<br>42 MHz) |
| USART6        | х                    | N.A                | х   | х             | х    | х                       | 5.25                                                   | 10.5                                                  | APB2<br>(max.<br>84 MHz) |

 Table 6. USART feature comparison

# 3.22 Serial peripheral interface (SPI)

The devices feature up to four SPIs in slave and master modes in full-duplex and simplex communication modes. SPI1 and SPI4 can communicate at up to 42 Mbit/s, SPI2 and SPI3 can communicate at up to 21 Mbit/s. The 3-bit prescaler gives 8 master mode frequencies and the frame is configurable to 8 bits or 16 bits. The hardware CRC generation/verification supports basic SD Card/MMC modes. All SPIs can be served by the DMA controller.

The SPI interface can be configured to operate in TI mode for communications in master mode and slave mode.

# 3.23 Inter-integrated sound (I<sup>2</sup>S)

Two standard  $I^2S$  interfaces (multiplexed with SPI2 and SPI3) are available. They can be operated in master or slave mode, in full duplex and simplex communication modes and can be configured to operate with a 16-/32-bit resolution as an input or output channel. Audio sampling frequencies from 8 kHz up to 192 kHz are supported. When either or both of the  $I^2S$  interfaces is/are configured in master mode, the master clock can be output to the external DAC/CODEC at 256 times the sampling frequency.

All  $I^2Sx$  can be served by the DMA controller.

# 3.24 Audio PLL (PLLI2S)

The devices feature an additional dedicated PLL for audio I<sup>2</sup>S application. It allows to achieve error-free I<sup>2</sup>S sampling clock accuracy without compromising on the CPU performance.

The PLLI2S configuration can be modified to manage an I<sup>2</sup>S sample rate change without disabling the main PLL (PLL) used for the CPU.

The audio PLL can be programmed with very low error to obtain sampling rates ranging from 8 kHz to 192 kHz.

In addition to the audio PLL, a master clock input pin can be used to synchronize the I2S flow with an external PLL (or Codec output).



46/135

|     | Dent | AF00   | AF01      | AF02                | AF03                     | AF04               | AF05                                  | AF06                     | AF07                            | AF08          | AF09          | AF10    | AF11 | AF12        | AF13 | AF14 | AF15         |
|-----|------|--------|-----------|---------------------|--------------------------|--------------------|---------------------------------------|--------------------------|---------------------------------|---------------|---------------|---------|------|-------------|------|------|--------------|
|     | Port | SYS_AF | TIM1/TIM2 | TIM3/<br>TIM4/ TIM5 | TIM9/<br>TIM10/<br>TIM11 | I2C1/I2C2/<br>I2C3 | SPI1/SPI2/<br>I2S2/SPI3/<br>I2S3/SPI4 | SPI2/I2S2/<br>SPI3/ I2S3 | SPI3/I2S3/<br>USART1/<br>USART2 | USART6        | 12C2/<br>12C3 | OTG1_FS |      | SDIO        |      |      |              |
|     | PC0  | -      | -         | -                   | -                        | -                  | -                                     | -                        | -                               | -             | -             | -       | -    | -           | -    | -    | EVENT<br>OUT |
|     | PC1  | -      | -         | -                   | -                        | -                  | -                                     | -                        | -                               | -             | -             | -       | -    | -           | -    | -    | EVENT<br>OUT |
|     | PC2  | -      | -         | -                   | -                        | -                  | SPI2_<br>MISO                         | I2S2ext_SD               | -                               | -             | -             | -       | -    | -           | -    | -    | EVENT<br>OUT |
|     | PC3  | -      | -         | -                   | -                        | -                  | SPI2_MOSI<br>/I2S2_SD                 | -                        | -                               | -             | -             | -       | -    | -           | -    | -    | EVENT<br>OUT |
|     | PC4  | -      | -         | -                   | -                        | -                  | -                                     | -                        | -                               | -             | -             | -       | -    | -           | -    | -    | EVENT<br>OUT |
|     | PC5  | -      | -         | -                   | -                        | -                  | -                                     | -                        | -                               | -             | -             | -       | -    | -           | -    | -    | EVENT<br>OUT |
|     | PC6  | -      |           | TIM3_CH1            | -                        | -                  | I2S2_MCK                              | -                        | -                               | USART6_<br>TX | -             | -       | -    | SDIO_<br>D6 | -    | -    | EVENT<br>OUT |
| tc  | PC7  | -      |           | TIM3_CH2            | -                        | -                  | -                                     | I2S3_MCK                 | -                               | USART6_<br>RX | -             | -       | -    | SDIO_<br>D7 | -    | -    | EVENT<br>OUT |
| Por | PC8  | -      | -         | TIM3_CH3            | -                        | -                  | -                                     | -                        | -                               | USART6_<br>CK | -             | -       | -    | SDIO_<br>D0 | -    | -    | EVENT<br>OUT |
|     | PC9  | MCO_2  | -         | TIM3_CH4            | -                        | I2C3_SDA           | I2S_CKIN                              | -                        | -                               | -             | -             | -       | -    | SDIO_<br>D1 | -    | -    | EVENT<br>OUT |
|     | PC10 | -      | -         | -                   | -                        | -                  | -                                     | SPI3_SCK/<br>I2S3_CK     | -                               | -             | -             | -       | -    | SDIO_<br>D2 | -    | -    | EVENT<br>OUT |
|     | PC11 | -      | -         | -                   | -                        | -                  | I2S3ext_<br>SD                        | SPI3_MISO                | -                               | -             | -             | -       | -    | SDIO_<br>D3 | -    | -    | EVENT<br>OUT |
|     | PC12 | -      | -         | -                   | -                        | -                  | -                                     | SPI3_MOSI/<br>I2S3_SD    | -                               | -             | -             | -       | -    | SDIO_<br>CK | -    | -    | EVENT<br>OUT |
|     | PC13 | -      | -         | -                   | -                        | -                  | -                                     | -                        | -                               | -             | -             | -       | -    | -           | -    | -    | EVENT<br>OUT |
|     | PC14 | -      | -         | -                   | -                        | -                  | -                                     | -                        | -                               | -             | -             | -       | -    | -           | -    | -    | EVENT<br>OUT |
|     | PC15 | -      | -         | -                   | -                        | -                  | -                                     | -                        | -                               | -             | -             | -       | -    | -           | -    | -    | EVENT<br>OUT |

 Table 9. Alternate function mapping (continued)

Pinouts and pin description

# STM32F401xB STM32F401xC

| Bus                     | Boundary address          | Peripheral                     |
|-------------------------|---------------------------|--------------------------------|
|                         | 0xE010 0000 - 0xFFFF FFFF | Reserved                       |
| Cortex <sup>®</sup> -M4 | 0xE000 0000 - 0xE00F FFFF | Cortex-M4 internal peripherals |
|                         | 0x5004 0000 - 0xDFFF FFFF | Reserved                       |
| AHB2                    | 0x5000 0000 - 0x5003 FFFF | USB OTG FS                     |
|                         | 0x4002 6800 - 0x4FFF FFFF | Reserved                       |
|                         | 0x4002 6400 - 0x4002 67FF | DMA2                           |
|                         | 0x4002 6000 - 0x4002 63FF | DMA1                           |
|                         | 0x4002 5000 - 0x4002 4FFF | Reserved                       |
|                         | 0x4002 3C00 - 0x4002 3FFF | Flash interface register       |
|                         | 0x4002 3800 - 0x4002 3BFF | RCC                            |
|                         | 0x4002 3400 - 0x4002 37FF | Reserved                       |
|                         | 0x4002 3000 - 0x4002 33FF | CRC                            |
| AIDT                    | 0x4002 2000 - 0x4002 2FFF | Reserved                       |
|                         | 0x4002 1C00 - 0x4002 1FFF | GPIOH                          |
|                         | 0x4002 1400 - 0x4002 1BFF | Reserved                       |
|                         | 0x4002 1000 - 0x4002 13FF | GPIOE                          |
|                         | 0x4002 0C00 - 0x4002 0FFF | GPIOD                          |
|                         | 0x4002 0800 - 0x4002 0BFF | GPIOC                          |
|                         | 0x4002 0400 - 0x4002 07FF | GPIOB                          |
|                         | 0x4002 0000 - 0x4002 03FF | GPIOA                          |

# Table 10. STM32F401xB/STM32F401xC register boundary addresses



| Symbol                               | Parameter                     | Conditions                               | Min          | Тур | Max          | Unit |
|--------------------------------------|-------------------------------|------------------------------------------|--------------|-----|--------------|------|
| I <sub>DD(PLL)</sub> <sup>(4)</sup>  | PLL power consumption on VDD  | VCO freq = 192 MHz<br>VCO freq = 432 MHz | 0.15<br>0.45 | -   | 0.40<br>0.75 | m۸   |
| I <sub>DDA(PLL)</sub> <sup>(4)</sup> | PLL power consumption on VDDA | VCO freq = 192 MHz<br>VCO freq = 432 MHz | 0.30<br>0.55 | -   | 0.40<br>0.85 |      |

#### Table 41. Main PLL characteristics (continued)

1. Take care of using the appropriate division factor M to obtain the specified PLL input clock values. The M factor is shared between PLL and PLLI2S.

2. Guaranteed by design.

3. The use of 2 PLLs in parallel could degraded the Jitter up to +30%.

4. Guaranteed by characterization.

| Symbol                                  | Parameter                             | Conditions                                                             |                    | Min                 | Тур  | Max          | Unit |
|-----------------------------------------|---------------------------------------|------------------------------------------------------------------------|--------------------|---------------------|------|--------------|------|
| f <sub>PLLI2S_IN</sub>                  | PLLI2S input clock <sup>(1)</sup>     |                                                                        |                    | 0.95 <sup>(2)</sup> | 1    | 2.10         |      |
| f <sub>PLLI2S_OUT</sub>                 | PLLI2S multiplier output clock        |                                                                        |                    | -                   | -    | 216          | MHz  |
| f <sub>VCO_OUT</sub>                    | PLLI2S VCO output                     |                                                                        |                    | 192                 | -    | 432          |      |
| t                                       | PLL12S lock time                      | VCO freq = 192 MHz                                                     | 2                  | 75                  | -    | 200          | 116  |
| LOCK                                    |                                       | VCO freq = 432 MHz                                                     | 2                  | 100                 | -    | 300          | μο   |
|                                         |                                       | Cycle to cycle at                                                      | RMS                | -                   | 90   | -            |      |
|                                         | Master I2S clock jitter               | 12.288 MHz on<br>48 KHz period,<br>N=432, R=5                          | peak<br>to<br>peak | -                   | ±280 | -            |      |
| Jitter <sup>(3)</sup>                   |                                       | Average frequency o<br>12.288 MHz<br>N = 432, R = 5<br>on 1000 samples | f                  | -                   | 90   | -            | ps   |
|                                         | WS I2S clock jitter                   | Cycle to cycle at 48 KHz on 1000 samples                               |                    | -                   | 400  | -            |      |
| I <sub>DD(PLLI2S)</sub> <sup>(4)</sup>  | PLLI2S power consumption on $V_{DD}$  | VCO freq = 192 MHz<br>VCO freq = 432 MHz                               | <u>.</u>           | 0.15<br>0.45        | -    | 0.40<br>0.75 | m۸   |
| I <sub>DDA(PLLI2S)</sub> <sup>(4)</sup> | PLLI2S power consumption on $V_{DDA}$ | VCO freq = 192 MHz<br>VCO freq = 432 MHz                               | 2                  | 0.30<br>0.55        | -    | 0.40<br>0.85 | IIIA |

#### Table 42. PLLI2S (audio PLL) characteristics

1. Take care of using the appropriate division factor M to have the specified PLL input clock values.

2. Guaranteed by design.

3. Value given with main PLL running.

4. Guaranteed by characterization.



#### 6.3.11 PLL spread spectrum clock generation (SSCG) characteristics

The spread spectrum clock generation (SSCG) feature allows to reduce electromagnetic interferences (see *Table 49: EMI characteristics for WLCSP49*). It is available only on the main PLL.

| Symbol            | Parameter             | Min  | Тур | Max <sup>(1)</sup> | Unit |
|-------------------|-----------------------|------|-----|--------------------|------|
| f <sub>Mod</sub>  | Modulation frequency  | -    | -   | 10                 | KHz  |
| md                | Peak modulation depth | 0.25 | -   | 2                  | %    |
| MODEPER * INCSTEP |                       | -    | -   | 2 <sup>15</sup> -1 | -    |

| Table 43. | SSCG | parameters | constraint |
|-----------|------|------------|------------|
|           | 0000 | parameters | Constraint |

1. Guaranteed by design.

#### Equation 1

The frequency modulation period (MODEPER) is given by the equation below:

 $MODEPER = round[f_{PLL IN} / (4 \times f_{Mod})]$ 

f<sub>PLL IN</sub> and f<sub>Mod</sub> must be expressed in Hz.

As an example:

If  $f_{PLL_IN} = 1$  MHz, and  $f_{MOD} = 1$  kHz, the modulation depth (MODEPER) is given by equation 1:

MODEPER = round  $[10^{6}/(4 \times 10^{3})] = 250$ 

#### Equation 2

Equation 2 allows to calculate the increment step (INCSTEP):

INCSTEP = round[(
$$(2^{15} - 1) \times md \times PLLN$$
)/ (100 × 5 × MODEPER)]

f<sub>VCO OUT</sub> must be expressed in MHz.

With a modulation depth (md) =  $\pm 2$  % (4 % peak to peak), and PLLN = 240 (in MHz):

INCSTEP = round[ $((2^{15}-1) \times 2 \times 240)/(100 \times 5 \times 250)$ ] = 126md(quantitazed)%

An amplitude quantization error may be generated because the linear modulation profile is obtained by taking the quantized values (rounded to the nearest integer) of MODPER and INCSTEP. As a result, the achieved modulation depth is quantized. The percentage quantized modulation depth is given by the following formula:

$$md_{quantized}$$
% = (MODEPER×INCSTEP×100×5)/ ((2<sup>15</sup>-1)×PLLN)

As a result:

$$md_{muntized}$$
% =  $(250 \times 126 \times 100 \times 5)/((2^{15} - 1) \times 240) = 2.002\%$ (peak)



*Figure 28* and *Figure 29* show the main PLL output clock waveforms in center spread and down spread modes, where:

F0 is f<sub>PLL\_OUT</sub> nominal.

T<sub>mode</sub> is the modulation period.

md is the modulation depth.









#### 6.3.12 Memory characteristics

#### **Flash memory**

The characteristics are given at  $T_{\text{A}}$  = –40 to 105  $^{\circ}\text{C}$  unless otherwise specified.

The devices are shipped to customers with the Flash memory erased.

|  | Table 44. | Flash | memory | characteristics |
|--|-----------|-------|--------|-----------------|
|--|-----------|-------|--------|-----------------|

| Symbol          | Parameter      | Conditions                                         | Min | Тур | Мах | Unit |
|-----------------|----------------|----------------------------------------------------|-----|-----|-----|------|
|                 |                | Write / Erase 8-bit mode, $V_{DD}$ = 1.7 V         | -   | 5   | -   |      |
| I <sub>DD</sub> | Supply current | Write / Erase 16-bit mode, $V_{DD}$ = 2.1 V        | -   | 8   | -   | mA   |
|                 |                | Write / Erase 32-bit mode, V <sub>DD</sub> = 3.3 V | -   | 12  | -   |      |



| Symbol            | Parameter                                                                                                                         | Conditions                                                                                                               | Level/<br>Class |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----------------|
| V <sub>FESD</sub> | Voltage limits to be applied on any I/O pin to induce a functional disturbance                                                    | $V_{DD}$ = 3.3 V, LQFP100, WLCSP49,<br>T <sub>A</sub> = +25 °C, f <sub>HCLK</sub> = 84 MHz,<br>conforms to IEC 61000-4-2 | 2B              |
| V <sub>EFTB</sub> | Fast transient voltage burst limits to be applied through 100 pF on $V_{DD}$ and $V_{SS}$ pins to induce a functional disturbance | $V_{DD}$ = 3.3 V, LQFP100, WLCSP49,<br>T <sub>A</sub> = +25 °C, f <sub>HCLK</sub> = 84 MHz,<br>conforms to IEC 61000-4-4 | 4A              |

Table 48. EMS characteristics for LQFP100 package

When the application is exposed to a noisy environment, it is recommended to avoid pin exposition to disturbances. The pins showing a middle range robustness are: PA0, PA1, PA2, on LQFP100 packages and PDR ON on WLCSP49.

As a consequence, it is recommended to add a serial resistor (1 k $\Omega$  maximum) located as close as possible to the MCU to the pins exposed to noise (connected to tracks longer than 50 mm on PCB).

#### Designing hardened software to avoid noise problems

EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular.

Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application.

#### Software recommendations

The software flowchart must include the management of runaway conditions such as:

- Corrupted program counter
- Unexpected reset
- Critical Data corruption (control registers...)

#### Prequalification trials

Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the Oscillator pins for 1 second.

To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015).



#### **Electromagnetic Interference (EMI)**

The electromagnetic field emitted by the device are monitored while a simple application, executing EEMBC code, is running. This emission test is compliant with SAE IEC61967-2 standard which specifies the test board and the pin loading.

| Symbol           | Parameter  | Conditions                                     | Monitored<br>frequency band | Max vs.<br>[f <sub>HSE</sub> /f <sub>CPU</sub> ] | Unit |
|------------------|------------|------------------------------------------------|-----------------------------|--------------------------------------------------|------|
|                  |            |                                                |                             | 25/84 MHz                                        |      |
| S <sub>EMI</sub> |            |                                                | 0.1 to 30 MHz               | -6                                               |      |
|                  | Poak loval | $V_{DD}$ = 3.3 V, $T_A$ = 25 °C, conforming to | 30 to 130 MHz               | -6                                               | dBµV |
|                  | Feak level | IEC61967-2                                     | 130 MHz to 1 GHz            | -10                                              |      |
|                  |            |                                                | SAE EMI Level               | 1.5                                              | -    |

#### Table 49. EMI characteristics for WLCSP49

#### Table 50. EMI characteristics for LQFP100

| Symbol           | ol Parameter Conditions Monit |                                                | Monitored<br>frequency band | Max vs.<br>[f <sub>HSE</sub> /f <sub>CPU</sub> ] | Unit |
|------------------|-------------------------------|------------------------------------------------|-----------------------------|--------------------------------------------------|------|
|                  |                               |                                                |                             | 25/84 MHz                                        |      |
| S <sub>EMI</sub> |                               |                                                | 0.1 to 30 MHz               | 18                                               | dBµV |
|                  | Doak lovel                    | $V_{DD}$ = 3.3 V, $T_A$ = 25 °C, conforming to | 30 to 130 MHz               | 23                                               | dBµV |
|                  |                               | IEC61967-2                                     | 130 MHz to 1 GHz            | 12                                               |      |
|                  |                               |                                                | SAE EMI Level               | 3.5                                              | -    |

### 6.3.14 Absolute maximum ratings (electrical sensitivity)

Based on three different tests (ESD, LU) using specific measurement methods, the device is stressed in order to determine its performance in terms of electrical sensitivity.

#### Electrostatic discharge (ESD)

Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts  $\times$  (n+1) supply pins). This test conforms to the JESD22-A114/C101 standard.



|                  |                                                                                                                                                                       | Functional susceptibility |                    |      |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--------------------|------|
| Symbol           | Description                                                                                                                                                           | Negative injection        | Positive injection | Unit |
|                  | Injected current on BOOT0 pin                                                                                                                                         | -0                        | NA                 |      |
| I <sub>INJ</sub> | Injected current on NRST pin                                                                                                                                          | -0                        | NA                 |      |
|                  | Injected current on PB3, PB4, PB5, PB6,<br>PB7, PB8, PB9, PC13, PC14, PC15, PH1,<br>PDR_ON, PC0, PC1,PC2, PC3, PD1,<br>PD5, PD6, PD7, PE0, PE2, PE3, PE4,<br>PE5, PE6 | -0                        | NA                 | mA   |
|                  | Injected current on any other FT pin                                                                                                                                  | -5                        | NA                 |      |
|                  | Injected current on any other pins                                                                                                                                    | -5                        | +5                 |      |

| Table 53 | . I/O cur | rent injec | tion susc | eptibility <sup>(1)</sup> |
|----------|-----------|------------|-----------|---------------------------|
|----------|-----------|------------|-----------|---------------------------|

1. NA = not applicable.

*Note:* It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative currents.

#### 6.3.16 I/O port characteristics

#### General input/output characteristics

Unless otherwise specified, the parameters given in *Table 54* are derived from tests performed under the conditions summarized in *Table 14*. All I/Os are CMOS and TTL compliant.

| Symbol          | Parameter                                               | Conditions                                                           | Min                               | Тур              | Мах                     | Unit |
|-----------------|---------------------------------------------------------|----------------------------------------------------------------------|-----------------------------------|------------------|-------------------------|------|
| V <sub>IL</sub> | FT, and NRST I/O input low level voltage                | 1.7 V≤V <sub>DD</sub> ≤3.6 V                                         | -                                 | $0.35V_{DD}-0.0$ |                         |      |
|                 | BOOT0 I/O input low level                               | 1.75 V≤V <sub>DD</sub> ≤3.6 V,<br>-40 °C≤T <sub>A</sub> ≤105 °C      | -                                 | -                | 0.1V <sub>DD</sub> +0.1 | V    |
|                 | voltage                                                 | 1.7 V≤V <sub>DD</sub> <i>≤</i> 3.6 V,<br>0 °C≤T <sub>A</sub> ≤105 °C | -                                 | -                |                         |      |
| V <sub>IH</sub> | FT and NRST I/O input high level voltage <sup>(5)</sup> | 1.7 V≤V <sub>DD</sub> ≤3.6 V                                         | 0.7V <sub>DD</sub> <sup>(1)</sup> | -                | -                       |      |
|                 | BOOT0 I/O input high level                              | 1.75 V≤V <sub>DD</sub> ≤3.6 V,<br>-40 °C≤T <sub>A</sub> ≤105 °C      | $0.17 V_{pp} + 0.7^{(2)}$         | _                |                         | V    |
|                 | voltage                                                 | 1.7 V≤V <sub>DD</sub> ≤3.6 V,<br>0 °C≤T <sub>A</sub> ≤105 °C         | 0.17 0010.7                       | -                |                         |      |

#### Table 54. I/O static characteristics







#### 6.3.17 NRST pin characteristics

The NRST pin input driver uses CMOS technology. It is connected to a permanent pull-up resistor,  $R_{PU}$  (see *Table 54*).

Unless otherwise specified, the parameters given in *Table 57* are derived from tests performed under the ambient temperature and V<sub>DD</sub> supply voltage conditions summarized in *Table 14*. Refer to *Table 54: I/O static characteristics* for the values of VIH and VIL for NRST pin.

| Symbol                               | Parameter                                       | Conditions               | Min | Тур | Мах | Unit |
|--------------------------------------|-------------------------------------------------|--------------------------|-----|-----|-----|------|
| R <sub>PU</sub>                      | Weak pull-up equivalent resistor <sup>(1)</sup> | $V_{IN} = V_{SS}$        | 30  | 40  | 50  | kΩ   |
| V <sub>F(NRST)</sub> <sup>(2)</sup>  | NRST Input filtered pulse                       |                          | -   | -   | 100 | ns   |
| V <sub>NF(NRST)</sub> <sup>(2)</sup> | NRST Input not filtered pulse                   | V <sub>DD</sub> > 2.7 V  | 300 | -   | -   | ns   |
| T <sub>NRST_OUT</sub>                | Generated reset pulse duration                  | Internal Reset<br>source | 20  | -   | -   | μs   |

Table 57. NRST pin characteristics

1. The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance must be minimum (~10% order).

2. Guaranteed by design.



# 7 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK<sup>®</sup> is an ST trademark.

# 7.1 WLCSP49 2.965x2.965 mm package information



Figure 46. WLCSP49 - 0.4 mm pitch wafer level chip scale package outline

1. Drawing is not to scale.



|                | 5 ( 1 /                                       |
|----------------|-----------------------------------------------|
| Dimension      | Recommended values                            |
| Pitch          | 0.4 mm                                        |
| Dpad           | 260 μm max. (circular)<br>220 μm recommended  |
| Dsm            | 300 μm min. (for 260 μm diameter pad)         |
| PCB pad design | Non-solder mask defined via underbump allowed |

 Table 80. WLCSP49 recommended PCB design rules (0.4 mm pitch)

#### WLCSP49 device marking

The following figure gives an example of topside marking orientation versus ball A1 identifier location.

Other optional marking or inset/upset marks, which depend on supply chain operations, are not indicated below.



Figure 48. WLCSP49 marking example (package top view)

 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity.



# 8 Part numbering

#### Table 87. Ordering information scheme

| Example:                                        | STM32 | F | 401 | С | С | Т | 6 | xxx |
|-------------------------------------------------|-------|---|-----|---|---|---|---|-----|
| Device family                                   |       |   |     |   |   |   |   |     |
| STM32 = ARM-based 32-bit microcontroller        |       |   |     |   |   |   |   |     |
| Product type                                    |       |   |     |   |   |   |   |     |
| F = General-purpose                             |       |   |     |   |   |   |   |     |
| Device subfamily                                |       |   |     |   |   |   |   |     |
| 401: 401 family                                 |       |   |     |   |   |   |   |     |
| Pin count                                       |       |   |     |   |   |   |   |     |
| C = 48/49 pins                                  |       |   |     |   |   |   |   |     |
| R = 64 pins                                     |       |   |     |   |   |   |   |     |
| V = 100 pins                                    |       |   |     |   |   |   |   |     |
| Flash memory size                               |       |   |     |   |   |   |   |     |
| B = 128 Kbytes of Flash memory                  |       |   |     |   |   |   |   |     |
| C = 256 Kbytes of Flash memory                  |       |   |     |   |   |   |   |     |
| Package                                         |       |   |     |   |   |   |   |     |
| H = UFBGA                                       |       |   |     |   | - |   |   |     |
| T = LQFP                                        |       |   |     |   |   |   |   |     |
| U = UFQFPN                                      |       |   |     |   |   |   |   |     |
| Y = WLCSP                                       |       |   |     |   |   |   |   |     |
| Temperature range                               |       |   |     |   |   |   |   |     |
| 6 = Industrial temperature range, -40 to 85 °C  |       |   |     |   |   |   |   |     |
| 7 = Industrial temperature range, -40 to 105 °C |       |   |     |   |   |   |   |     |
| Packing                                         |       |   |     |   |   |   |   |     |

TR = tape and reel

TT = tape and reel for WLCSP as per PCN9547<sup>(1)</sup>

No character = tray or tube

1. To get this document, please contact your nearest ST Sales Office.



| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             |          | <i>Features</i> : added dynamic efficiency, OTP memory and ECOPACK <sup>®</sup> 2<br>compliance, updated clock/reset and supply management features.<br>Updated signal corresponding to pin 21 in <i>Figure 13:</i><br><i>STM32F401xB/STM32F401xC LQFP100 pinout</i> .<br>Updated PB11 alternate functions in <i>Table 8:</i><br><i>STM32F401xB/STM32F401xC pin definitions</i> and <i>Table 9: Alternate</i><br><i>function mapping</i> . |
|             |          | Added reference to V <sub>REF-</sub> for  V <sub>SSX</sub> -V <sub>SS</sub>   in <i>Table 11: Voltage characteristics</i> .                                                                                                                                                                                                                                                                                                                |
|             |          | Updated Figure 26: ACC <sub>HSI</sub> versus temperature.                                                                                                                                                                                                                                                                                                                                                                                  |
|             |          | Updated V <sub>IL</sub> minimum value and note related to V <sub>IH</sub> minimum value in <i>Table 54: I/O static characteristics</i> .                                                                                                                                                                                                                                                                                                   |
| 07-Sep-2016 | 6        | Added note related to external capacitor below <i>Figure 32: Recommended NRST pin protection</i> .                                                                                                                                                                                                                                                                                                                                         |
|             |          | Updated $t_{h(NSS)}$ in Figure 34: SPI timing diagram - slave mode and CPHA = 0 and Figure 35: SPI timing diagram - slave mode and CPHA = $1^{(1)}$ .                                                                                                                                                                                                                                                                                      |
|             |          | Added V <sub>REF-</sub> in Table 66: ADC characteristics.                                                                                                                                                                                                                                                                                                                                                                                  |
|             |          | Section 7: Package information:                                                                                                                                                                                                                                                                                                                                                                                                            |
|             |          | <ul> <li>added note related to optional marking and inset/upset marks in all<br/>package marking sections.</li> </ul>                                                                                                                                                                                                                                                                                                                      |
|             |          | <ul> <li>updated b dimension in <i>Table 84: UFBGA100 - 100-ball, 7 x 7 mm,</i><br/>0.50 mm pitch, ultra fine pitch ball grid array package mechanical<br/>data.</li> </ul>                                                                                                                                                                                                                                                                |
|             |          | Added new TT packing in Section 8: Part numbering.                                                                                                                                                                                                                                                                                                                                                                                         |

| Table 88. | Document revisior | history | (continued) |
|-----------|-------------------|---------|-------------|
| 10010 001 | Boodinion         |         | (continuou) |

