Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|----------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 32MHz | | Connectivity | I <sup>2</sup> C, LINbus, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, LCD, POR, PWM, WDT | | Number of I/O | 25 | | Program Memory Size | 7KB (4K x 14) | | Program Memory Type | FLASH | | EEPROM Size | 256 x 8 | | RAM Size | 256 x 8 | | Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V | | Data Converters | A/D 11x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 28-SSOP (0.209", 5.30mm Width) | | Supplier Device Package | 28-SSOP | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf1933-e-ss | TABLE 1-2: PIC16(L)F1933 PINOUT DESCRIPTION | Name | Function | Input<br>Type | Output<br>Type | Description | |--------------------------------------------------------------------|----------|---------------|----------------|-----------------------------------------------------------| | RA0/AN0/C12IN0-/C2OUT <sup>(1)</sup> / | RA0 | TTL | CMOS | General purpose I/O. | | SRNQ <sup>(1)</sup> /SS <sup>(1)</sup> /VCAP <sup>(2)</sup> /SEG12 | AN0 | AN | _ | A/D Channel input. | | | C12IN0- | AN | _ | Comparator negative input. | | | C2OUT | _ | CMOS | Comparator output. | | | SRNQ | _ | CMOS | SR latch inverting output. | | | SS | ST | _ | Slave Select input. | | | VCAP | Power | Power | Filter capacitor for Voltage Regulator (PIC16F1933 only). | | | SEG12 | _ | AN | LCD Analog output. | | RA1/AN1/C12IN1-/SEG7 | RA1 | TTL | CMOS | General purpose I/O. | | | AN1 | AN | _ | A/D Channel input. | | | C12IN1- | AN | _ | Comparator negative input. | | | SEG7 | _ | AN | LCD Analog output. | | RA2/AN2/C2IN+/VREF-/ | RA2 | TTL | CMOS | General purpose I/O. | | DACOUT/COM2 | AN2 | AN | _ | A/D Channel input. | | | C2IN+ | AN | _ | Comparator positive input. | | | VREF- | AN | _ | A/D Negative Voltage Reference input. | | | DACOUT | _ | AN | Voltage Reference output. | | | COM2 | _ | AN | LCD Analog output. | | RA3/AN3/C1IN+/VREF+/ | RA3 | TTL | CMOS | General purpose I/O. | | COM3/SEG15 | AN3 | AN | _ | A/D Channel input. | | | C1IN+ | AN | _ | Comparator positive input. | | | VREF+ | AN | _ | A/D Voltage Reference input. | | | COM3 | _ | AN | LCD Analog output. | | | SEG15 | _ | AN | LCD Analog output. | | RA4/C1OUT/CPS6/T0CKI/SRQ/ | RA4 | TTL | CMOS | General purpose I/O. | | CCP5/SEG4 | C10UT | _ | CMOS | Comparator output. | | | CPS6 | AN | _ | Capacitive sensing input. | | | T0CKI | ST | _ | Timer0 clock input. | | | SRQ | _ | CMOS | SR latch non-inverting output. | | | CCP5 | ST | CMOS | Capture/Compare/PWM. | | | SEG4 | _ | AN | LCD Analog output. | | RA5/AN4/C2OUT <sup>(1)</sup> /CPS7/ | RA5 | TTL | CMOS | General purpose I/O. | | SRNQ <sup>(1)</sup> /SS <sup>(1)</sup> /VCAP <sup>(2)</sup> /SEG5 | AN4 | AN | _ | A/D Channel input. | | | C2OUT | | CMOS | Comparator output. | | | CPS7 | AN | _ | Capacitive sensing input. | | | SRNQ | _ | CMOS | SR latch inverting output. | | | SS | ST | | Slave Select input. | | | VCAP | Power | Power | Filter capacitor for Voltage Regulator (PIC16F1933 only). | | | SEG5 | | AN | LCD Analog output. | **Legend:** AN = Analog input or output CMOS = CMOS compatible input or output OD = Open Drain TTL = TTL compatible input ST = Schmitt Trigger input with CMOS levels $I^2C^{TM}$ = Schmitt Trigger input with $I^2C$ HV = High Voltage XTAL = Crystal levels Note 1: Pin function is selectable via the APFCON register. 2: PIC16F1933 devices only. #### 3.6.1 TRADITIONAL DATA MEMORY The traditional data memory is a region from FSR address 0x000 to FSR address 0xFFF. The addresses correspond to the absolute addresses of all SFR, GPR and common registers. FIGURE 3-9: TRADITIONAL DATA MEMORY MAP #### REGISTER 11-6: EECON2: EEPROM CONTROL 2 REGISTER | W-0/0 |-------|-------|-------|------------|------------------|-------|-------|-------| | | | | EEPROM Cor | ntrol Register 2 | | | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' S = Bit can only be set x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets '1' = Bit is set '0' = Bit is cleared #### bit 7-0 Data EEPROM Unlock Pattern bits To unlock writes, a 55h must be written first, followed by an AAh, before setting the WR bit of the EECON1 register. The value written to this register is used to unlock the writes. There are specific timing requirements on these writes. Refer to **Section 11.2.2 "Writing to the Data EEPROM Memory"** for more information. TABLE 11-3: SUMMARY OF REGISTERS ASSOCIATED WITH DATA EEPROM | Name | Bit 7 | Bit 6 | Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 | | | | | | | |--------|--------------------------------------------------------|-------|-------------------------------------|------|-------|--------|------|--------|-----| | EECON1 | EEPGD | CFGS | LWLO | FREE | WRERR | WREN | WR | RD | 111 | | EECON2 | N2 EEPROM Control Register 2 (not a physical register) | | | | | | | | 99* | | EEADRL | EEADRL<7:0> | | | | | | | 110 | | | EEADRH | (1) | | EEADRH<6:0 | | | | | | 110 | | EEDATL | EEDATL<7:0> | | | | | | | 110 | | | EEDATH | _ | _ | — EEDATH<5:0> | | | | | | 110 | | INTCON | GIE | PEIE | TMR0IE | INTE | IOCIE | TMR0IF | INTF | IOCIF | 82 | | PIE2 | OSFIE | C2IE | C1IE | EEIE | BCLIE | LCDIE | _ | CCP2IE | 84 | | PIR2 | OSFIF | C2IF | C1IF | EEIF | BCLIF | LCDIF | _ | CCP2IF | 87 | **Legend:** — = unimplemented location, read as '0'. Shaded cells are not used by Data EEPROM module. Note 1: Unimplemented, read as '1'. Page provides register information. #### 13.6 Register Definitions: Interrupt-on-Change Control #### REGISTER 13-1: IOCBP: INTERRUPT-ON-CHANGE POSITIVE EDGE REGISTER | R/W-0/0 |---------|---------|---------|---------|---------|---------|---------|---------| | IOCBP7 | IOCBP6 | IOCBP5 | IOCBP4 | IOCBP3 | IOCBP2 | IOCBP1 | IOCBP0 | | bit 7 | | | | | | | bit 0 | #### Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets '1' = Bit is set '0' = Bit is cleared bit 7-0 **IOCBP<7:0>:** Interrupt-on-Change Positive Edge Enable bits - 1 = Interrupt-on-Change enabled on the pin for a positive going edge. IOCBFx bit and IOCIF flag will be set upon detecting an edge. - 0 = Interrupt-on-Change disabled for the associated pin. #### REGISTER 13-2: IOCBN: INTERRUPT-ON-CHANGE NEGATIVE EDGE REGISTER | R/W-0/0 |---------|---------|---------|---------|---------|---------|---------|---------| | IOCBN7 | IOCBN6 | IOCBN5 | IOCBN4 | IOCBN3 | IOCBN2 | IOCBN1 | IOCBN0 | | bit 7 | | | | | | | bit 0 | #### Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets '1' = Bit is set '0' = Bit is cleared bit 7-0 **IOCBN<7:0>:** Interrupt-on-Change Negative Edge Enable bits - 1 = Interrupt-on-Change enabled on the pin for a negative going edge. IOCBFx bit and IOCIF flag will be set upon detecting an edge. - 0 = Interrupt-on-Change disabled for the associated pin. #### REGISTER 13-3: IOCBF: INTERRUPT-ON-CHANGE FLAG REGISTER | R/W/HS-0/0 |------------|------------|------------|------------|------------|------------|------------|------------| | IOCBF7 | IOCBF6 | IOCBF5 | IOCBF4 | IOCBF3 | IOCBF2 | IOCBF1 | IOCBF0 | | bit 7 | | | | | | | bit 0 | #### Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets '1' = Bit is set '0' = Bit is cleared HS - Bit is set in hardware #### bit 7-0 **IOCBF<7:0>:** Interrupt-on-Change Flag bits - 1 = An enabled change was detected on the associated pin. Set when IOCBPx = 1 and a rising edge was detected on RBx, or when IOCBNx = 1 and a falling edge was detected on RBx. - 0 = No change was detected, or the user cleared the detected change. #### 23.4.6 PWM STEERING MODE In Single Output mode, PWM steering allows any of the PWM pins to be the modulated signal. Additionally, the same PWM signal can be simultaneously available on multiple pins. Once the Single Output mode is selected (CCPxM<3:2> = 11 and PxM<1:0> = 00 of the CCPxCON register), the user firmware can bring out the same PWM signal to one, two, three or four output pins by setting the appropriate STRx<D:A> bits of the PSTRxCON register, as shown in Table 23-9. **Note:** The associated TRIS bits must be set to output ('0') to enable the pin output driver in order to see the PWM signal on the pin. While the PWM Steering mode is active, CCPxM<1:0> bits of the CCPxCON register select the PWM output polarity for the Px<D:A> pins. The PWM auto-shutdown operation also applies to PWM Steering mode as described in **Section 23.4.3** "Enhanced PWM Auto-Shutdown mode". An auto-shutdown event will only affect pins that have PWM outputs enabled. FIGURE 23-18: SIMPLIFIED STEERING BLOCK DIAGRAM Note 1: Port outputs are configured as shown when the CCPxCON register bits PxM<1:0> = 00 and CCPxM<3:2> = 11. 2: Single PWM output requires setting at least one of the STRx bits. FIGURE 24-12: I<sup>2</sup>C START AND STOP CONDITIONS FIGURE 24-13: I<sup>2</sup>C RESTART CONDITION ## 24.6.13.2 Bus Collision During a Repeated Start Condition During a Repeated Start condition, a bus collision occurs if: - A low level is sampled on SDA when SCL goes from a low level to a high level. - SCL goes low before SDA is asserted low, indicating that another master is attempting to transmit a data '1'. When the user releases SDA and the pin is allowed to float high, the BRG is loaded with SSPADD and counts down to zero. The SCL pin is then deasserted and when sampled high, the SDA pin is sampled. If SDA is low, a bus collision has occurred (i.e., another master is attempting to transmit a data '0', Figure 24-36). If SDA is sampled high, the BRG is reloaded and begins counting. If SDA goes from high-to-low before the BRG times out, no bus collision occurs because no two masters can assert SDA at exactly the same time. If SCL goes from high-to-low before the BRG times out and SDA has not already been asserted, a bus collision occurs. In this case, another master is attempting to transmit a data '1' during the Repeated Start condition, see Figure 24-37. If, at the end of the BRG time-out, both SCL and SDA are still high, the SDA pin is driven low and the BRG is reloaded and begins counting. At the end of the count, regardless of the status of the SCL pin, the SCL pin is driven low and the Repeated Start condition is complete. FIGURE 24-36: BUS COLLISION DURING A REPEATED START CONDITION (CASE 1) | PIC16 | (L) | )F1 | 93 | 3 | |-------|-----|-----|----|---| |-------|-----|-----|----|---| | NOTEC | | | | | | |-------|---|----|-----|------------|--| | | N | ^: | _ | <u>٠</u> . | | | | v | | . – | | | ### **CAPACITIVE SENSING (CPS) MODULE** The Capacitive Sensing (CPS) module allows for an interaction with an end user without a mechanical interface. In a typical application, the CPS module is attached to a pad on a Printed Circuit Board (PCB), which is electrically isolated from the end user. When the end user places their finger over the PCB pad, a capacitive load is added, causing a frequency shift in the CPS module. The CPS module requires software and at least one timer resource to determine the change in frequency. Key features of this module include: - · Analog MUX for monitoring multiple inputs - · Capacitive sensing oscillator - · Multiple current ranges - · Multiple voltage reference modes - · Multiple timer resources - · Software control - · Operation during Sleep **FIGURE 26-1:** CAPACITIVE SENSING BLOCK DIAGRAM #### 26.4 Current Ranges The capacitive sensing oscillator can operate within different current ranges, depending on the voltage reference mode and current range selections. Within each of the two voltage reference modes, there are four current ranges. Selection between the voltage reference modes is controlled by the CPSRM bit of the CPSCON0 register. Clearing this bit selects the fixed voltage references provided by the capacitive sensing oscillator module. Setting this bit selects the variable voltage references supplied by the Fixed Voltage Reference (FVR) module and the Digital-to-Analog Converter (DAC) module. See Section Section 26.3 "Voltage Reference Modes" for more information on configuring the voltage references. Selecting the current range within the voltage reference mode is controlled by configuring the CPSRNG<1:0> bits in the CPSCON0 register. See Table 26-1 for proper current mode selection. The Noise Detection mode is unique in that it disables the constant current source associated with the selected input pin, but leaves the rest of the oscillator circuitry and pin structure active. This eliminates the oscillation frequency on the analog pin and greatly reduces the current consumed by the oscillator module. When noise is introduced onto the pin, the oscillator is driven at the frequency determined by the noise. This produces a detectable signal at the comparator stage, indicating the presence of activity on the pin. Figure 26-2 shows a more detailed drawing of the constant current sources and comparators associated with the oscillator and input pin. TABLE 26-1: CURRENT RANGE MODE SELECTION | CPSRM | Voltage Reference Mode | CPSRNG<1:0> | Current Range <sup>(1)</sup> | |-------|------------------------|-------------|------------------------------| | | | 00 | Noise Detection | | 0 | Variable | 01 | Low | | | variable | 10 | Medium | | | | 11 | High | | | | 00 | Off | | | Fixed | 01 | Low | | | | 10 | Medium | | | | 11 | High | Note 1: See Power-Down Currents (IPD) in Section 30.0 "Electrical Specifications" for more information. # 27.0 LIQUID CRYSTAL DISPLAY (LCD) DRIVER MODULE The Liquid Crystal Display (LCD) driver module generates the timing control to drive a static or multiplexed LCD panel. In the PIC16(L)F1933 device, the module drives the panels of up to four commons and up to 24 segments. The LCD module also provides control of the LCD pixel data. The LCD driver module supports: - · Direct driving of LCD panel - · Three LCD clock sources with selectable prescaler - Up to four common pins: - Static (1 common) - 1/2 multiplex (2 commons) - 1/3 multiplex (3 commons) - 1/4 multiplex (4 commons) - · Segment pins up to: - 16 (PIC16(L)F1933) - · Static, 1/2 or 1/3 LCD Bias **Note:** COM3 and SEG15 share the same physical pin on the PIC16(L)F1933, therefore SEG15 is not available when using 1/4 multiplex displays. #### FIGURE 27-1: LCD DRIVER MODULE BLOCK DIAGRAM - Note 1: These are not directly connected to the I/O pads, but may be tri-stated, depending on the configuration of the LCD module. - 2: COM3 and SEG15 share the same physical pin on the PIC16(L)F1933, therefore SEG15 is not available when using 1/4 multiplex displays. #### REGISTER 27-7: LCDRL: LCD REFERENCE LADDER CONTROL REGISTERS | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | U-0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | |---------|---------|---------|---------|-----|---------|------------|---------| | LRLAF | P<1:0> | LRLBF | P<1:0> | _ | | LRLAT<2:0> | | | bit 7 | | | | | | | bit 0 | Legend:R = Readable bitW = Writable bitU = Unimplemented bit, read as '0'u = Bit is unchangedx = Bit is unknown-n/n = Value at POR and BOR/Value at all other Resets'1' = Bit is set'0' = Bit is cleared bit 7-6 LRLAP<1:0>: LCD Reference Ladder A Time Power Control bits During Time interval A (Refer to Figure 27-4): 00 = Internal LCD Reference Ladder is powered down and unconnected 01 = Internal LCD Reference Ladder is powered in Low-Power mode 10 = Internal LCD Reference Ladder is powered in Medium-Power mode 11 = Internal LCD Reference Ladder is powered in High-Power mode bit 5-4 LRLBP<1:0>: LCD Reference Ladder B Time Power Control bits During Time interval B (Refer to Figure 27-4): 00 = Internal LCD Reference Ladder is powered down and unconnected 01 = Internal LCD Reference Ladder is powered in Low-Power mode 10 = Internal LCD Reference Ladder is powered in Medium-Power mode 11 = Internal LCD Reference Ladder is powered in High-Power mode bit 3 **Unimplemented:** Read as '0' bit 2-0 LRLAT<2:0>: LCD Reference Ladder A Time Interval Control bits Sets the number of 32 kHz clocks that the A Time Interval power mode is active For type A waveforms (WFT = 0): 000 = Internal LCD Reference Ladder is always in 'B' Power mode 001 = Internal LCD Reference Ladder is in 'A' power mode for 1 clock and 'B' power mode for 15 clocks 010 = Internal LCD Reference Ladder is in 'A' power mode for 2 clocks and 'B' power mode for 14 clocks 011 = Internal LCD Reference Ladder is in 'A' power mode for 3 clocks and 'B' power mode for 13 clocks 100 = Internal LCD Reference Ladder is in 'A' power mode for 4 clocks and 'B' power mode for 12 clocks 101 = Internal LCD Reference Ladder is in 'A' power mode for 5 clocks and 'B' power mode for 11 clocks 110 = Internal LCD Reference Ladder is in 'A' power mode for 6 clocks and 'B' power mode for 10 clocks 111 = Internal LCD Reference Ladder is in 'A' power mode for 7 clocks and 'B' power mode for 9 clocks For type B waveforms (WFT = 1): 000 = Internal LCD Reference Ladder is always in 'B' power mode. 001 = Internal LCD Reference Ladder is in 'A' power mode for 1 clock and 'B' power mode for 31 clocks 010 = Internal LCD Reference Ladder is in 'A' power mode for 2 clocks and 'B' power mode for 30 clocks 011 = Internal LCD Reference Ladder is in 'A' power mode for 3 clocks and 'B' power mode for 29 clocks 100 = Internal LCD Reference Ladder is in 'A' power mode for 4 clocks and 'B' power mode for 28 clocks 101 = Internal LCD Reference Ladder is in 'A' power mode for 5 clocks and 'B' power mode for 27 clocks 110 = Internal LCD Reference Ladder is in 'A' power mode for 6 clocks and 'B' power mode for 26 clocks 111 = Internal LCD Reference Ladder is in 'A' power mode for 7 clocks and 'B' power mode for 25 clocks ### 30.1 DC Characteristics: Supply Voltage | PIC16LF | PIC16LF1933 | | | | Standard Operating Conditions (unless otherwise stated)<br>Operating temperature $-40^{\circ}\text{C} \le \text{Ta} \le +85^{\circ}\text{C}$ for industrial $-40^{\circ}\text{C} \le \text{Ta} \le +125^{\circ}\text{C}$ for extended | | | | | | |---------------|-------------|-----------------------------------------------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------------------------------------------------------------------------------------|--|--|--| | PIC16F1933 | | | | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{Ta} \le +85^{\circ}\text{C}$ for industrial $-40^{\circ}\text{C} \le \text{Ta} \le +125^{\circ}\text{C}$ for extended | | | | | | | | Param.<br>No. | Sym. | Characteristic | Min. | Тур† | Max. | Units | Conditions | | | | | D001 | VDD | Supply Voltage (VDDMIN, VDDMAX) | | | | | | | | | | | | PIC16LF1933 | 1.8<br>2.5 | _ | 3.6<br>3.6 | V<br>V | Fosc ≤ 16 MHz:<br>Fosc ≤ 32 MHz ( <b>Note 2</b> ) | | | | | D001 | | PIC16F1933 | 1.8<br>2.5 | _ | 5.5<br>5.5 | V<br>V | Fosc ≤ 16 MHz:<br>Fosc ≤ 32 MHz ( <b>Note 2</b> ) | | | | | D002* | VDR | RAM Data Retention Voltage <sup>(1)</sup> | | • | | | | | | | | | | PIC16LF1933 | 1.5 | _ | _ | V | Device in Sleep mode | | | | | D002* | | PIC16F1933 | 1.7 | _ | | V | Device in Sleep mode | | | | | D002A* | VPOR* | Power-on Reset Release Voltage | I | 1.6 | | ٧ | | | | | | D002B* | VPORR* | Power-on Reset Rearm Voltage | | | | | | | | | | | | PIC16LF1933 | - | 0.8 | _ | V | | | | | | D002B* | | PIC16F1933 | I | 1.42 | _ | V | | | | | | D003 | VADFVR | Fixed Voltage Reference Voltage for ADC | -8 | _ | 6 | % | $1.024V$ , VDD $\geq 2.5V$<br>$2.048V$ , VDD $\geq 2.5V$<br>$4.096V$ , VDD $\geq 4.75V$ | | | | | D003A | VCDAFVR | Fixed Voltage Reference Voltage for Comparator and DAC | -11 | _ | 7 | % | 1.024V, VDD $\geq$ 2.5V<br>2.048V, VDD $\geq$ 2.5V<br>4.096V, VDD $\geq$ 4.75V | | | | | D003B | VLCDFVR | Fixed Voltage Reference Voltage for LCD Bias | -11 | _ | 10 | % | $3.072V$ , VDD $\geq 3.6V$ | | | | | D004* | SVDD | VDD Rise Rate to ensure internal<br>Power-on Reset signal | 0.05 | _ | _ | V/ms | See Section 6.1 "Power-On Reset (POR)" for details. | | | | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 3.3V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. Note 1: This is the limit to which VDD can be lowered in Sleep mode without losing RAM data. <sup>2:</sup> PLL required for 32 MHz operation. TABLE 30-16: I<sup>2</sup>C™ BUS DATA REQUIREMENTS | Param.<br>No. | Symbol | Characte | eristic | Min. | Max. | Units | Conditions | |---------------|---------|-------------------------|--------------|------------|------|-------|---------------------------------------------| | SP100* | THIGH | Clock high time | 100 kHz mode | 4.0 | | μS | Device must operate at a minimum of 1.5 MHz | | | | | 400 kHz mode | 0.6 | _ | μS | Device must operate at a minimum of 10 MHz | | | | | SSP module | 1.5TcY | _ | | | | SP101* | TLOW | Clock low time | 100 kHz mode | 4.7 | _ | μS | Device must operate at a minimum of 1.5 MHz | | | | | 400 kHz mode | 1.3 | _ | μS | Device must operate at a minimum of 10 MHz | | | | | SSP module | 1.5TcY | _ | | | | SP102* | TR | SDA and SCL rise time | 100 kHz mode | _ | 1000 | ns | | | | | | 400 kHz mode | 20 + 0.1CB | 300 | ns | CB is specified to be from 10-400 pF | | SP103* | TF | SDA and SCL fall time | 100 kHz mode | _ | 250 | ns | | | | | | 400 kHz mode | 20 + 0.1CB | 250 | ns | CB is specified to be from 10-400 pF | | SP106* | THD:DAT | Data input hold time | 100 kHz mode | 0 | _ | ns | | | | | | 400 kHz mode | 0 | 0.9 | μS | | | SP107* | TSU:DAT | Data input setup time | 100 kHz mode | 250 | _ | ns | (Note 2) | | | | | 400 kHz mode | 100 | _ | ns | | | SP109* | ТАА | Output valid from clock | 100 kHz mode | _ | 3500 | ns | (Note 1) | | | | | 400 kHz mode | _ | _ | ns | | | SP110* | TBUF | Bus free time | 100 kHz mode | 4.7 | | μS | Time the bus must be free | | | | | 400 kHz mode | 1.3 | | μS | before a new transmission can start | | SP111 | Св | Bus capacitive loading | | _ | 400 | pF | | <sup>\*</sup> These parameters are characterized but not tested. - **Note 1:** As a transmitter, the device must provide this internal minimum delay time to bridge the undefined region (min. 300 ns) of the falling edge of SCL to avoid unintended generation of Start or Stop conditions. - 2: A Fast mode (400 kHz) I<sup>2</sup>C™ bus device can be used in a Standard mode (100 kHz) I<sup>2</sup>C bus system, but the requirement Tsu:DAT ≥ 250 ns must then be met. This will automatically be the case if the device does not stretch the low period of the SCL signal. If such a device does stretch the low period of the SCL signal, it must output the next data bit to the SDA line TR max. + Tsu:DAT = 1000 + 250 = 1250 ns (according to the Standard mode I<sup>2</sup>C bus specification), before the SCL line is released. | High Baud Rate Select (BRGH Bit) | 288 | LSRF | 359 | |--------------------------------------------------------|------------|------------------------------------------|----------| | Synchronous Master Mode297 | | MOVF | 359 | | Associated Registers | | MOVIW | 360 | | Receive | 301 | MOVLB | 360 | | Transmit | 299 | MOVWI | 361 | | Reception | 300 | OPTION | 361 | | Transmission | 297 | RESET | 361 | | Synchronous Slave Mode | | SUBWFB | 363 | | Associated Registers | | TRIS | 364 | | Receive | 303 | BCF | 356 | | Transmit | 302 | BSF | 356 | | Reception | 303 | BTFSC | 356 | | Transmission | 302 | BTFSS | 356 | | Extended Instruction Set | | CALL | 357 | | ADDFSR | 355 | CLRF | 357 | | F | | CLRW | 357 | | | | CLRWDT | 357 | | Fail-Safe Clock Monitor | 64 | COMF | 357 | | Fail-Safe Condition Clearing | 64 | DECF | 357 | | Fail-Safe Detection | 64 | DECFSZ | 358 | | Fail-Safe Operation | 64 | GOTO | 358 | | Reset or Wake-up from Sleep | 64 | INCF | 358 | | Firmware Instructions | 351 | INCFSZ | 358 | | Fixed Voltage Reference (FVR) | | IORLW | 358 | | Associated Registers | 135 | IORWF | 358 | | Flash Program Memory | 99 | MOVLW | 360 | | Erasing | 104 | MOVWF | 360 | | Modifying | 108 | NOP | 361 | | Writing | 104 | RETFIE | 362 | | FSR Register25, 26, 27, 28, 29, 30, 31, 32, 33, 34, 3 | 35, 36, 37 | RETLW | 362 | | FVRCON (Fixed Voltage Reference Control) Registe | er 135 | RETURN | 362 | | 1 | | RLF | 362 | | I . | | RRF | 363 | | I <sup>2</sup> C Mode (MSSP) | | SLEEP | 363 | | Acknowledge Sequence Timing | 258 | SUBLW | 363 | | Bus Collision | | SUBWF | 363 | | During a Repeated Start Condition | | SWAPF | 364 | | During a Stop Condition | | XORLW | 364 | | Effects of a Reset | | XORWF | 364 | | I <sup>2</sup> C Clock Rate w/BRG | 267 | INTCON Register | 82 | | Master Mode | | Internal Oscillator Block | | | Operation | | INTOSC | | | Reception | | Specifications | 381 | | Start Condition Timing | | Internal Sampling Switch (Rss) Impedance | 147 | | Transmission | | Internet Address | 459 | | Multi-Master Communication, Bus Collision and | d | Interrupt-On-Change | 129 | | Arbitration | 259 | Associated Registers | 132 | | Multi-Master Mode | | Interrupts | 77 | | Read/Write Bit Information (R/W Bit) | 235 | ADC | 142 | | Slave Mode | | Associated registers w/ Interrupts | 89 | | Transmission | 240 | Configuration Word w/ Clock Sources | 68 | | Sleep Operation | 259 | Configuration Word w/ LDO | | | Stop Condition Timing | | TMR1 | | | INDF Register25, 26, 27, 28, 29, 30, 31, 32, 33, 34, 3 | 35, 36, 37 | INTOSC Specifications | 381 | | Indirect Addressing | 41 | IOCBF Register | 131 | | Instruction Format | 352 | IOCBN Register | 131 | | Instruction Set | 351 | IOCBP Register | 131 | | ADDLW | 355 | - | | | ADDWF | | L | | | ADDWFC | 355 | LATA Register | 116, 125 | | ANDLW | 355 | LATB Register | 121 | | ANDWF | 355 | LCD | | | BRA | 356 | Associated Registers | 346 | | CALL | 357 | Bias Voltage Generation | | | CALLW | | Clock Source Selection | 320 | | LSLF | 359 | Configuring the Module | 345 | | SRCON1 Register | 169 | Baud Rate Generator with Clock Arbitration | 251 | |-----------------------------------------|---------|--------------------------------------------------|-------| | SSPADD Register | | BRG Reset Due to SDA Arbitration During Start | | | SSPBUF Register | | Condition | 262 | | SSPCON Register | | Brown-out Reset (BOR) | 383 | | SSPCON1 Register | 269 | Brown-out Reset Situations | | | SSPCON2 Register | 271 | Bus Collision During a Repeated Start Condition | | | SSPCON3 Register | | (Case 1) | 263 | | SSPMSK Register | 273 | Bus Collision During a Repeated Start Condition | | | SSPOV | 256 | (Case 2) | 264 | | SSPOV Status Flag | | Bus Collision During a Start Condition (SCL = 0) | | | SSPSTAT Register | 29, 268 | Bus Collision During a Stop Condition (Case 1) | | | R/W Bit | | Bus Collision During a Stop Condition (Case 2) | | | Stack | | Bus Collision During Start Condition (SDA only) | | | Accessing | | Bus Collision for Transmit and Acknowledge | | | Reset | | CLKOUT and I/O | | | Stack Overflow/Underflow | | Clock Synchronization | | | STATUS Register | | Clock Timing | | | SUBWFB | | Comparator Output | | | | | Enhanced Capture/Compare/PWM (ECCP) | | | T | | Fail-Safe Clock Monitor (FSCM) | | | T1CON Register | 25 183 | First Start Bit Timing | | | T1GCON Register | | Full-Bridge PWM Output | | | T2CON Register | | Half-Bridge PWM Output | | | Temperature Indicator | 20, 00 | I <sup>2</sup> C Bus Data | | | Associated Registers | 152 | I <sup>2</sup> C Bus Start/Stop Bits | | | Temperature Indicator Module | | | | | Thermal Considerations (PIC16F/LF1933) | | I <sup>2</sup> C Master Mode (7-Bit Reception) | | | Timer0 | | INT Pin Interrupt | | | Associated Registers | | Internal Oscillator Switch Timing | | | Operation | | ŭ | | | Specifications | | LCD Interrupt Timing in Quarter-Duty Cycle Drive | | | Timer1 | | LCD Sleep Entry/Exit when SLPEN = 1 or CS = 00 | | | Associated registers | | PWM Auto-shutdown | | | <u> </u> | | Firmware Restart | | | Asynchronous Counter Mode | | PWM Direction Change | | | Reading and Writing | | PWM Direction Change at Near 100% Duty Cycle | | | Clock Source Selection | | PWM Output (Active-High) | | | Interrupt | | PWM Output (Active-Low) | | | Operation | | Repeat Start Condition | | | Operation During Sleep | | Reset Start-up Sequence | | | Oscillator | | Reset, WDT, OST and Power-up Timer | | | Prescaler | | Send Break Character Sequence | | | Specifications | 385 | SPI Master Mode (CKE = 1, SMP = 1) | | | Timer1 Gate | 477 | SPI Mode (Master Mode) | | | Selecting Source | | SPI Slave Mode (CKE = 0) | | | TMR1H Register | | SPI Slave Mode (CKE = 1) | | | TMR1L Register | 175 | Synchronous Reception (Master Mode, SREN) | | | Timer2 | 400 | Synchronous Transmission | | | Associated registers | | Synchronous Transmission (Through TXEN) | | | Timer2/4/6 | | Timer0 and Timer1 External Clock | | | Associated registers | 190 | Timer1 Incrementing Edge | | | Timers | | Two Speed Start-up | | | Timer1 | | Type-A in 1/2 MUX, 1/2 Bias Drive | | | T1CON | | Type-A in 1/2 MUX, 1/3 Bias Drive | 333 | | T1GCON | 184 | Type-A in 1/3 MUX, 1/2 Bias Drive | . 335 | | Timer2/4/6 | | Type-A in 1/3 MUX, 1/3 Bias Drive | | | TXCON | 189 | Type-A in 1/4 MUX, 1/3 Bias Drive | 339 | | Timing Diagrams | | Type-A/Type-B in Static Drive | 330 | | A/D Conversion | | Type-B in 1/2 MUX, 1/2 Bias Drive | | | A/D Conversion (Sleep Mode) | 387 | Type-B in 1/2 MUX, 1/3 Bias Drive | | | Acknowledge Sequence | 258 | Type-B in 1/3 MUX, 1/2 Bias Drive | | | Asynchronous Reception | 282 | Type-B in 1/3 MUX, 1/3 Bias Drive | 338 | | Asynchronous Transmission | 278 | Type-B in 1/4 MUX, 1/3 Bias Drive | 340 | | Asynchronous Transmission (Back to Back | ()279 | USART Synchronous Receive (Master/Slave) | | | Auto Wake-up Bit (WUE) During Normal O | | USART Synchronous Transmission (Master/Slave) | | | Auto Wake-up Bit (WUE) During Sleep | 295 | Wake-up from Interrupt | | | Automatic Baud Rate Calibration | 293 | • | | ## Worldwide Sales and Service #### **AMERICAS** Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support Web Address: www.microchip.com Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455 **Boston** Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088 Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075 Cleveland Independence, OH Tel: 216-447-0464 Fax: 216-447-0643 **Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924 Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260 Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445 Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509 #### ASIA/PACIFIC **Asia Pacific Office** Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755 China - Beijing Tel: 86-10-8569-7000 Fax: 86-10-8528-2104 China - Chengdu Tel: 86-28-8665-5511 Fax: 86-28-8665-7889 China - Chongqing Tel: 86-23-8980-9588 Fax: 86-23-8980-9500 China - Hangzhou Tel: 86-571-2819-3187 Fax: 86-571-2819-3189 China - Hong Kong SAR Tel: 852-2401-1200 Fax: 852-2401-3431 China - Nanjing Tel: 86-25-8473-2460 Fax: 86-25-8473-2470 China - Qingdao Tel: 86-532-8502-7355 Fax: 86-532-8502-7205 China - Shanghai Tel: 86-21-5407-5533 Fax: 86-21-5407-5066 China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393 China - Shenzhen Tel: 86-755-8203-2660 Fax: 86-755-8203-1760 China - Wuhan Tel: 86-27-5980-5300 Fax: 86-27-5980-5118 China - Xian Tel: 86-29-8833-7252 Fax: 86-29-8833-7256 China - Xiamen Tel: 86-592-2388138 Fax: 86-592-2388130 China - Zhuhai Tel: 86-756-3210040 Fax: 86-756-3210049 #### ASIA/PACIFIC India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123 India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632 India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513 Japan - Osaka Tel: 81-66-152-7160 Fax: 81-66-152-9310 Japan - Yokohama Tel: 81-45-471- 6166 Fax: 81-45-471-6122 Korea - Daegu Tel: 82-53-744-4301 Fax: 82-53-744-4302 Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934 Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859 Malaysia - Penang Tel: 60-4-227-8870 Fax: 60-4-227-4068 Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069 Singapore Tel: 65-6334-8870 Fax: 65-6334-8850 Taiwan - Hsin Chu Tel: 886-3-5778-366 Fax: 886-3-5770-955 Taiwan - Kaohsiung Tel: 886-7-536-4818 Fax: 886-7-330-9305 Taiwan - Taipei Tel: 886-2-2500-6610 Fax: 886-2-2508-0102 Thailand - Bangkok Tel: 66-2-694-1351 Fax: 66-2-694-1350 #### **EUROPE** Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829 France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 Germany - Munich Tel: 49-89-627-144-0 Fax: 49-89-627-144-44 Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781 Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340 Spain - Madrid Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 **UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820 11/29/11