

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 40MHz                                                                     |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                         |
| Peripherals                | Brown-out Detect/Reset, LVD, Power Control PWM, QEI, POR, PWM, WDT        |
| Number of I/O              | 36                                                                        |
| Program Memory Size        | 8KB (4K x 16)                                                             |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | 256 x 8                                                                   |
| RAM Size                   | 768 × 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 4.2V ~ 5.5V                                                               |
| Data Converters            | A/D 9x10b                                                                 |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 44-TQFP                                                                   |
| Supplier Device Package    | 44-TQFP (10x10)                                                           |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic18f4331-e-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### 3.7.2 OSCILLATOR TRANSITIONS

The PIC18F2331/2431/4331/4431 devices contain circuitry to prevent clocking "glitches" when switching between clock sources. A short pause in the system clock occurs during the clock switch. The length of this pause is between 8 and 9 clock periods of the new clock source. This ensures that the new clock source is stable and that its pulse width will not be less than the shortest pulse width of the two clock sources.

Clock transitions are discussed in greater detail in **Section 4.1.2 "Entering Power-Managed Modes"**.

#### 3.8 Effects of Power-Managed Modes on the Various Clock Sources

When PRI\_IDLE mode is selected, the designated primary oscillator continues to run without interruption. For all other power-managed modes, the oscillator using the OSC1 pin is disabled. The OSC1 pin (and OSC2 pin, if used by the oscillator) will stop oscillating.

When the device executes a SLEEP instruction, the system is switched to one of the power-managed modes, depending on the state of the IDLEN and SCS<1:0> bits of the OSCCON register. See Section 4.0 "Power-Managed Modes" for details.

In secondary clock modes (SEC\_RUN and SEC\_IDLE), the Timer1 oscillator is operating and providing the system clock. The Timer1 oscillator may also run in all power-managed modes if required to clock Timer1.

In internal oscillator modes (RC\_RUN and RC\_IDLE), the internal oscillator block provides the system clock source. The INTRC output can be used directly to provide the system clock and may be enabled to support various special features, regardless of the power-managed mode (see Section 23.2 "Watchdog Timer (WDT)" through Section 23.4 "Fail-Safe Clock Monitor"). The INTOSC output at 8 MHz may be used directly to clock the system, or may be divided down first. The INTOSC output is disabled if the system clock is provided directly from the INTRC output.

If the Sleep mode is selected, all clock sources are stopped. Since all the transistor switching currents have been stopped, Sleep mode achieves the lowest current consumption of the device (only leakage currents).

Enabling any on-chip feature that will operate during Sleep will increase the current consumed during Sleep. The INTRC is required to support WDT operation. The Timer1 oscillator may be operating to support a Real-Time Clock. Other features may be operating that do not require a system clock source (i.e., SSP slave, INTx pins, A/D conversions and others).

#### 3.9 Power-up Delays

Power-up delays are controlled by two timers, so that no external Reset circuitry is required for most applications. The delays ensure that the device is kept in Reset until the device power supply is stable under normal circumstances, and the primary clock is operating and stable. For additional information on power-up delays, see Section 5.3 "Power-on Reset (POR)" through Section 5.4 "Brown-out Reset (BOR)".

The first timer is the Power-up Timer (PWRT), which provides a fixed delay on power-up (parameter 33, Table 26-8), if enabled, in Configuration Register 2L. The second timer is the Oscillator Start-up Timer (OST), intended to keep the chip in Reset until the crystal oscillator is stable (LP, XT and HS modes). The OST does this by counting 1024 oscillator cycles before allowing the oscillator to clock the device.

When the HSPLL Oscillator mode is selected, the device is kept in Reset for an additional 2 ms, following the HS mode OST delay, so the PLL can lock to the incoming clock frequency.

| OSC Mode      | OSC1 Pin                                                 | OSC2 Pin                                                 |
|---------------|----------------------------------------------------------|----------------------------------------------------------|
| RC, INTIO1    | Floating, external resistor should pull high             | At logic low (clock/4 output)                            |
| RCIO, INTIO2  | Floating, external resistor should pull high             | Configured as PORTA, bit 6                               |
| ECIO          | Floating, pulled by external clock                       | Configured as PORTA, bit 6                               |
| EC            | Floating, pulled by external clock                       | At logic low (clock/4 output)                            |
| LP, XT and HS | Feedback inverter disabled at<br>quiescent voltage level | Feedback inverter disabled at<br>quiescent voltage level |

**Note:** See Table 5-1 in **Section 5.0 "Reset"** for time-outs due to Sleep and MCLR Reset.



### TABLE 5-2:STATUS BITS, THEIR SIGNIFICANCE AND THE INITIALIZATION CONDITION FOR<br/>RCON REGISTER

| Condition                                                    | Program<br>Counter    | RCON<br>Register | RI | то | PD | POR | BOR | STKFUL | STKUNF |
|--------------------------------------------------------------|-----------------------|------------------|----|----|----|-----|-----|--------|--------|
| Power-on Reset                                               | 0000h                 | 01 1100          | 1  | 1  | 1  | 0   | 0   | 0      | 0      |
| RESET Instruction                                            | 0000h                 | 00 uuuu          | 0  | u  | u  | u   | u   | u      | u      |
| Brown-out                                                    | 0000h                 | 01 11u-          | 1  | 1  | 1  | u   | 0   | u      | u      |
| MCLR Reset during power-managed Run modes                    | 0000h                 | 0u luuu          | u  | 1  | u  | u   | u   | u      | u      |
| MCLR Reset during power-managed Idle and Sleep modes         | 0000h                 | 0u 10uu          | u  | 1  | 0  | u   | u   | u      | u      |
| WDT Time-out during full power or<br>power-managed Run modes | 0000h                 | 0u 0uuu          | u  | 0  | u  | u   | u   | u      | u      |
| MCLR Reset during full-power execution                       |                       |                  |    |    |    |     |     | u      | u      |
| Stack Full Reset (STVREN = 1)                                | 0000h                 | 0u uuuu          | u  | u  | u  | u   | u   | 1      | u      |
| Stack Underflow Reset (STVREN = 1)                           |                       |                  |    |    |    |     |     | u      | 1      |
| Stack Underflow Error (not an actual Reset, STVREN = 0)      | 0000h                 | uu uuuu          | u  | u  | u  | u   | u   | u      | 1      |
| WDT time-out during power-managed Idle or Sleep modes        | PC + 2                | uu 00uu          | u  | 0  | 0  | u   | u   | u      | u      |
| Interrupt exit from power-managed modes                      | PC + 2 <sup>(1)</sup> | uu u0uu          | u  | u  | 0  | u   | u   | u      | u      |

**Legend:** u = unchanged, x = unknown, - = unimplemented bit, read as '0'.

**Note 1:** When the wake-up is due to an interrupt and the GIEH or GIEL bits are set, the PC is loaded with the interrupt vector (0x000008h or 0x000018h).

#### 16.5 PWM Mode

In Pulse-Width Modulation (PWM) mode, the CCP1 pin produces up to a 10-bit resolution PWM output. Since the CCP1 pin is multiplexed with the PORTC data latch, the TRISC<2> bit must be cleared to make the CCP1 pin an output.

| Note: | Clearing the CCP1CON register will force  |
|-------|-------------------------------------------|
|       | the CCP1 PWM output latch to the default  |
|       | low level. This is not the PORTC I/O data |
|       | latch.                                    |

Figure 16-3 shows a simplified block diagram of the CCP1 module in PWM mode.

For a step-by-step procedure on how to set up the CCP1 module for PWM operation, see Section 16.5.3 "Setup for PWM Operation".

#### FIGURE 16-3: SIMPLIFIED PWM BLOCK DIAGRAM



A PWM output (Figure 16-4) has a time base (period) and a time that the output is high (duty cycle). The frequency of the PWM is the inverse of the period (1/period).





#### 16.5.1 PWM PERIOD

The PWM period is specified by writing to the PR2 register. The PWM period can be calculated using the following equation:

#### EQUATION 16-1:

 $PWM Period = [(PR2) + 1] \bullet 4 \bullet TOSC \bullet$ (TMR2 Prescale Value)

PWM frequency is defined as 1/[PWM period]. When TMR2 is equal to PR2, the following three events occur on the next increment cycle:

- · TMR2 is cleared
- The CCP1 pin is set (if PWM duty cycle = 0%, the CCP1 pin will not be set)
- The PWM duty cycle is copied from CCPR1L into CCPR1H

| Note: | The Timer2 postscaler (see Section 14.0   |
|-------|-------------------------------------------|
|       | "Timer2 Module") is not used in the       |
|       | determination of the PWM frequency. The   |
|       | postscaler could be used to have a servo  |
|       | update rate at a different frequency than |
|       | the PWM output.                           |

#### 16.5.2 PWM DUTY CYCLE

The PWM duty cycle is specified by writing to the CCPR1L register and to the CCP1CON<5:4> bits. Up to 10-bit resolution is available. The CCPR1L contains the eight MSbs and the CCP1CON<5:4> contains the two LSbs. This 10-bit value is represented by CCPR1L:CCP1CON<5:4>. The PWM duty cycle is calculated by the following equation:

#### **EQUATION 16-2:**

PWM Duty Cycle = (CCPR1L:CCP1CON<5:4>) • Tosc • (TMR2 Prescale Value)

CCPR1L and CCP1CON<5:4> can be written to at any time, but the duty cycle value is not copied into CCPR1H until a match between PR2 and TMR2 occurs (i.e., the period is complete). In PWM mode, CCPR1H is a read-only register.

#### 17.2.3.3 Reset and Update Events

The position counter will continue to increment or decrement until one of the following events takes place. The type of event and the direction of rotation when it happens determines if a register Reset or update occurs.

 An index pulse is detected on the INDX input (QEIM<2:0> = 001).

If the encoder is traveling in the **forward** direction, POSCNT is reset (00h) on the next clock edge after the index marker, INDX, has been detected. The position counter resets on the QEA or QEB edge once the INDX rising edge has been detected.

If the encoder is traveling in the **reverse** direction, the value in the MAXCNT register is loaded into POSCNT on the next quadrature pulse edge (QEA or QEB) after the falling edge on INDX has been detected.

 A POSTCNT/MAXCNT period match occurs (QEIM<2:0> = 010).

If the encoder is traveling in the **forward** direction, POSCNT is reset (00h) on the next clock edge when POSCNT = MAXCNT. An interrupt event is triggered on the next TCY after the Reset (see Figure 17-10)

If the encoder is traveling in the **reverse** direction and the value of POSCNT reaches 00h, POSCNT is loaded with the contents of the MAXCNT register on the next clock edge. An interrupt event is triggered on the next TcY after the load operation (see Figure 17-10).

The value of the position counter is not affected during QEI mode changes, nor when the QEI is disabled altogether.

#### 17.2.4 QEI INTERRUPTS

The position counter interrupt occurs and the interrupt flag (IC2QEIF) is set, based on the following events:

- A POSCNT/MAXCNT period match event (QEIM<2:0> = 010 or 110)
- A POSCNT rollover (FFFFh to 0000h) in Period mode only (QEIM<2:0> = 010 or 110)
- An index pulse detected on INDX

The interrupt timing diagrams for IC2QEIF are shown in Figure 17-10 and Figure 17-11.

When the direction has changed, the direction change interrupt flag (IC3DRIF) is set on the following TcY clock (see Figure 17-10).

If the position counter rolls over in Index mode, the QERR bit will be set.

#### 17.2.5 QEI SAMPLE TIMING

The quadrature input signals, QEA and QEB, may vary in quadrature frequency. The minimum quadrature input period, TQEI, is 16 TCY.

The position count rate, FPOS, is directly proportional to the rotor's RPM, line count D and QEI Update mode (x2 versus x4); that is,

#### **EQUATION 17-1:**

 $FPOS = \frac{4D \bullet RPM}{60}$ 

**Note:** The number of incremental lines in the position encoder is typically set at D = 1024 and the QEI Update mode = x4.

The maximum position count rate (i.e., x4 QEI Update mode, D = 1024) with  $F_{CY}$  = 10 MIPS is equal to 2.5 MHz, which corresponds to FQEI of 625 kHz.

Figure 17-9 shows QEA and QEB quadrature input timing when sampled by the noise filter.

#### 18.8.2 PWM CHANNEL OVERRIDE

PWM output may be manually overridden for each PWM channel by using the appropriate bits in the OVDCOND and OVDCONS registers. The user may select the following signal output options for each PWM output pin operating in the Independent PWM mode:

- I/O pin outputs PWM signal
- I/O pin inactive
- I/O pin active

Refer to **Section 18.10 "PWM Output Override"** for details for all the override functions.





#### 18.9 Single-Pulse PWM Operation

The single-pulse PWM operation is available only in Edge-Aligned mode. In this mode, the PWM module will produce single-pulse output. Single-pulse operation is configured when the PTMOD<1:0> bits are set to '01' in the PTCON0 register. This mode of operation is useful for driving certain types of ECMs.

In Single-Pulse mode, the PWM I/O pin(s) are driven to the active state when the PTEN bit is set. When the PWM timer match with the Duty Cycle register occurs, the PWM I/O pin is driven to the inactive state. When the PWM timer match with the PTPER register occurs, the PTMR register is cleared, all active PWM I/O pins are driven to the inactive state, the PTEN bit is cleared and an interrupt is generated if the corresponding interrupt bit is set.

| Note: | PTPER and PDCx values are held as they     |
|-------|--------------------------------------------|
|       | are after the single-pulse output. To have |
|       | another cycle of single pulse, only PTEN   |
|       | has to be enabled.                         |

#### 18.10 PWM Output Override

The PWM output override bits allow the user to manually drive the PWM I/O pins to specified logic states, independent of the duty cycle comparison units. The PWM override bits are useful when controlling various types of ECMs like a BLDC motor. OVDCOND and OVDCONS registers are used to define the PWM override options. The OVDCOND register contains eight bits, POVD<7:0>, that determine which PWM I/O pins will be overridden. The OVDCONS register contains eight bits, POUT<7:0>, that determine the state of the PWM I/O pins when a particular output is overridden via the POVD bits.

The POVD bits are active-low control bits. When the POVD bits are set, the corresponding POUT bit will have no effect on the PWM output. In other words, the pins corresponding to POVD bits that are set will have the duty PWM cycle set by the PDCx registers. When one of the POVD bits is cleared, the output on the corresponding PWM I/O pin will be determined by the state of the POUT bit. When a POUT bit is set, the PWM pin will be driven to its active state. When the POUT bit is cleared, the PWM pin will be driven to its inactive state.

#### 18.10.1 COMPLEMENTARY OUTPUT MODE

The even numbered PWM I/O pins have override restrictions when a pair of PWM I/O pins are operating in the Complementary mode (PMODx = 0). In Complementary mode, if the even numbered pin is driven active by clearing the corresponding POVD bit and by setting POUT bits in the OVDCOND and OVDCONS registers, the output signal is forced to be the complement of the odd numbered I/O pin in the pair (see Figure 18-2 for details).

#### 18.10.2 OVERRIDE SYNCHRONIZATION

If the OSYNC bit in the PWMCON1 register is set, all output overrides performed via the OVDCOND and OVDCONS registers will be synchronized to the PWM time base. Synchronous output overrides will occur on the following conditions:

- When the PWM is in Edge-Aligned mode, synchronization occurs when PTMR is zero.
- When the PWM is in Center-Aligned mode, synchronization occurs when PTMR is zero and when the value of PTMR matches PTPER.
  - Note 1: In the Complementary mode, the even channel cannot be forced active by a Fault or override event when the odd channel is active. The even channel is always the complement of the odd channel with dead time inserted, before the odd channel can be driven to its active state, as shown in Figure 18-20.
    - 2: Dead time is inserted in the PWM channels even when they are in Override mode.

### 18.12.3 PWM OUTPUTS WHILE IN FAULT CONDITION

While in the Fault state (i.e., one or both FLTA and FLTB inputs are active), the PWM output signals are driven into their inactive states. The selection of which PWM outputs are deactivated (while in the Fault state) is determined by the FLTCON bit in the FLTCONFIG register as follows:

- FLTCON = 1: When FLTA or FLTB is asserted, the PWM outputs (i.e., PWM<7:0>) are driven into their inactive state.
- FLTCON = 0: When FLTA or FLTB is asserted, only PWM<5:0> outputs are driven inactive, leaving PWM<7:6> activated.
- Note: Disabling only three PWM channels and leaving one PWM channel enabled when in the Fault state, allows the flexibility to have at least one PWM channel enabled. None of the PWM outputs can be enabled (driven with the PWM Duty Cycle registers) while FLTCON = 1 and the Fault condition is present.

#### 18.12.4 PWM OUTPUTS IN DEBUG MODE

The BRFEN bit in the FLTCONFIG register controls the simulation of a Fault condition, when a breakpoint is hit, while debugging the application using an In-Circuit Emulator (ICE) or an In-Circuit Debugger (ICD). Setting the BRFEN to high, enables the Fault condition on breakpoint, thus driving the PWM outputs to the inactive state. This is done to avoid any continuous keeping of status on the PWM pin, which may result in damage of the power devices connected to the PWM outputs.

If BRFEN = 0, the Fault condition on breakpoint is disabled.

Note: It is highly recommended to enable the Fault condition on breakpoint if a debugging tool is used while developing the firmware and high-power circuitry. When the device is ready to program after debugging the firmware, the BRFEN bit can be disabled. NOTES:

#### 19.0 SYNCHRONOUS SERIAL PORT (SSP) MODULE

#### 19.1 SSP Module Overview

The Synchronous Serial Port (SSP) module is a serial interface useful for communicating with other peripheral or microcontroller devices. These peripheral devices may be serial EEPROMs, shift registers, display drivers, A/D Converters, etc. The SSP module can operate in one of two modes:

- Serial Peripheral Interface (SPI)
- Inter-Integrated Circuit (I<sup>2</sup>C<sup>™</sup>)

An overview of I<sup>2</sup>C operations and additional information on the SSP module can be found in the *"PIC<sup>®</sup> Mid-Range MCU Family Reference Manual"* (DS33023).

Refer to application note AN578, "Use of the SSP Module in the  $I^2C^{TM}$  Multi-Master Environment" (DS00578).

#### 19.2 SPI Mode

This section contains register definitions and operational characteristics of the SPI module. Additional information on the SPI module can be found in the *"PIC<sup>®</sup> Mid-Range MCU Family Reference Manual"* (DS33023).

SPI mode allows 8 bits of data to be synchronously transmitted and received simultaneously. To accomplish communication, typically three pins are used:

- Serial Data Out (SDO)
- · Serial Data In (SDI)
- Serial Clock (SCK)

Additionally, a fourth pin may be used when in a Slave mode of operation:

• Slave Select (SS)

When initializing the SPI, several options need to be specified. This is done by programming the appropriate control bits in the SSPCON (SSPCON<5:0>) and SSPSTAT<7:6> registers. These control bits allow the following to be specified:

- Master mode (SCK is the clock output)
- Slave mode (SCK is the clock input)
- Clock polarity (Idle state of SCK)
- Clock edge (output data on rising/falling edge of SCK)
- · Clock rate (Master mode only)
- Slave Select mode (Slave mode only)

#### REGISTER 19-2: SSPCON: SYNCHRONOUS SERIAL PORT CONTROL REGISTER (CONTINUED)

- bit 3-0 SSPM<3:0>: Synchronous Serial Port Mode Select bits<sup>(3)</sup>
  - 0000 = SPI Master mode, Clock = Fosc/4
    - 0001 = SPI Master mode, Clock = Fosc/16
    - 0010 = SPI Master mode, Clock = Fosc/64
    - 0011 = SPI Master mode, Clock = TMR2 output/2
    - 0100 = SPI Slave mode, Clock = SCK pin,  $\overline{SS}$  pin control enabled
  - 0101 = SPI Slave mode, Clock = SCK pin, SS pin control disabled, SS can be used as I/O pin
  - 0110 =  $I^2C$  Slave mode, 7-bit address
  - 0111 =  $I^2C$  Slave mode, 10-bit address
  - $1011 = I^2_{C}$  Firmware Controlled Master mode (slave Idle)
  - 1110 =  $I^2C$  Slave mode, 7-bit address with Start and Stop bit interrupts enabled
  - 1111 =  $I^2C$  Slave mode, 10-bit address with Start and Stop bit interrupts enabled
- **Note 1:** In Master mode, the overflow bit is not set since each new reception (and transmission) is initiated by writing to the SSPBUF register.
  - 2: When enabled, these pins must be properly configured as inputs or outputs.
  - **3:** Bit combinations not specifically listed here are either reserved or implemented in  $I^2C^{\text{TM}}$  mode only.

#### 19.3 SSP I<sup>2</sup>C Operation

The SSP module, in I<sup>2</sup>C mode, fully implements all slave functions except general call support and provides interrupts on Start and Stop bits in hardware to facilitate firmware implementations of the master functions. The SSP module implements the standard mode specifications, as well as 7-bit and 10-bit addressing.

Two pins are used for data transfer. These are the SCK/ SCL pin, which is the clock (SCL), and the SDI/SDA pin, which is the data (SDA). The user must configure these pins as inputs or outputs through the TRISC<5:4> or TRISD<3:2> bits.

The SSP module functions are enabled by setting SSP Enable bit SSPEN (SSPCON<5>).

FIGURE 19-5: SSP BLOCK DIAGRAM (I<sup>2</sup>C™ MODE)



Note 1: When SSPMX = 1 in CONFIG3H: SCK/SCL is multiplexed to the RC5 pin, SDA/ SDI is multiplexed to the RC4 pin and SDO is multiplexed to pin, RC7.

> When SSPMX = 0 in CONFIG3H: SCK/SCL is multiplexed to the RD3 pin, SDA/ SDI is multiplexed to the RD2 pin and SDO is multiplexed to pin, RD1.

The SSP module has five registers for  $\mathsf{I}^2\mathsf{C}$  operation. These are the:

- SSP Control Register (SSPCON)
- SSP Status Register (SSPSTAT)
- Serial Receive/Transmit Buffer (SSPBUF)
- SSP Shift Register (SSPSR) Not directly accessible
- SSP Address Register (SSPADD)

The SSPCON register allows control of the  $I^2C$  operation. Four mode selection bits (SSPCON<3:0>) allow one of the following  $I^2C$  modes to be selected:

- I<sup>2</sup>C Slave mode (7-bit address)
- I<sup>2</sup>C Slave mode (10-bit address)
- I<sup>2</sup>C Slave mode (7-bit address), with Start and Stop bit interrupts enabled to support Firmware Controlled Master mode
- I<sup>2</sup>C Slave mode (10-bit address), with Start and Stop bit interrupts enabled to support Firmware Controlled Master mode
- I<sup>2</sup>C Start and Stop bit interrupts enabled to support Firmware Controlled Master mode; Slave is Idle

Selection of any I<sup>2</sup>C mode, with the SSPEN bit set, forces the SCL and SDA pins to be open-drain, provided these pins are programmed as inputs by setting the appropriate TRISC or TRISD bits. Pull-up resistors must be provided externally to the SCL and SDA pins for proper operation of the I<sup>2</sup>C module.

Additional information on SSP I<sup>2</sup>C operation can be found in the *"PIC<sup>®</sup> Mid-Range MCU Family Reference Manual"* (DS33023).

#### 19.3.1 SLAVE MODE

In Slave mode, the SCL and SDA pins must be configured as inputs (TRISC<5:4> or TRISD<3:2> set). The SSP module will override the input state with the output data when required (slave-transmitter).

When an address is matched, or the data transfer after an address match is received, the hardware automatically will generate the Acknowledge ( $\overline{ACK}$ ) pulse and then load the SSPBUF register with the received value currently in the SSPSR register.

There are certain conditions that will cause the SSP module not to give this ACK pulse. They include (either or both):

- a) The Buffer Full bit, BF (SSPSTAT<0>), was set before the transfer was received.
- b) The SSP Overflow bit, SSPOV (SSPCON<6>), was set before the transfer was received.

In this case, the SSPSR register value is not loaded into the SSPBUF, but bit, SSPIF (PIR1<3>), is set. Table 19-2 shows what happens when a data transfer byte is received, given the status of bits BF and SSPOV. The shaded cells show the condition where user software did not properly clear the overflow condition. Flag bit, BF, is cleared by reading the SSPBUF register, while bit, SSPOV, is cleared through software.

The SCL clock input must have a minimum high and low for proper operation. The high and low times of the  $I^2C$  specification, as well as the requirements of the SSP module, are shown in timing Parameter 100 and Parameter 101.

#### 20.2 EUSART Baud Rate Generator (BRG)

The BRG is a dedicated 8-bit or 16-bit generator, that supports both the Asynchronous and Synchronous modes of the EUSART. By default, the BRG operates in 8-bit mode. Setting the BRG16 bit (BAUDCON<3>) selects 16-bit mode.

The SPBRGH:SPBRG register pair controls the period of a free-running timer. In Asynchronous mode, bits BRGH (TXSTA<2>) and BRG16 also control the baud rate. In Synchronous mode, bit BRGH is ignored. Table 20-1 shows the formula for computation of the baud rate for different EUSART modes, which only apply in Master mode (internally generated clock).

Given the desired baud rate and Fosc, the nearest integer value for the SPBRGH:SPBRG registers can be calculated using the formulas in Table 20-1. From this, the error in baud rate can be determined. An example calculation is shown in Example 20-1. Typical baud rates and error values for the various Asynchronous modes are shown in Table 20-2. It may be advantageous to use the high baud rate (BRGH = 1), or the 16-bit BRG, to reduce the baud rate error or achieve a slow baud rate for a fast oscillator frequency.

Writing a new value to the SPBRGH:SPBRG registers causes the BRG timer to be reset (or cleared). This ensures the BRG does not wait for a timer overflow before outputting the new baud rate.

#### 20.2.1 POWER-MANAGED MODE OPERATION

The system clock is used to generate the desired baud rate. However, when a power-managed mode is entered, the clock source may be operating at a different frequency than in PRI\_RUN mode. In Sleep mode, no clocks are present and in PRI\_IDLE, the primary clock source continues to provide clocks to the Baud Rate Generator. However, in other powermanaged modes, the clock frequency will probably change. This may require the value in SPBRG to be adjusted.

If the system clock is changed during an active receive operation, a receive error or data loss may result. To avoid this problem, check the status of the RCIDL bit and make sure that the receive operation is Idle before changing the system clock.

#### 20.2.2 SAMPLING

The data on the RC7/RX/DT/SDO pin is sampled three times by a majority detect circuit to determine if a high or a low level is present at the RX pin.

| C    | onfiguration B | lits | BBG/EUSABT Modo     | Baud Pata Formula      |
|------|----------------|------|---------------------|------------------------|
| SYNC | BRG16          | BRGH | BRO/EUSART Mode     | Baud Kale Formula      |
| 0    | 0              | 0    | 8-Bit/Asynchronous  | Fosc/[64 (n + 1)]      |
| 0    | 0              | 1    | 8-Bit/Asynchronous  | $E_{OSC}/[16 (p + 1)]$ |
| 0    | 1              | 0    | 16-Bit/Asynchronous |                        |
| 0    | 1              | 1    | 16-Bit/Asynchronous |                        |
| 1    | 0              | x    | 8-Bit/Synchronous   | Fosc/[4 (n + 1)]       |
| 1    | 1              | x    | 16-Bit/Synchronous  |                        |

#### TABLE 20-1: BAUD RATE FORMULAS

**Legend:** x = Don't care, n = value of SPBRGH:SPBRG register pair

| R/W-0                                                                                                                                  | R/W-0                                                                                            | R/W-0                           | R/W-0   | R/W-0             | R/W-0  | R/W-0           | R/W-0  |
|----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|---------------------------------|---------|-------------------|--------|-----------------|--------|
| GDSEL1                                                                                                                                 | GDSEL0                                                                                           | GBSEL1                          | GBSEL0  | GCSEL1            | GCSEL0 | GASEL1          | GASEL0 |
| bit 7                                                                                                                                  |                                                                                                  |                                 | -       |                   |        | ·               | bit 0  |
|                                                                                                                                        |                                                                                                  |                                 |         |                   |        |                 |        |
| Legend:                                                                                                                                |                                                                                                  |                                 |         |                   |        |                 |        |
| R = Readable bitW = Writable bitU = Unimplemented bit, read as '0'                                                                     |                                                                                                  |                                 |         |                   |        |                 |        |
| -n = Value at                                                                                                                          | POR                                                                                              | '1' = Bit is set                |         | '0' = Bit is clea | ared   | x = Bit is unkr | nown   |
| bit 7-6                                                                                                                                | <b>GDSEL&lt;1:0&gt;</b><br>S/H-2 positive<br>00 = AN3<br>01 = AN7 <sup>(1)</sup><br>1x = Reserve | : Group D Sele<br>∋ input.<br>d | ct bits |                   |        |                 |        |
| bit 5-4 <b>GBSEL&lt;1:0&gt;</b> : Group B Select bits<br>S/H-2 positive input.<br>00 = AN1<br>01 = AN5 <sup>(1)</sup><br>1x = Reserved |                                                                                                  |                                 |         |                   |        |                 |        |
| bit 3-2                                                                                                                                | GCSEL<1:0><br>S/H-1 positive<br>00 = AN2<br>01 = AN6 <sup>(1)</sup><br>1x = Reserve              | : Group C Sele<br>e input.<br>d | ct bits |                   |        |                 |        |
| bit 1-0                                                                                                                                | GASEL<1:0><br>S/H-1 positive<br>00 = AN0<br>01 = AN4<br>10 = AN8 <sup>(1)</sup><br>11 = Reserve  | : Group A Sele<br>e input.<br>d | ct bits |                   |        |                 |        |

#### REGISTER 21-5: ADCHS: A/D CHANNEL SELECT REGISTER

**Note 1:** AN5 through AN8 are available only in PIC18F4331/4431 devices.

#### 23.2 Watchdog Timer (WDT)

For PIC18F2331/2431/4331/4431 devices, the WDT is driven by the INTRC source. When the WDT is enabled, the clock source is also enabled. The nominal WDT period is 4 ms and has the same stability as the INTRC oscillator.

The 4 ms period of the WDT is multiplied by a 16-bit postscaler. Any output of the WDT postscaler is selected by a multiplexer, controlled by bits in Configuration Register 2H (see Register 23-3). Available periods range from 4 ms to 131.072 seconds (2.18 minutes). The WDT and postscaler are cleared when any of the following events occur: execute a SLEEP or CLRWDT instruction, the IRCF bits (OSCCON<6:4>) are changed or a clock failure has occurred (see Section 23.4.1 "FSCM and the Watchdog Timer").

Adjustments to the internal oscillator clock period using the OSCTUNE register also affect the period of the WDT by the same factor. For example, if the INTRC period is increased by 3%, then the WDT period is increased by 3%.

#### FIGURE 23-1: WDT BLOCK DIAGRAM



- Changing the setting of the IRCF bits (OSCCON<6:4>) clears the WDT and postscaler counts.
- **3:** When a CLRWDT instruction is executed, the postscaler count will be cleared.
- 4: If WINEN = 0, then CLRWDT must be executed only when WDTW = 1; otherwise, a device Reset will result.

#### 23.2.1 CONTROL REGISTER

Register 23-15 shows the WDTCON register. This is a readable and writable register. The SWDTEN bit allows software to enable or disable the WDT, but only if the Configuration bit has disabled the WDT. The WDTW bit is a read-only bit that indicates when the WDT count is in the fourth quadrant (i.e., when the 8-bit WDT value is b'11000000' or greater).



| CLR   | F                           | Clear f                                                          |                                                                      |                                                  | CI       | RWDT                                             | Clear Wa                                             | tchdog Tin                                       | ner                                         |  |
|-------|-----------------------------|------------------------------------------------------------------|----------------------------------------------------------------------|--------------------------------------------------|----------|--------------------------------------------------|------------------------------------------------------|--------------------------------------------------|---------------------------------------------|--|
| Synta | ax:                         | [ label ] CL                                                     | [ label ] CLRF f [,a]                                                |                                                  | Sy       | ntax:                                            | [label] C                                            | [label] CLRWDT                                   |                                             |  |
| Oper  | ands:                       | $0 \leq f \leq 255$                                              |                                                                      |                                                  | Op       | erands:                                          | None                                                 |                                                  |                                             |  |
| Oper  | ation:                      | $a \in [0,1]$<br>$000h \rightarrow f,$<br>$1 \rightarrow Z$      |                                                                      | Op                                               | eration: | 000h → WDT,<br>000h → WDT postscaler,<br>1 → TO, |                                                      |                                                  |                                             |  |
| Statu | is Affected:                | Z                                                                |                                                                      |                                                  |          |                                                  | $1 \rightarrow PD$                                   |                                                  |                                             |  |
| Enco  | oding:                      | 0110                                                             | 101a ffi                                                             | ff ffff                                          | Sta      | atus Affected:                                   | TO, PD                                               |                                                  |                                             |  |
| Desc  | ription:                    | Clears the                                                       | contents of the                                                      | specified reg-                                   | En En    | coding:                                          | 0000                                                 | 0000 0                                           | 000 0100                                    |  |
|       |                             | ister. If 'a' is<br>selected, ov<br>'a' = 1, then<br>per the BSF | 6 '0', the Acces<br>verriding the B<br>I the bank will t<br>R value. | s Bank will be<br>SR value. If<br>be selected as | De       | scription:                                       | CLRWDT ins<br>Watchdog<br>scaler of th<br>PD are set | struction rese<br>Timer. It also<br>e WDT. Stati | ets the<br>resets the pos<br>us bits TO and |  |
| Word  | ls:                         | 1                                                                |                                                                      |                                                  | We       | ords:                                            | 1                                                    |                                                  |                                             |  |
| Cycle | es:                         | 1                                                                |                                                                      |                                                  | Су       | cles:                                            | 1                                                    |                                                  |                                             |  |
| QC    | ycle Activity:              |                                                                  |                                                                      |                                                  | Q        | Cycle Activity:                                  |                                                      |                                                  |                                             |  |
|       | Q1                          | Q2                                                               | Q3                                                                   | Q4                                               | 1        | Q1                                               | Q2                                                   | Q3                                               | Q4                                          |  |
|       | Decode                      | Read<br>register 'f'                                             | Process<br>Data                                                      | Write<br>register 'f'                            |          | Decode                                           | No<br>operation                                      | Process<br>Data                                  | No<br>operation                             |  |
| Exan  | nple:                       | CLRF                                                             | FLAG_REG                                                             | ł                                                | Ex       | ample:                                           | CLRWDT                                               |                                                  |                                             |  |
|       | Before Instruc<br>FLAG_RI   | tion<br>EG = 0x                                                  | 5A                                                                   |                                                  |          | Before Instrue<br>WDT Co                         | ction<br>ounter =                                    | ?                                                |                                             |  |
|       | After Instructic<br>FLAG_RI | on<br>EG = 0x                                                    | 00                                                                   |                                                  |          | After Instructi<br>WDT Co<br>WDT Po<br>TO<br>PD  | on<br>ounter =<br>ostscaler =<br>=<br>=              | 0x00<br>0<br>1<br>1                              |                                             |  |

| <u>,</u> | = | 1 |
|----------|---|---|
| )        | = | 1 |

| RLNCF                   | Rotate L                                                                                      | Rotate Left f (No Carry)                                                                                                                                                                                                                                                                     |            |                     |  |  |  |
|-------------------------|-----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---------------------|--|--|--|
| Syntax:                 | [ label ]                                                                                     | RLNCF                                                                                                                                                                                                                                                                                        | f [,d [,a] | ]                   |  |  |  |
| Operands:               | 0 ≤ f ≤ 255<br>d ∈ [0,1]<br>a ∈ [0,1]                                                         | i                                                                                                                                                                                                                                                                                            |            |                     |  |  |  |
| Operation:              | $(f < n >) \rightarrow c$<br>$(f < 7 >) \rightarrow c$                                        | lest <n +="" 1<br="">lest&lt;0&gt;</n>                                                                                                                                                                                                                                                       | >,         |                     |  |  |  |
| Status Affected:        | N, Z                                                                                          |                                                                                                                                                                                                                                                                                              |            |                     |  |  |  |
| Encoding:               | 0100                                                                                          | 01da                                                                                                                                                                                                                                                                                         | ffff       | ffff                |  |  |  |
|                         | one bit to t<br>placed in V<br>stored bac<br>Access Ba<br>ing the BS<br>bank will b<br>value. | one bit to the left. If 'd' is '0', the result is<br>placed in W. If 'd' is '1', the result is<br>stored back in register, 'f'. If 'a' is '0', the<br>Access Bank will be selected, overrid-<br>ing the BSR value. If 'a' is '1', then the<br>bank will be selected as per the BSR<br>value. |            |                     |  |  |  |
| Words:                  | 1                                                                                             |                                                                                                                                                                                                                                                                                              |            |                     |  |  |  |
| Cycles:                 | 1                                                                                             |                                                                                                                                                                                                                                                                                              |            |                     |  |  |  |
| Q Cycle Activity:       |                                                                                               |                                                                                                                                                                                                                                                                                              |            |                     |  |  |  |
| Q1                      | Q2                                                                                            | Q3                                                                                                                                                                                                                                                                                           |            | Q4                  |  |  |  |
| Decode                  | Read<br>register 'f'                                                                          | Proces<br>Data                                                                                                                                                                                                                                                                               | s W<br>des | rite to<br>tination |  |  |  |
| Example:                | RLNCF                                                                                         | REG                                                                                                                                                                                                                                                                                          |            |                     |  |  |  |
| Before Instruc<br>REG   | tion<br>= 1010 1                                                                              | .011                                                                                                                                                                                                                                                                                         |            |                     |  |  |  |
| After Instructio<br>REG | on<br>= 0101 0                                                                                | 111                                                                                                                                                                                                                                                                                          |            |                     |  |  |  |

| RRCF                                                                                                    | Rotate Ri                                                                                                                                                     | ght f th                                                                              | rough                                                             | Carry                                                                             |  |
|---------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-------------------------------------------------------------------|-----------------------------------------------------------------------------------|--|
| Syntax:                                                                                                 | [label] R                                                                                                                                                     | RCF f                                                                                 | [,d [,a]]                                                         |                                                                                   |  |
| Operands:                                                                                               | $\begin{array}{l} 0 \leq f \leq 255 \\ d  \in  [0,1] \\ a  \in  [0,1] \end{array}$                                                                            | $\begin{array}{l} 0 \leq f \leq 255 \\ d  \in  [0,1] \\ a  \in  [0,1] \end{array}$    |                                                                   |                                                                                   |  |
| Operation:                                                                                              | $(f < n >) \rightarrow dest < n - 1 >,$<br>$(f < 0 >) \rightarrow C,$<br>$(C) \rightarrow dest < 7 >$                                                         |                                                                                       |                                                                   |                                                                                   |  |
| Status Affected:                                                                                        | C, N, Z                                                                                                                                                       |                                                                                       |                                                                   |                                                                                   |  |
| Encoding:                                                                                               | 0011                                                                                                                                                          | 00da                                                                                  | fff                                                               | f ffff                                                                            |  |
|                                                                                                         | Flag. If 'd' is '<br>W. If 'd' is '<br>in register,<br>Bank will be<br>BSR value.<br>be selected                                                              | s '0', the<br>1', the re<br>'f'. If 'a' is<br>e selecte<br>If 'a' is '1<br>I as per t | result is<br>sult is p<br>o', the<br>d, over<br>', then<br>he BSF | s placed in<br>blaced back<br>e Access<br>riding the<br>the bank will<br>R value. |  |
|                                                                                                         |                                                                                                                                                               | reg                                                                                   | ISLEIT                                                            |                                                                                   |  |
|                                                                                                         |                                                                                                                                                               | - Teg                                                                                 |                                                                   |                                                                                   |  |
| Words:                                                                                                  |                                                                                                                                                               | • reg                                                                                 |                                                                   |                                                                                   |  |
| Words:<br>Cycles:                                                                                       | 1<br>1                                                                                                                                                        | - reg                                                                                 |                                                                   |                                                                                   |  |
| Words:<br>Cycles:<br>Q Cycle Activity:                                                                  | 1<br>1                                                                                                                                                        |                                                                                       |                                                                   |                                                                                   |  |
| Words:<br>Cycles:<br>Q Cycle Activity:<br>Q1                                                            | 1<br>1<br>Q2                                                                                                                                                  |                                                                                       |                                                                   | Q4                                                                                |  |
| Words:<br>Cycles:<br>Q Cycle Activity:<br>Q1<br>Decode                                                  | 1<br>1<br>Q2<br>Read<br>register 'f'                                                                                                                          | Q3<br>Proce<br>Data                                                                   | ss                                                                | Q4<br>Write to<br>destination                                                     |  |
| Words:<br>Cycles:<br>Q Cycle Activity:<br>Q1<br>Decode                                                  | 1<br>1<br>Q2<br>Read<br>register 'f'                                                                                                                          | Q3<br>Proce<br>Data                                                                   | ss                                                                | Q4<br>Write to<br>destination                                                     |  |
| Words:<br>Cycles:<br>Q Cycle Activity:<br>Q1<br>Decode<br><u>Example:</u>                               | C<br>1<br>1<br>Q2<br>Read<br>register 'f'                                                                                                                     | Q3<br>Proce<br>Data                                                                   | ss                                                                | Q4<br>Write to<br>destination                                                     |  |
| Words:<br>Cycles:<br>Q Cycle Activity:<br>Q1<br>Decode<br><u>Example:</u><br>Before Instruc<br>REG<br>C | C           1           1           Q2           Read           register 'f'           RRCF           tion           =           1110           =           0 | Q3<br>Proce<br>Data<br>REG, W                                                         | ss                                                                | Q4<br>Write to<br>destination                                                     |  |

| TBL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | RD            | Table Read                                                                                                                                                                                                                                                                                                                                                                              |         |              |                                                                                                                                     |                                                |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------|-------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|--|
| Synta                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ax:           | [label]                                                                                                                                                                                                                                                                                                                                                                                 | TBLRD ( | *; *+; *-;   | +*)                                                                                                                                 |                                                |  |
| Oper                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ands:         | None                                                                                                                                                                                                                                                                                                                                                                                    |         |              |                                                                                                                                     |                                                |  |
| Oper                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ration:       | if TBLRD *,<br>(Prog Mem (TBLPTR)) $\rightarrow$ TABLAT,<br>TBLPTR – No Change;<br>if TBLRD *+,<br>(Prog Mem (TBLPTR)) $\rightarrow$ TABLAT,<br>(TBLPTR) + 1 $\rightarrow$ TBLPTR;<br>if TBLRD *-,<br>(Prog Mem (TBLPTR)) $\rightarrow$ TABLAT,<br>(TBLPTR) – 1 $\rightarrow$ TBLPTR;<br>if TBLRD +*,<br>(TBLPTR) + 1 $\rightarrow$ TBLPTR,<br>(Prog Mem (TBLPTR)) $\rightarrow$ TABLAT |         |              |                                                                                                                                     |                                                |  |
| Statu                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | is Affected:  | None                                                                                                                                                                                                                                                                                                                                                                                    |         |              |                                                                                                                                     |                                                |  |
| Enco                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | oding:        | 0000 0000 0000 r.                                                                                                                                                                                                                                                                                                                                                                       |         |              |                                                                                                                                     | 10nn<br>nn = 0<br>*<br>=1 *+<br>=2 *-<br>=3 +* |  |
| Description:<br>This instruction is used to read the con<br>of Program Memory (P.M.). To address<br>program memory, a pointer called Tab<br>Pointer (TBLPTR) is used.<br>The TBLPTR (a 21-bit pointer) points<br>each byte in the program memory. TBL<br>has a 2-Mbyte address range.<br>TBLPTR[0] = 0: Least Significant Byte<br>Program Memory We<br>TBLPTR[0] = 1: Most Significant Byte<br>Program Memory We<br>The TBLRD instruction can modify the<br>of TBLPTR as follows:<br>• no change<br>• post-increment<br>• pre-increment |               |                                                                                                                                                                                                                                                                                                                                                                                         |         |              | ne contents<br>ddress the<br>ed Table<br>woints to<br>y. TBLPTR<br>nt Byte of<br>ory Word<br>nt Byte of<br>ory Word<br>fy the value |                                                |  |
| Word                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ds:           | 1                                                                                                                                                                                                                                                                                                                                                                                       |         |              |                                                                                                                                     |                                                |  |
| Cycle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | es:           | 2                                                                                                                                                                                                                                                                                                                                                                                       |         |              |                                                                                                                                     |                                                |  |
| QC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ycle Activity | :                                                                                                                                                                                                                                                                                                                                                                                       |         |              |                                                                                                                                     |                                                |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Q1            | Q2                                                                                                                                                                                                                                                                                                                                                                                      | T       | Q3           |                                                                                                                                     | Q4                                             |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Decode        | No<br>operatio                                                                                                                                                                                                                                                                                                                                                                          | n ope   | No<br>ration | c                                                                                                                                   | No<br>operation                                |  |

### TBLRD Table Read (cont'd)

| TBLRD    | *+                                                            | ;                                                                     |                                                                                                    |
|----------|---------------------------------------------------------------|-----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|
| n        |                                                               |                                                                       |                                                                                                    |
|          |                                                               | =                                                                     | 0x55                                                                                               |
|          |                                                               | =                                                                     | 0x00A356                                                                                           |
| 0x00A356 | 5)                                                            | =                                                                     | 0x34                                                                                               |
|          |                                                               |                                                                       |                                                                                                    |
|          |                                                               | =                                                                     | 0x34                                                                                               |
|          |                                                               | =                                                                     | 0x00A357                                                                                           |
| TBLRD    | +*                                                            | ;                                                                     |                                                                                                    |
| n        |                                                               |                                                                       |                                                                                                    |
|          |                                                               | =                                                                     | 0xAA                                                                                               |
|          |                                                               | =                                                                     | 0x01A357                                                                                           |
| 0x01A357 | 7)                                                            | =                                                                     | 0x12                                                                                               |
| 0x01A358 | 3)                                                            | =                                                                     | 0x34                                                                                               |
|          |                                                               |                                                                       |                                                                                                    |
|          |                                                               | =                                                                     | 0x34                                                                                               |
|          |                                                               | =                                                                     | 0x01A358                                                                                           |
|          | TBLRD<br>n<br>0x00A356<br>TBLRD<br>on<br>0x01A357<br>0x01A358 | TBLRD *+<br>n<br>0x00A356)<br>TBLRD +*<br>n<br>0x01A357)<br>0x01A358) | TBLRD *+ ;<br>n =<br>0x00A356) =<br>=<br>TBLRD +* ;<br>n =<br>0x01A357) =<br>0x01A358) =<br>=<br>= |

No operation (Read Program Memory)

No

operation

No

operation

No operation (Write TABLAT)

#### 26.2 DC Characteristics: Power-Down and Supply Current PIC18F2331/2431/4331/4431 (Industrial, Extended) PIC18LF2331/2431/4331/4431 (Industrial) (Continued)

| PIC18LF                                             | <b>2331/2431/4331/4431</b><br>strial) |      | Standard Operating Conditions (unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for industrial |                                                                                                                                                                                                                                                                |            |                 |                                                       |  |  |
|-----------------------------------------------------|---------------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------------|-------------------------------------------------------|--|--|
| PIC18F2331/2431/4331/4431<br>(Industrial, Extended) |                                       |      |                                                                                                                                    | $\begin{array}{ll} \mbox{Standard Operating Conditions (unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for industrial} \\ -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for extended} \end{array}$ |            |                 |                                                       |  |  |
| Param<br>No.                                        | Device                                | Тур  | Max                                                                                                                                | Units                                                                                                                                                                                                                                                          | Conditions |                 |                                                       |  |  |
|                                                     | Supply Current (IDD) <sup>(2,3)</sup> |      |                                                                                                                                    |                                                                                                                                                                                                                                                                |            |                 |                                                       |  |  |
|                                                     | PIC18LF2X31/4X31                      | 150  | 250                                                                                                                                | μA                                                                                                                                                                                                                                                             | -40°C      |                 |                                                       |  |  |
|                                                     |                                       | 150  | 250                                                                                                                                | μA                                                                                                                                                                                                                                                             | +25°C      | VDD = 2.0V      |                                                       |  |  |
|                                                     |                                       | 160  | 250                                                                                                                                | μA                                                                                                                                                                                                                                                             | +85°C      |                 |                                                       |  |  |
|                                                     | PIC18LF2X31/4X31                      | 340  | 350                                                                                                                                | μA                                                                                                                                                                                                                                                             | -40°C      |                 |                                                       |  |  |
|                                                     |                                       | 300  | 350                                                                                                                                | μA                                                                                                                                                                                                                                                             | +25°C      | VDD = 3.0V      | Fosc = 1 MHz                                          |  |  |
|                                                     |                                       | 280  | 350                                                                                                                                | μA                                                                                                                                                                                                                                                             | +85°C      |                 | (PRI_RON,<br>EC oscillator)                           |  |  |
|                                                     | All devices                           | 0.72 | 1.0                                                                                                                                | mA                                                                                                                                                                                                                                                             | -40°C      |                 | 20 000                                                |  |  |
|                                                     |                                       | 0.63 | 1.0                                                                                                                                | mA                                                                                                                                                                                                                                                             | +25°C      |                 |                                                       |  |  |
|                                                     |                                       | 0.57 | 1.0                                                                                                                                | mA                                                                                                                                                                                                                                                             | +85°C      | VDD - 5.0V      |                                                       |  |  |
|                                                     |                                       | 0.9  | 2.1                                                                                                                                | mA                                                                                                                                                                                                                                                             | +125°C     |                 |                                                       |  |  |
|                                                     | PIC18LF2X31/4X31                      | 440  | 600                                                                                                                                | μA                                                                                                                                                                                                                                                             | -40°C      |                 |                                                       |  |  |
|                                                     |                                       | 450  | 600                                                                                                                                | μA                                                                                                                                                                                                                                                             | +25°C      | VDD = 2.0V      |                                                       |  |  |
|                                                     |                                       | 460  | 600                                                                                                                                | μA                                                                                                                                                                                                                                                             | +85°C      |                 |                                                       |  |  |
|                                                     | PIC18LF2X31/4X31                      | 0.80 | 1.0                                                                                                                                | mA                                                                                                                                                                                                                                                             | -40°C      |                 |                                                       |  |  |
|                                                     |                                       | 0.78 | 1.0                                                                                                                                | mA                                                                                                                                                                                                                                                             | +25°C      | VDD = 3.0V      | FOSC = 4 MHZ                                          |  |  |
|                                                     |                                       | 0.77 | 1.0                                                                                                                                | mA                                                                                                                                                                                                                                                             | +85°C      |                 | EC oscillator)                                        |  |  |
|                                                     | All devices                           | 1.6  | 2.0                                                                                                                                | mA                                                                                                                                                                                                                                                             | -40°C      |                 | ,                                                     |  |  |
|                                                     |                                       | 1.5  | 2.0                                                                                                                                | mA                                                                                                                                                                                                                                                             | +25°C      | $V_{DD} = 5.0V$ |                                                       |  |  |
|                                                     |                                       | 1.5  | 2.0                                                                                                                                | mA                                                                                                                                                                                                                                                             | +85°C      | VDD = 3.0V      |                                                       |  |  |
|                                                     |                                       | 2.0  | 4.2                                                                                                                                | mA                                                                                                                                                                                                                                                             | +125°C     |                 |                                                       |  |  |
|                                                     | All devices                           | 10   | 28                                                                                                                                 | mA                                                                                                                                                                                                                                                             | +125°C     | VDD = 5.0V      | Fosc = 25 MHz<br>( <b>PRI_RUN</b> ,<br>EC oscillator) |  |  |
|                                                     | All devices                           | 9.5  | 12                                                                                                                                 | mA                                                                                                                                                                                                                                                             | -40°C      |                 |                                                       |  |  |
|                                                     |                                       | 9.7  | 12                                                                                                                                 | mA                                                                                                                                                                                                                                                             | +25°C      | VDD = 4.2V      |                                                       |  |  |
|                                                     |                                       | 9.9  | 12                                                                                                                                 | mA                                                                                                                                                                                                                                                             | +85°C      | ]               | Fosc = 40 MHz                                         |  |  |
|                                                     | All devices                           | 11.9 | 15                                                                                                                                 | mA                                                                                                                                                                                                                                                             | -40°C      |                 | (FRI_KUN,<br>FC oscillator)                           |  |  |
|                                                     |                                       | 12.1 | 15                                                                                                                                 | mA                                                                                                                                                                                                                                                             | +25°C      | VDD = 5.0V      |                                                       |  |  |
|                                                     |                                       | 12.3 | 15                                                                                                                                 | mA                                                                                                                                                                                                                                                             | +85°C      |                 |                                                       |  |  |

Legend: Shading of rows is to assist in readability of the table.

**Note 1:** The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode, with all I/O pins in high-impedance state and tied to VDD or VSS, and all features that add delta current disabled (such as WDT, Timer1 Oscillator, BOR, etc.).

2: The supply current is mainly a function of operating voltage, frequency and mode. Other factors, such as I/O pin loading and switching rate, oscillator type and circuit, internal code execution pattern and temperature, also have an impact on the current consumption.

The test conditions for all IDD measurements in active operation mode are:

OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD;

MCLR = VDD; WDT enabled/disabled as specified.

**3:** For RC oscillator configurations, current through REXT is not included. The current through the resistor can be estimated by the formula: Ir = VDD/2REXT (mA) with REXT in kΩ.

4: Standard, low-cost 32 kHz crystals have an operating temperature range of -10°C to +70°C. Extended temperature crystals are available at a much higher cost.

| DC CHARACTERISTICS |       |                                                                      | $\begin{array}{l} \mbox{Standard Operating Conditions (unless otherwise stated)} \\ \mbox{Operating temperature } -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for industrial} \\ -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for extended} \end{array}$ |      |       |       |                                                                  |
|--------------------|-------|----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|-------|------------------------------------------------------------------|
| Param<br>No.       | Sym   | Characteristic                                                       | Min Typ† Max U                                                                                                                                                                                                                                               |      |       | Units | Conditions                                                       |
|                    |       | Internal Program Memory<br>Programming Specifications <sup>(1)</sup> |                                                                                                                                                                                                                                                              |      |       |       |                                                                  |
| D110               | Vpp   | Voltage on MCLR/VPP pin                                              | 9.00                                                                                                                                                                                                                                                         | —    | 13.25 | V     | (Note 3)                                                         |
| D112               | IPP   | Current into MCLR/VPP pin                                            | _                                                                                                                                                                                                                                                            | —    | 300   | μA    |                                                                  |
| D113               | IDDP  | Supply Current during<br>Programming                                 | 1 mA                                                                                                                                                                                                                                                         |      |       |       |                                                                  |
|                    |       | Data EEPROM Memory                                                   |                                                                                                                                                                                                                                                              |      |       |       |                                                                  |
| D120               | Ed    | Byte Endurance                                                       | 100K                                                                                                                                                                                                                                                         | 1M   | —     | E/W   | -40°C to +85°C                                                   |
| D121               | Vdrw  | VDD for Read/Write                                                   | VMIN                                                                                                                                                                                                                                                         | —    | 5.5   | V     | Using EECON to read/write<br>VMIN = Minimum operating<br>voltage |
| D122               | TDEW  | Erase/Write Cycle Time                                               | —                                                                                                                                                                                                                                                            | 4    | —     | ms    |                                                                  |
| D123               | TRETD | Characteristic Retention                                             | 40                                                                                                                                                                                                                                                           | _    | —     | Year  | Provided no other specifications are violated                    |
| D124               | Tref  | Number of Total Erase/Write<br>Cycles before Refresh <sup>(2)</sup>  | 1M                                                                                                                                                                                                                                                           | 10M  |       | E/W   | -40°C to +85°C                                                   |
|                    |       | Program Flash Memory                                                 |                                                                                                                                                                                                                                                              |      |       |       |                                                                  |
| D130               | Eр    | Cell Endurance                                                       | 10K                                                                                                                                                                                                                                                          | 100K | —     | E/W   | -40°C to +85°C                                                   |
| D131               | Vpr   | VDD for Read                                                         | VMIN                                                                                                                                                                                                                                                         | —    | 5.5   | V     | Vмın = Minimum operating<br>voltage                              |
| D132               | VIE   | VDD for Block Erase                                                  | 4.5                                                                                                                                                                                                                                                          | —    | 5.5   | V     | Using ICSP™ port                                                 |
| D132A              | Viw   | VDD for Externally Timed Erase or Write                              | 4.5                                                                                                                                                                                                                                                          | _    | 5.5   | V     | Using ICSP port                                                  |
| D132B              | VPEW  | VDD for Self-Timed Write                                             | VMIN                                                                                                                                                                                                                                                         | —    | 5.5   | V     | VMIN = Minimum operating<br>voltage                              |
| D133               | TIE   | ICSP™ Block Erase Cycle Time                                         |                                                                                                                                                                                                                                                              | 4    | _     | ms    | VDD > 4.5V                                                       |
| D133A              | Tiw   | ICSP Erase or Write Cycle Time (externally timed)                    | 1                                                                                                                                                                                                                                                            | _    | _     | ms    | VDD > 4.5V                                                       |
| D133A              | Tiw   | Self-Timed Write Cycle Time                                          | —                                                                                                                                                                                                                                                            | 2    | —     | ms    |                                                                  |
| D134               | Tretd | Characteristic Retention                                             | 40                                                                                                                                                                                                                                                           | 100  |       | Year  | Provided no other specifications are violated                    |

#### TABLE 26-1: MEMORY PROGRAMMING REQUIREMENTS

† Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

**Note 1:** These specifications are for programming the on-chip program memory through the use of table write instructions.

2: Refer to Section 7.9 "Using the Data EEPROM" for a more detailed discussion on data EEPROM endurance.

3: Required only if Single-Supply Programming is disabled.

#### FIGURE 26-10: CAPTURE/COMPARE/PWM TIMINGS (ALL CCP MODULES)



#### TABLE 26-10: CAPTURE/COMPARE/PWM REQUIREMENTS (ALL CCP MODULES)

| Param<br>No. | Symbol | с                | haracterist | ic          | Min                    | Мах | Units | Conditions                         |
|--------------|--------|------------------|-------------|-------------|------------------------|-----|-------|------------------------------------|
| 50           | TccL   | CCPx Input Low   | No prescal  | er          | 0.5 Tcy + 20           |     | ns    |                                    |
|              |        | Time             | With        | PIC18FXX31  | 10                     |     | ns    |                                    |
|              |        |                  | prescaler   | PIC18LFXX31 | 20                     | _   | ns    |                                    |
| 51           | ТссН   | CCPx Input High  | No prescal  | er          | 0.5 Tcy + 20           |     | ns    |                                    |
|              |        | Time             | With        | PIC18FXX31  | 10                     | _   | ns    |                                    |
|              |        |                  | prescaler   | PIC18LFXX31 | 20                     | —   | ns    |                                    |
| 52           | TccP   | CCPx Input Perio | bd          |             | <u>3 Tcy + 40</u><br>N | —   | ns    | N = prescale<br>value (1, 4 or 16) |
| 53           | TccR   | CCPx Output Fal  | l Time      | PIC18FXX31  | —                      | 25  | ns    |                                    |
|              |        |                  |             | PIC18LFXX31 | —                      | 45  | ns    |                                    |
| 54           | TccF   | CCPx Output Fal  | I Time      | PIC18FXX31  | —                      | 25  | ns    |                                    |
|              |        |                  |             | PIC18LFXX31 |                        | 45  | ns    |                                    |

#### **PRODUCT IDENTIFICATION SYSTEM**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| <u>PART NO.</u>      | <u>x /xx xxx</u>                                                                                                                                                                                                                                  | Examples:                                                                                                                                                                              |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Device               | Temperature Package Pattern<br>Range                                                                                                                                                                                                              | <ul> <li>a) PIC18LF4431-I/P 301 = Industrial temp.,<br/>PDIP package, Extended VDD limits,<br/>QTP pattern #301.</li> </ul>                                                            |
| Device               | PIC18F2331/2431/4331/4431 <sup>(1)</sup> ,<br>PIC18F2331/2431/4331/4431T <sup>(1,2)</sup> ;<br>VDD range 4.2V to 5.5V<br>PIC18LF2331/2431/4331/4431 <sup>(1)</sup> ,<br>PIC18LF2331/2431/4331/44310T <sup>(1,2)</sup> ;<br>VDD range 2.0V to 5.5V | <ul> <li>b) PIC18LF2331-I/SO = Industrial temp.,<br/>SOIC package, Extended VDD limits.</li> <li>c) PIC18F4331-I/P = Industrial temp., PDIP<br/>package, normal VDD limits.</li> </ul> |
| Temperature<br>Range | $I = -40^{\circ}C \text{ to } +85^{\circ}C \text{ (Industrial)}$<br>E = -40^{\circ}C \text{ to } +125^{\circ}C \text{ (Extended)}                                                                                                                 | <b>Note 1:</b> F = Standard Voltage Range<br>LF = Wide Voltage Range                                                                                                                   |
| Package              | PT = TQFP (Thin Quad Flatpack)<br>SO = SOIC<br>SP = Skinny Plastic DIP<br>P = PDIP<br>ML = QFN                                                                                                                                                    | 2: T = in Tape and Reel – SOIC<br>and TQFP Packages only.                                                                                                                              |
| Pattern              | QTP, SQTP, Code or Special Requirements (blank otherwise)                                                                                                                                                                                         |                                                                                                                                                                                        |