Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 20MHz | | Connectivity | I <sup>2</sup> C, LINbus, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 25 | | Program Memory Size | 14KB (8K x 14) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 512 x 8 | | Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V | | Data Converters | A/D 17x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 28-SSOP (0.209", 5.30mm Width) | | Supplier Device Package | 28-SSOP | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf1516t-i-ss | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong TABLE 1: 28/40/44-PIN ALLOCATION TABLE | RA7 9 6 13 28 30 — — — — — — — — — — — — — — OSCI/CLI RB0 21 18 33 8 8 8 AN12 — — — — — — INT/IOC Y — RB1 22 19 34 9 9 AN10 — — — — — IOC Y — RB2 23 20 35 10 10 AN8 — — — — — IOC Y — RB3 24 21 36 11 11 AN9 — CCP2 <sup>(2)</sup> — — IOC Y — RB4 25 22 37 12 14 AN11 — — — — IOC Y — RB5 26 23 38 13 15 AN13 T1G — — — IOC Y — RB6 27 24 39 14 16 — — — — — IOC Y ICSPCK/IO RB7 28 25 40 15 17 — — — — IOC Y ICSPCK/IO RC0 11 8 15 30 32 — SOSCO/T1CKI — — — — IOC Y ICSPCK/IO RC1 12 9 16 31 35 — SOSCI CCP2 <sup>(1)</sup> — — — — — — — RC2 13 10 17 32 36 AN14 — CCP1 — — — — — — — RC3 14 11 18 33 37 AN15 — — SOSCI CCP2 <sup>(1)</sup> — — — — — — — RC4 15 12 23 38 42 AN16 — — — SOK/SCL — — — — RC5 16 13 24 39 43 AN17 — — — SDI/SDA — — — — RC6 17 14 25 40 44 AN18 — — TX/CK — — — — — — RC7 18 15 26 1 1 AN19 — — RX/DT — — — — — RC7 18 15 26 1 1 AN19 — — RX/DT — — — — — — RC7 18 15 26 1 1 AN19 — — RX/DT — — — — — RD0 <sup>(3)</sup> — — 19 34 38 AN20 — — RX/DT — — — — — — RD1 <sup>(3)</sup> — — 20 35 39 AN21 — — — RX/DT — — — — — — RD3 <sup>(3)</sup> — — 21 36 40 AN22 — — — — — — — — — — RD3 <sup>(3)</sup> — — 22 37 41 AN23 — — — — — — — — — — — RD6 <sup>(3)</sup> — — 28 3 3 AN25 — — — — — — — — — — — — — RD6 <sup>(3)</sup> — — 28 3 3 AN25 — — — — — — — — — — — — — RD6 <sup>(3)</sup> — — 29 4 4 AN26 — — — — — — — — — — — — — — RD6 <sup>(3)</sup> — — 29 4 26 AN6 — — — — — — — — — — — — — — — RE1 <sup>(3)</sup> — — 9 24 26 AN6 — — — — — — — — — — — — — — — — — — — | IABLI | | | | U/ + ( | <i></i> | I III ALLO | CATION TAE | , L L | | | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------------|------------------|-------------|-------------|------------------|------------|-------------|---------------------|--------|-------------------|-----------|---------|----------------| | RA1 | O/I | 28-Pin SPDIP, SOIC, SSOP | 28-Pin QFN, UQFN | 40-Pin PDIP | 40-Pin UQFN | 44-Pin TQFP | ADC | Timers | doo | EUSART | MSSP | Interrupt | Pull-up | Basic | | RA2 | RA0 | 2 | 27 | 2 | 17 | 19 | AN0 | _ | _ | _ | SS <sup>(2)</sup> | _ | | _ | | RA3 | RA1 | 3 | 28 | 3 | 18 | 20 | AN1 | _ | _ | _ | _ | _ | _ | _ | | RA4 | RA2 | 4 | 1 | 4 | 19 | 21 | AN2 | _ | _ | _ | _ | _ | _ | _ | | RA5 7 4 7 22 24 AN4 — — — — — — — — — — — OSC2/CLK RA6 10 7 14 29 31 — — — — — — — — — — — — — OSC2/CLK RA7 9 6 13 28 30 — — — — — — — — — — — OSC1/CLI RB0 21 18 33 8 8 AN12 — — — — INT/IOC Y RB1 22 19 34 9 9 AN10 — — — — — IOC Y — RB3 24 21 36 11 11 AN9 — CCP2(2) — — IOC Y — RB4 25 22 37 12 14 AN11 — — — — IOC Y — RB5 26 23 38 13 15 AN13 T1G — — — IOC Y — RB6 27 24 39 14 16 — — — — — IOC Y — IOC Y — RB7 28 25 40 15 17 — — — — IOC Y IOC Y IOCSPATAL RC0 11 8 15 30 32 — SOSCO/T1CKI — — — — IOC Y IOCSPATAL RC1 12 9 16 31 35 — SOSCI CCP2(1) — — — — — — — RC2 13 10 17 32 36 AN14 — CCP1 — — — — — — — — RC3 14 11 18 33 37 AN15 — — SOSCI CCP2(1) — — — — — — — RC4 15 12 23 38 42 AN16 — — — — SDI/SDA — — — — RC5 16 13 24 39 43 AN17 — — — SDO — — — — RC6 17 14 25 40 44 AN18 — — — — SDO — — — — RC6 17 14 25 40 44 AN18 — — — — — SDO — — — — RC7 18 15 26 1 1 AN19 — — RX0T — — — — — — — RC8 17 14 25 40 A4 AN18 — — — — — — — — — — — RC9 18 15 26 1 1 AN19 — — RX0T — — — — — — — RC1 19 34 38 AN20 — — — — — — — — — — RC1 19 34 38 AN20 — — — — — — — — — — RC1 19 34 38 AN20 — — — — — — — — — — — RC1 19 34 38 AN20 — — — — — — — — — — — RC1 19 35 39 AN21 — — — — — — — — — — — — — RC1 19 34 38 AN20 — — — — — — — — — — — — — RC1 19 34 38 AN20 — — — — — — — — — — — — — — — RC1 19 34 38 AN20 — — — — — — — — — — — — — — — — — RC1 19 34 38 AN20 — — — — — — — — — — — — — — — — — — — | RA3 | 5 | 2 | 5 | 20 | 22 | AN3/VREF+ | _ | _ | _ | _ | _ | _ | _ | | RA6 10 7 14 29 31 — — — — — — — — — — — — — OSC2/CLK RA7 9 6 13 28 30 — — — — — — — — — — OSC1/CLI RB0 21 18 33 8 8 AN12 — — — — — — INT/IOC Y — RB1 22 19 34 9 9 AN10 — — — — — IOC Y — RB2 23 20 35 10 10 AN8 — — — — — IOC Y — RB3 24 21 36 11 11 AN9 — CCP2 <sup>(2)</sup> — — IOC Y — RB4 25 22 37 12 14 AN11 — — — — IOC Y — RB5 26 23 38 13 15 AN13 T1G — — — IOC Y — RB6 27 24 39 14 16 — — — — — IOC Y IOC Y — RB7 28 25 40 15 17 — — — — — IOC Y | RA4 | 6 | 3 | 6 | 21 | 23 | _ | T0CKI | _ | _ | _ | _ | _ | _ | | RA7 9 6 13 28 30 — — — — — — — — — — — — — — OSCI/CLI RB0 21 18 33 8 8 8 AN12 — — — — — — INT/IOC Y — RB1 22 19 34 9 9 AN10 — — — — — IOC Y — RB2 23 20 35 10 10 AN8 — — — — — IOC Y — RB3 24 21 36 11 11 AN9 — CCP2 <sup>(2)</sup> — — IOC Y — RB4 25 22 37 12 14 AN11 — — — — IOC Y — RB5 26 23 38 13 15 AN13 T1G — — — IOC Y — RB6 27 24 39 14 16 — — — — — IOC Y ICSPCK/IO RB7 28 25 40 15 17 — — — — IOC Y ICSPCK/IO RC0 11 8 15 30 32 — SOSCO/T1CKI — — — — IOC Y ICSPCK/IO RC1 12 9 16 31 35 — SOSCI CCP2 <sup>(1)</sup> — — — — — — — RC2 13 10 17 32 36 AN14 — CCP1 — — — — — — — RC3 14 11 18 33 37 AN15 — — SOSCI CCP2 <sup>(1)</sup> — — — — — — — RC4 15 12 23 38 42 AN16 — — — SOK/SCL — — — — RC5 16 13 24 39 43 AN17 — — — SDI/SDA — — — — RC6 17 14 25 40 44 AN18 — — TX/CK — — — — — — RC7 18 15 26 1 1 AN19 — — RX/DT — — — — — RC7 18 15 26 1 1 AN19 — — RX/DT — — — — — — RC7 18 15 26 1 1 AN19 — — RX/DT — — — — — RD0 <sup>(3)</sup> — — 19 34 38 AN20 — — RX/DT — — — — — — RD1 <sup>(3)</sup> — — 20 35 39 AN21 — — — RX/DT — — — — — — RD3 <sup>(3)</sup> — — 21 36 40 AN22 — — — — — — — — — — RD3 <sup>(3)</sup> — — 22 37 41 AN23 — — — — — — — — — — — RD6 <sup>(3)</sup> — — 28 3 3 AN25 — — — — — — — — — — — — — RD6 <sup>(3)</sup> — — 28 3 3 AN25 — — — — — — — — — — — — — RD6 <sup>(3)</sup> — — 29 4 4 AN26 — — — — — — — — — — — — — — RD6 <sup>(3)</sup> — — 29 4 26 AN6 — — — — — — — — — — — — — — — RE1 <sup>(3)</sup> — — 9 24 26 AN6 — — — — — — — — — — — — — — — — — — — | RA5 | 7 | 4 | 7 | 22 | 24 | AN4 | _ | _ | _ | SS <sup>(1)</sup> | _ | _ | VCAP | | RB0 21 18 33 8 8 AN12 — — — — INT/IOC Y — RB1 22 19 34 9 9 AN10 — — — — — — IOC Y — — RB2 23 20 35 10 10 AN8 — — — — — — IOC Y — — RB3 24 21 36 11 11 AN9 — CCP2 — — IOC Y — — RB4 25 22 37 12 14 AN11 — — — — IOC Y — RB5 26 23 38 13 15 AN13 T1G — — — IOC Y — RB6 27 24 39 14 16 — — — — — — IOC Y ICSPCLK/IC RB7 28 25 40 15 17 — — — — — — IOC Y ICSPCLK/IC RB7 28 25 40 15 17 — — — — — — IOC Y ICSPDAT/IC RC0 11 8 15 30 32 — SOSCO/T1CKI — — — — — — — — — — — — — — — — — — — | RA6 | 10 | 7 | 14 | 29 | 31 | _ | _ | _ | _ | _ | _ | _ | OSC2/CLKOUT | | RB1 22 19 34 9 9 AN10 — — — — — — — — — — — — — — — — — — — | RA7 | 9 | 6 | 13 | 28 | 30 | _ | _ | _ | _ | _ | _ | _ | OSC1/CLKIN | | RB2 23 20 35 10 10 AN8 — — — — — — — — — — — — — — — — — — — | RB0 | 21 | 18 | 33 | 8 | 8 | AN12 | _ | _ | _ | _ | INT/IOC | Υ | _ | | RB3 24 21 36 11 11 AN9 — CCP2(2) — — IOC Y — RB4 25 22 37 12 14 AN11 — — — — — IOC Y — — RB5 26 23 38 13 15 AN13 T1G — — — IOC Y — — RB6 27 24 39 14 16 — — — — — IOC Y ICSPCLK/IC RB7 28 25 40 15 17 — — — — — IOC Y ICSPDAT/IC RC0 11 8 15 30 32 — SOSCO/T1CKI — — — — — — — — — — — — — RC1 12 9 16 31 35 — SOSCO/T1CKI — — — — — — — — — — — — — — — — — — — | RB1 | 22 | 19 | 34 | 9 | 9 | AN10 | _ | _ | _ | _ | IOC | Υ | _ | | RB3 24 21 36 11 11 AN9 — CCP2(2) — — IOC Y — RB4 25 22 37 12 14 AN11 — — — — — IOC Y — — RB5 26 23 38 13 15 AN13 T1G — — — IOC Y — — RB6 27 24 39 14 16 — — — — — IOC Y ICSPCLK/IC RB7 28 25 40 15 17 — — — — — IOC Y ICSPDAT/IC RC0 11 8 15 30 32 — SOSCO/T1CKI — — — — — — — — — — — — — RC1 12 9 16 31 35 — SOSCO/T1CKI — — — — — — — — — — — — — — — — — — — | RB2 | 23 | 20 | 35 | 10 | 10 | AN8 | _ | _ | _ | _ | IOC | Υ | _ | | RB5 | | | | | 11 | 11 | | | CCP2 <sup>(2)</sup> | | _ | | Υ | | | RB5 | RB4 | 25 | 22 | 37 | 12 | 14 | AN11 | _ | _ | _ | _ | IOC | Υ | _ | | RB6 27 24 39 14 16 — — — — — IOC Y ICSPCLK/IC RB7 28 25 40 15 17 — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — </td <td>RB5</td> <td>26</td> <td>23</td> <td>38</td> <td>13</td> <td>15</td> <td>AN13</td> <td>T1G</td> <td></td> <td>_</td> <td>_</td> <td>IOC</td> <td>Υ</td> <td></td> | RB5 | 26 | 23 | 38 | 13 | 15 | AN13 | T1G | | _ | _ | IOC | Υ | | | RB7 28 25 40 15 17 — — — — — — — — — — — — — — — — — — | RB6 | 27 | 24 | 39 | 14 | 16 | | _ | _ | _ | _ | IOC | Υ | ICSPCLK/ICDCLK | | RC0 11 8 15 30 32 — SOSCO/T1CKI — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — | RB7 | 28 | | | 15 | 17 | | _ | _ | _ | _ | | Υ | ICSPDAT/ICDDAT | | RC1 12 9 16 31 35 — SOSCI CCP2 <sup>(1)</sup> — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — | | | 8 | | 30 | 32 | _ | SOSCO/T1CKI | _ | _ | _ | _ | _ | _ | | RC2 13 10 17 32 36 AN14 — CCP1 — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — | | 12 | 9 | | | 35 | _ | | CCP2 <sup>(1)</sup> | _ | _ | _ | _ | _ | | RC3 14 11 18 33 37 AN15 — — — SCK/SCL — — — RC4 15 12 23 38 42 AN16 — — — SDI/SDA — — — — RC5 16 13 24 39 43 AN17 — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — <td></td> <td></td> <td>10</td> <td>17</td> <td></td> <td>36</td> <td>AN14</td> <td>_</td> <td></td> <td>_</td> <td>_</td> <td>_</td> <td>_</td> <td>_</td> | | | 10 | 17 | | 36 | AN14 | _ | | _ | _ | _ | _ | _ | | RC4 15 12 23 38 42 AN16 — — — SDI/SDA — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — | | | | | | | | _ | | _ | SCK/SCL | _ | _ | _ | | RC5 16 13 24 39 43 AN17 — — — SDO — — — RC6 17 14 25 40 44 AN18 — — TX/CK — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — —< | RC4 | 15 | 12 | | 38 | 42 | | _ | _ | _ | | _ | _ | _ | | RC6 17 14 25 40 44 AN18 — — TX/CK — — — RC7 18 15 26 1 1 AN19 — — RX/DT — — — — RD0 <sup>(3)</sup> — 19 34 38 AN20 — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — | | _ | _ | | 39 | 43 | | | _ | _ | | | | _ | | RC7 18 15 26 1 1 AN19 — RX/DT — — — — — — — — — — — — — — — — — — — | | | | | | | | | _ | TX/CK | _ | _ | _ | _ | | RD0(3) — 19 34 38 AN20 — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — <t< td=""><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td>_</td><td></td><td>_</td><td>_</td><td></td><td></td></t<> | | | | | | | | | _ | | _ | _ | | | | RD1 <sup>(3)</sup> — — 20 35 39 AN21 — — — — — — — — — — — — — — — — — — — | | | | | | 38 | | | _ | | _ | | | | | RD2 <sup>(3)</sup> — — 21 36 40 AN22 — — — — — — — — — — — — — — — — — — | | | | | | | | | | | | | | | | RD3 <sup>(3)</sup> — — 22 37 41 AN23 — — — — — — — — — — — — — — — — — — — | | | | | | | | _ | _ | _ | _ | _ | _ | _ | | RD4(3) — 27 2 2 AN24 — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — | | | | | | | | _ | _ | _ | _ | _ | _ | _ | | RD5(3) — 28 3 3 AN25 — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — | | | | | | | | _ | _ | _ | _ | _ | _ | _ | | RD6(3) — 29 4 4 AN26 — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — | | | | | | | | _ | _ | _ | _ | _ | _ | _ | | RD7 <sup>(3)</sup> — — 30 5 5 AN27 — — — — — — — — — — — — — — — — — — — | | | _ | | | | | _ | _ | _ | _ | _ | _ | _ | | RE0 <sup>(3)</sup> — — 8 23 25 AN5 — — — — — — — — — — — — — RE1 <sup>(3)</sup> — — 9 24 26 AN6 — — — — — — — — — — — — — — — — — — — | | | | | | 5 | | _ | _ | _ | _ | _ | | _ | | RE1 <sup>(3)</sup> — — 9 24 26 AN6 — — — — — — — — — — — — RE2 <sup>(3)</sup> — — 10 25 27 AN7 — — — — — — — — — — | RE0 <sup>(3)</sup> | | | 8 | 23 | 25 | AN5 | _ | _ | _ | _ | _ | _ | _ | | RE2 <sup>(3)</sup> — — 10 25 27 AN7 — — — — — — — — | | | | 9 | | _ | | _ | _ | _ | _ | _ | _ | _ | | | | _ | | 10 | | | | _ | _ | _ | _ | _ | _ | _ | | RE3 1 26 1 16 18 | RE3 | 1 | 26 | 1 | 16 | 18 | _ | _ | _ | _ | _ | _ | Υ | MCLR/VPP | | VDD 20 17 11, 7, 7, — — — — — — — — — — | | 20 | | 11, | 7, | 7, | _ | _ | _ | _ | _ | _ | _ | _ | | Vss 8, 5, 12, 6, 6, — — — — — — — — — — — | Vss | | | | | | _ | _ | _ | _ | _ | _ | _ | _ | | NC | | _ | _ | _ | | 13,<br>33,<br>34 | _ | _ | _ | _ | 1 | | _ | _ | Note 1: Peripheral pin location selected using APFCON register. Default location. - 2: Peripheral pin location selected using APFCON register. Alternate location. - 3: PIC16(L)F1517/9 only. #### 3.4.6 SPECIAL FUNCTION REGISTERS **SUMMARY** The Special Function registers are listed in Table 3-8. **TABLE 3-8: SPECIAL FUNCTION REGISTER SUMMARY** | IADI | LE 3-0. · | SPECIAL | IONCII | ON INEC | ISTER 3 | OIVIIVIAIN | | | | | | |-------|----------------------|--------------|----------------|---------------|----------------|-------------------------|-----------------------|-----------------------|-----------------------|----------------------|---------------------------------| | Addr | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets | | Ban | k 0 | • | • | | • | • | • | | • | • | | | 00Ch | PORTA | PORTA Da | ta Latch whe | n written: Po | ORTA pins wh | nen read | | | | xxxx xxxx | uuuu uuuu | | 00Dh | PORTB | PORTB Da | ta Latch whe | en written: P | ORTB pins w | hen read | | | | xxxx xxxx | uuuu uuuu | | 00Eh | PORTC | PORTC Da | ta Latch whe | en written: P | ORTC pins w | hen read | | | | xxxx xxxx | uuuu uuuu | | 00Fh | PORTD | PORTD Da | ta Latch whe | en written: P | ORTD pins w | hen read | | | | xxxx xxxx | uuuu uuuu | | 010h | PORTE | _ | _ | _ | _ | RE3 | RE2 <sup>(3)</sup> | RE1 <sup>(3)</sup> | RE0 <sup>(3)</sup> | xxxx | uuuu | | 011h | PIR1 | TMR1GIF | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 0000 0000 | 0000 0000 | | 012h | PIR2 | OSFIF | _ | _ | _ | BCLIF | _ | _ | CCP2IF | 0 00 | 0 00 | | 013h | _ | Unimpleme | nted | | | l. | | l. | <u> </u> | _ | _ | | 014h | _ | Unimpleme | nted | | | | | | | _ | _ | | 015h | TMR0 | Holding Re | gister for the | 8-bit Timer | ) Count | | | | | xxxx xxxx | uuuu uuuu | | 016h | TMR1L | Holding Re | gister for the | Least Signi | ficant Byte of | the 16-bit TN | MR1 Count | | | xxxx xxxx | uuuu uuuu | | 017h | TMR1H | Holding Re | gister for the | Most Signif | icant Byte of | the 16-bit TM | IR1 Count | | | xxxx xxxx | uuuu uuuu | | 018h | T1CON | | S<1:0> | | PS<1:0> | T10SCEN | T1SYNC | _ | TMR10N | 0000 00-0 | uuuu uu-u | | 019h | T1GCON | TMR1GE | T1GPOL | T1GTM | T1GSPM | T <u>1GGO</u> /<br>DONE | T1GVAL | T1GS: | S<1:0> | 0000 0x00 | uuuu uxuu | | 01Ah | TMR2 | Timer 2 Mo | dule Registe | er | I. | | I. | | | 0000 0000 | 0000 0000 | | 01Bh | PR2 | Timer 2 Per | riod Register | | | | | | | 1111 1111 | 1111 1111 | | 01Ch | T2CON | _ | | T2OUT | PS<3:0> | | TMR2ON | T2CKP | 'S<1:0> | -000 0000 | -000 0000 | | 01Dh | _ | Unimpleme | nted | | | | I. | | | _ | _ | | 01Eh | _ | Unimpleme | nted | | | | | | | _ | _ | | 01Fh | _ | Unimpleme | nted | | | | | | | _ | _ | | Ban | k 1 | | | | | | | | | | | | 08Ch | TRISA | PORTA Da | ta Direction I | Register | | | | | | 1111 1111 | 1111 1111 | | 08Dh | TRISB | PORTB Da | ta Direction | Register | | | | | | 1111 1111 | 1111 1111 | | 08Eh | TRISC | PORTC Da | ta Direction | Register | | | | | | 1111 1111 | 1111 1111 | | 08Fh | TRISD <sup>(2)</sup> | PORTD Da | ta Direction | Register | | | | | | 1111 1111 | 1111 1111 | | 090h | TRISE | _ | _ | _ | _ | _(3) | TRISE2 <sup>(2)</sup> | TRISE1 <sup>(2)</sup> | TRISE0 <sup>(2)</sup> | 1111 | 1111 | | 091h | PIE1 | TMR1GIE | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 0000 0000 | 0000 0000 | | 092h | PIE2 | OSFIE | _ | _ | _ | BCLIE | _ | _ | CCP2IE | 0 00 | 0 00 | | 093h | _ | Unimpleme | nted | | | | | | | _ | _ | | 094h | _ | Unimpleme | nted | | | | | | | _ | _ | | 095h | OPTION REG | WPUEN | INTEDG | TMR0CS | TMR0SE | PSA | | PS<2:0> | | 1111 1111 | 1111 1111 | | 096h | PCON | STKOVF | STKUNF | _ | RWDT | RMCLR | RI | POR | BOR | 00-1 11gg | qq-q qquu | | 097h | WDTCON | _ | _ | | V | VDTPS<4:0> | | | SWDTEN | 01 0110 | | | 098h | _ | Unimpleme | nted | | | | | | | _ | _ | | 099h | OSCCON | _ | | IRCF | -<3:0> | | _ | SCS | <1:0> | -011 1-00 | -011 1-00 | | 09Ah | OSCSTAT | SOSCR | _ | OSTS | HFIOFR | _ | _ | LFIOFR | HFIOFS | 0-q000 | | | 09Bh | ADRESL | ADC Resul | t Register Lo | )W | ı | | | 1 | ı | xxxx xxxx | uuuu uuuu | | 09Ch | ADRESH | | t Register Hi | | | | | | | xxxx xxxx | uuuu uuuu | | 09Dh | ADCON0 | _ | | - | CHS<4:0> | | | GO/DONE | ADON | -000 0000 | -000 0000 | | 09Eh | ADCON1 | ADFM | | ADCS<2:0> | | _ | _ | | F<1:0> | 000000 | | | 09Fh | _ | Unimpleme | nted | | | l . | l . | | | _ | _ | | Legen | | own u = unch | | .1 | | | | | | | | x = unknown, u = unchanged, q = value depends on condition, - = unimplemented, read as '0', r = reserved. Legend: Shaded locations are unimplemented, read as '0'. PIC16F1516/7/8/9 only. Note 1: PIC16(L)F1517/9 only. Unimplemented, read as '1'. FIGURE 3-9: **INDIRECT ADDRESSING** 0x0000 0x0000 **Traditional Data Memory** 0x0FFF 0x0FFF 0x1000 Reserved 0x1FFF 0x2000 Linear **Data Memory** 0x29AF 0x29B0 Reserved **FSR** 0x7FFF Address 0x8000 Range 0x0000 **Program** Flash Memory 0xFFFF 0x7FFF Note: Not all memory regions are completely implemented. Consult device memory tables for memory limits. #### 3.7.2 LINEAR DATA MEMORY The linear data memory is the region from FSR address 0x2000 to FSR address 0x29AF. This region is a virtual region that points back to the 80-byte blocks of GPR memory in all the banks. Unimplemented memory reads as 0x00. Use of the linear data memory region allows buffers to be larger than 80 bytes because incrementing the FSR beyond one bank will go directly to the GPR memory of the next bank. The 16 bytes of common memory are not included in the linear data memory region. FIGURE 3-11: LINEAR DATA MEMORY MAP #### 3.7.3 PROGRAM FLASH MEMORY To make constant data access easier, the entire program Flash memory is mapped to the upper half of the FSR address space. When the MSB of FSRnH is set, the lower 15 bits are the address in program memory which will be accessed through INDF. Only the lower eight bits of each memory location is accessible via INDF. Writing to the program Flash memory cannot be accomplished via the FSR/INDF interface. All instructions that access program Flash memory via the FSR/INDF interface will require one additional instruction cycle to complete. FIGURE 3-12: PROGRAM FLASH MEMORY MAP #### 5.3 Clock Switching The system clock source can be switched between external and internal clock sources via software using the System Clock Select (SCS) bits of the OSCCON register. The following clock sources can be selected using the SCS bits: - Default system oscillator determined by FOSC bits in Configuration Words - · Secondary oscillator 32 kHz crystal - Internal Oscillator Block (INTOSC) ## 5.3.1 SYSTEM CLOCK SELECT (SCS) BITS The System Clock Select (SCS) bits of the OSCCON register selects the system clock source that is used for the CPU and peripherals. - When the SCS bits of the OSCCON register = 00, the system clock source is determined by value of the FOSC<2:0> bits in the Configuration Words. - When the SCS bits of the OSCCON register = 01, the system clock source is the secondary oscillator. - When the SCS bits of the OSCCON register = 1x, the system clock source is chosen by the internal oscillator frequency selected by the IRCF<3:0> bits of the OSCCON register. After a Reset, the SCS bits of the OSCCON register are always cleared. Note: Any automatic clock switch, which may occur from Two-Speed Start-up or Fail-Safe Clock Monitor, does not update the SCS bits of the OSCCON register. The user can monitor the OSTS bit of the OSCSTAT register to determine the current system clock source. When switching between clock sources, a delay is required to allow the new clock to stabilize. These oscillator delays are shown in Table 5-1. ## 5.3.2 OSCILLATOR START-UP TIMER STATUS (OSTS) BIT The Oscillator Start-up Timer Status (OSTS) bit of the OSCSTAT register indicates whether the system clock is running from the external clock source, as defined by the FOSC<2:0> bits in the Configuration Words, or from the internal clock source. In particular, OSTS indicates that the Oscillator Start-up Timer (OST) has timed out for LP, XT or HS modes. The OSTS does not reflect the status of the secondary oscillator. #### 5.3.3 SECONDARY OSCILLATOR The secondary oscillator is a separate crystal oscillator associated with the Timer1 peripheral. It is optimized for timekeeping operations with a 32.768 kHz crystal connected between the SOSCO and SOSCI device pins. The secondary oscillator is enabled using the T1OSCEN control bit in the T1CON register. See **Section 18.0 "Timer1 Module with Gate Control"** for more information about the Timer1 peripheral. ## 5.3.4 SECONDARY OSCILLATOR READY (SOSCR) BIT The user must ensure that the secondary oscillator is ready to be used before it is selected as a system clock source. The Secondary Oscillator Ready (SOSCR) bit of the OSCSTAT register indicates whether the secondary oscillator is ready to be used. After the SOSCR bit is set, the SCS bits can be configured to select the secondary oscillator. #### FIGURE 5-10: FSCM TIMING DIAGRAM #### 7.1 Operation Interrupts are disabled upon any device Reset. They are enabled by setting the following bits: - · GIE bit of the INTCON register - Interrupt Enable bit(s) for the specific interrupt event(s) - PEIE bit of the INTCON register (if the Interrupt Enable bit of the interrupt event is contained in the PIEx register) The INTCON, PIR1 and PIR2 registers record individual interrupts via interrupt flag bits. Interrupt flag bits will be set, regardless of the status of the GIE, PEIE and individual interrupt enable bits. The following events happen when an interrupt event occurs while the GIE bit is set: - · Current prefetched instruction is flushed - · GIE bit is cleared - Current Program Counter (PC) is pushed onto the stack - Critical registers are automatically saved to the shadow registers (See Section 7.5 "Automatic Context Saving") - · PC is loaded with the interrupt vector 0004h The firmware within the Interrupt Service Routine (ISR) should determine the source of the interrupt by polling the interrupt flag bits. The interrupt flag bits must be cleared before exiting the ISR to avoid repeated interrupts. Because the GIE bit is cleared, any interrupt that occurs while executing the ISR will be recorded through its interrupt flag, but will not cause the processor to redirect to the interrupt vector. The RETFIE instruction exits the ISR by popping the previous address from the stack, restoring the saved context from the shadow registers and setting the GIE bit. For additional information on a specific interrupt's operation, refer to its peripheral chapter. - Note 1: Individual interrupt flag bits are set, regardless of the state of any other enable bits. - 2: All interrupts will be ignored while the GIE bit is cleared. Any interrupt occurring while the GIE bit is clear will be serviced when the GIE bit is set again. #### 7.2 Interrupt Latency Interrupt latency is defined as the time from when the interrupt event occurs to the time code execution at the interrupt vector begins. The latency for synchronous interrupts is three or four instruction cycles. For asynchronous interrupts, the latency is three to five instruction cycles, depending on when the interrupt occurs. See Figure 7-2 and Figure 7-3 for more details. #### REGISTER 7-3: PIE2: PERIPHERAL INTERRUPT ENABLE REGISTER 2 | R/W-0/0 | U-0 | U-0 | U-0 | R/W-0/0 | U-0 | U-0 | R/W-0/0 | |---------|-----|-----|-----|---------|-----|-----|---------| | OSFIE | _ | _ | _ | BCLIE | _ | _ | CCP2IE | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets '1' = Bit is set '0' = Bit is cleared bit 7 OSFIE: Oscillator Fail Interrupt Enable bit 1 = Enables the Oscillator Fail interrupt 0 = Disables the Oscillator Fail interrupt bit 6-4 **Unimplemented:** Read as '0' bit 3 BCLIE: MSSP Bus Collision Interrupt Enable bit 1 = Enables the MSSP Bus Collision Interrupt 0 = Disables the MSSP Bus Collision Interrupt bit 2-1 **Unimplemented:** Read as '0' bit 0 CCP2IE: CCP2 Interrupt Enable bit 1 = Enables the CCP2 interrupt 0 = Disables the CCP2 interrupt Note: Bit PEIE of the INTCON register must be set to enable any peripheral interrupt. #### 16.2.6 ADC CONVERSION PROCEDURE This is an example procedure for using the ADC to perform an Analog-to-Digital conversion: - 1. Configure Port: - Disable pin output driver (Refer to the TRIS register) - Configure pin as analog (Refer to the ANSEL register) - Disable weak pull-ups, either globally (Refer to the OPTION\_REG register) or individually (Refer to the appropriate WPUx register) - 2. Configure the ADC module: - · Select ADC conversion clock - · Configure voltage reference - · Select ADC input channel - · Turn on ADC module - 3. Configure ADC interrupt (optional): - · Clear ADC interrupt flag - · Enable ADC interrupt - · Enable peripheral interrupt - Enable global interrupt<sup>(1)</sup> - 4. Wait the required acquisition time<sup>(2)</sup>. - 5. Start conversion by setting the GO/DONE bit. - Wait for ADC conversion to complete by one of the following: - Polling the GO/DONE bit - Waiting for the ADC interrupt (interrupts enabled) - 7. Read ADC Result. - 8. Clear the ADC interrupt flag (required if interrupt is enabled). - **Note 1:** The global interrupt can be disabled if the user is attempting to wake up from Sleep and resume in-line code execution. - Refer to Section 16.4 "ADC Acquisition Requirements". #### **EXAMPLE 16-1: ADC CONVERSION** ``` ; This code block configures the ADC ; for polling, Vdd and Vss references, Frc ; clock and ANO input. ;Conversion start & polling for completion ; are included. BANKSEL ADCON1 B'11110000' ;Right justify, Frc MOVLW ;clock MOVWF ADCON1 ;Vdd and Vss Vref BANKSEL TRISA BSF TRISA,0 ;Set RAO to input BANKSEL ANSEL BSF ANSEL,0 ;Set RAO to analog BANKSEL WPUA WPUA, 0 BCF ;Disable weak pull- up on RA0 BANKSEL ADCONO B'00000001' ;Select channel ANO MOVLW MOVWF ADCONO ; Turn ADC On CALL SampleTime ;Acquisiton delay BSF ADCON0, ADGO ; Start conversion ADCON0, ADGO ; Is conversion done? BTFSC GOTO $-1 ;No, test again BANKSEL ADRESH ADRESH,W ;Read upper 2 bits MOVF RESULTHI ;store in GPR space MOVWF BANKSEL ADRESL MOVF ADRESL,W ; Read lower 8 bits MOVWF RESULTLO ;Store in GPR space ``` ### REGISTER 16-5: ADRESH: ADC RESULT REGISTER HIGH (ADRESH) ADFM = 1 | R/W-x/u |---------|---------|---------|---------|---------|---------|---------|---------| | _ | _ | _ | _ | _ | _ | ADRES | S<9:8> | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets '1' = Bit is set '0' = Bit is cleared bit 7-2 **Reserved**: Do not use. bit 1-0 ADRES<9:8>: ADC Result Register bits Upper two bits of 10-bit conversion result ### REGISTER 16-6: ADRESL: ADC RESULT REGISTER LOW (ADRESL) ADFM = 1 | R/W-x/u |---------|---------|---------|---------|---------|---------|---------|---------| | | | | ADRES | 6<7:0> | | | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets '1' = Bit is set '0' = Bit is cleared bit 7-0 ADRES<7:0>: ADC Result Register bits Lower eight bits of 10-bit conversion result ### 22.3 Register Definitions: EUSART Control #### REGISTER 22-1: TXSTA: TRANSMIT STATUS AND CONTROL REGISTER | R/W-/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R-1/1 | R/W-0/0 | |--------|---------|---------------------|---------|---------|---------|-------|---------| | CSRC | TX9 | TXEN <sup>(1)</sup> | SYNC | SENDB | BRGH | TRMT | TX9D | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets '1' = Bit is set '0' = Bit is cleared bit 7 CSRC: Clock Source Select bit Asynchronous mode: Don't care Synchronous mode: 1 = Master mode (clock generated internally from BRG) 0 = Slave mode (clock from external source) bit 6 **TX9:** 9-bit Transmit Enable bit 1 = Selects 9-bit transmission0 = Selects 8-bit transmission bit 5 **TXEN:** Transmit Enable bit<sup>(1)</sup> 1 = Transmit enabled0 = Transmit disabled bit 4 SYNC: EUSART Mode Select bit 1 = Synchronous mode0 = Asynchronous mode bit 3 SENDB: Send Break Character bit Asynchronous mode: 1 = Send Sync Break on next transmission (cleared by hardware upon completion) 0 = Sync Break transmission completed Synchronous mode: Don't care bit 2 BRGH: High Baud Rate Select bit Asynchronous mode: 1 = High speed 0 = Low speed Synchronous mode: Unused in this mode bit 1 TRMT: Transmit Shift Register Status bit 1 = TSR empty 0 = TSR full bit 0 **TX9D:** Ninth bit of Transmit Data Can be address/data bit or a parity bit. Note 1: SREN/CREN overrides TXEN in Sync mode. TABLE 24-3: INSTRUCTION SET (CONTINUED) | Mnem | nonic, | Description | Cycles | | 14-Bit ( | Opcode | ) | Status | Notes | |--------|--------|-----------------------------------------------|--------|-----|----------|--------|------|----------|-------| | Oper | ands | Description | Cycles | MSb | | | | Affected | Notes | | | | CONTROL OPERA | TIONS | | | | | | | | BRA | k | Relative Branch | 2 | 11 | 001k | kkkk | kkkk | | | | BRW | _ | Relative Branch with W | 2 | 00 | 0000 | 0000 | 1011 | | | | CALL | k | Call Subroutine | 2 | 10 | 0kkk | kkkk | kkkk | | | | CALLW | _ | Call Subroutine with W | 2 | 00 | 0000 | 0000 | 1010 | | | | GOTO | k | Go to address | 2 | 10 | 1kkk | kkkk | kkkk | | | | RETFIE | k | Return from interrupt | 2 | 00 | 0000 | 0000 | 1001 | | | | RETLW | k | Return with literal in W | 2 | 11 | 0100 | kkkk | kkkk | | | | RETURN | _ | Return from Subroutine | 2 | 00 | 0000 | 0000 | 1000 | | | | | | INHERENT OPERA | TIONS | | | | | | | | CLRWDT | _ | Clear Watchdog Timer | 1 | 00 | 0000 | 0110 | 0100 | TO, PD | | | NOP | _ | No Operation | 1 | 00 | 0000 | 0000 | 0000 | | | | OPTION | _ | Load OPTION_REG register with W | 1 | 00 | 0000 | 0110 | 0010 | | | | RESET | _ | Software device Reset | 1 | 00 | 0000 | 0000 | 0001 | | | | SLEEP | _ | Go into Standby mode | 1 | 00 | 0000 | 0110 | 0011 | TO, PD | | | TRIS | f | Load TRIS register with W | 1 | 00 | 0000 | 0110 | Offf | | | | | | C-COMPILER OPT | IMIZED | | | | | | | | ADDFSR | n, k | Add Literal k to FSRn | 1 | 11 | 0001 | 0nkk | kkkk | | | | MOVIW | n mm | Move Indirect FSRn to W with pre/post inc/dec | 1 | 00 | 0000 | 0001 | 0nmm | Z | 2, 3 | | | | modifier, mm | | | | | | | | | | k[n] | Move INDFn to W, Indexed Indirect. | 1 | 11 | 1111 | 0nkk | kkkk | Z | 2 | | MOVWI | n mm | Move W to Indirect FSRn with pre/post inc/dec | 1 | 00 | 0000 | 0001 | 1nmm | | 2, 3 | | | | modifier, mm | | | | | | | | | | k[n] | Move W to INDFn, Indexed Indirect. | 1 | 11 | 1111 | 1nkk | kkkk | | 2 | Note 1: If the Program Counter (PC) is modified, or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP. <sup>2:</sup> If this instruction addresses an INDF register and the MSb of the corresponding FSR is set, this instruction will require one additional instruction cycle. <sup>3:</sup> See Table in the MOVIW and MOVWI instruction descriptions. #### 25.0 ELECTRICAL SPECIFICATIONS ## 25.1 Absolute Maximum Ratings<sup>(†)</sup> | Ambient temperature under bias | 40°C to +125°C | |-------------------------------------------------------------------|----------------------| | Storage temperature | 65°C to +150°C | | Voltage on VDD with respect to Vss, PIC16F1516/7/8/9 | 0.3V to +6.5V | | Voltage on VDD with respect to Vss, PIC16LF1516/7/8/9 | 0.3V to +4.0V | | Voltage on MCLR with respect to Vss | 0.3V to +9.0V | | Voltage on all other pins with respect to Vss | 0.3V to (VDD + 0.3V) | | Total power dissipation <sup>(2)</sup> | 800 mW | | Maximum current | | | on Vss pin for 28-Pin devices <sup>(1)</sup> | | | $-40$ °C $\leq$ TA $\leq$ +85°C | | | +85°C ≤ TA ≤ +125°C | 120 mA | | on VDD pin for 28-Pin devices <sup>(1)</sup> | | | $-40^{\circ}C \le TA \le +85^{\circ}C$ | | | on Vss pin for 40/44-Pin devices <sup>(1)</sup> | | | $-40^{\circ}C \le TA \le +85^{\circ}C$<br>+85°C \le TA \le +125°C | | | on VDD pin for 40/44-Pin devices <sup>(1)</sup> | | | $-40^{\circ}C \le TA \le +85^{\circ}C$ | | | Clamp current, Ik (VPIN < 0 or VPIN > VDD) | ± 20 mA | | Maximum output current sunk by any I/O pin | 50 mA | | Maximum output current sourced by any I/O pin | 50 mA | - Note 1: Maximum current rating requires even load distribution across I/O pins. Maximum current rating may be limited by the device package power dissipation characterizations, see Table 25-5 to calculate device specifications. - 2: Power dissipation is calculated as follows: PDIS = VDD x {IDD $\sum IOH$ } + $\sum {(VDD VOH) \times IOH}$ + $\sum {(VOI \times IOL)}$ † NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure above maximum rating conditions for extended periods may affect device reliability. ### 25.4 DC Characteristics: Supply Current (IDD) | PIC16LF1 | 1516/7/8/9 | | | Standard Operating Conditions (unless otherwise stated)<br>Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for industrial $-40^{\circ}C \le TA \le +125^{\circ}C$ for extended | | | | | | | | | |----------|-------------------------------------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------------------------|-------------------------------------------------------------------------------|--|--|--|--|--| | PIC16F15 | 516/7/8/9 | | | d Operati<br>g tempera | ature · | $-40^{\circ}\text{C} \leq \text{TA}$ | less otherwise stated)<br>A ≤ +85°C for industrial<br>A ≤ +125°C for extended | | | | | | | Param | Device | Min. | Typ† | Max. | Units | | Conditions | | | | | | | No. | Characteristics | | | | | VDD | Note | | | | | | | | Supply Current (IDD) <sup>(1,</sup> | 2, 3) | | | | | | | | | | | | D010 | | _ | 8.0 | 14 | μА | 1.8 | Fosc = 32 kHz | | | | | | | | | _ | 12.0 | 31 | μА | 3.0 | LP Oscillator<br>-40°C ≤ TA ≤ +85°C | | | | | | | D010 | | _ | 11 | 28 | μΑ | 2.3 | Fosc = 32 kHz | | | | | | | | | _ | 13 | 38 | μΑ | 3.0 | LP Oscillator<br>40°C ≤ Ta ≤ +85°C | | | | | | | | | _ | 14 | 45 | μΑ | 5.0 | -40 C ≤ IA ≤ +05 C | | | | | | | D011 | | _ | 60 | 95 | μΑ | 1.8 | Fosc = 1 MHz | | | | | | | | | _ | 110 | 180 | μΑ | 3.0 | XT Oscillator | | | | | | | D011 | | _ | 92 | 170 | μΑ | 2.3 | Fosc = 1 MHz | | | | | | | | | _ | 140 | 230 | μΑ | 3.0 | XT Oscillator | | | | | | | | | _ | 170 | 350 | μΑ | 5.0 | | | | | | | | D012 | | _ | 150 | 240 | μΑ | 1.8 | Fosc = 4 MHz | | | | | | | | | _ | 260 | 430 | μΑ | 3.0 | XT Oscillator | | | | | | | D012 | | | 190 | 450 | μА | 2.3 | Fosc = 4 MHz | | | | | | | | | _ | 310 | 500 | μΑ | 3.0 | XT Oscillator | | | | | | | | | - | 370 | 650 | μА | 5.0 | | | | | | | | D013 | | | 25 | 31 | μА | 1.8 | Fosc = 500 kHz | | | | | | | | | _ | 35 | 50 | μА | 3.0 | EC Oscillator<br>Low-Power mode | | | | | | | D013 | | _ | 25 | 40 | μΑ | 2.3 | Fosc = 500 kHz | | | | | | | | | _ | 35 | 55 | μΑ | 3.0 | EC Oscillator Low-Power mode | | | | | | | | | _ | 40 | 60 | μΑ | 5.0 | Low-i owei mode | | | | | | | D014 | | _ | 120 | 210 | μА | 1.8 | Fosc = 4 MHz | | | | | | | | | _ | 210 | 380 | μА | 3.0 | EC Oscillator Medium-Power mode | | | | | | | D014 | | _ | 160 | 250 | μΑ | 2.3 | Fosc = 4 MHz | | | | | | | | | _ | 260 | 380 | μΑ | 3.0 | EC Oscillator Medium-Power mode | | | | | | | | | _ | 330 | 480 | μА | 5.0 | - Wediani-i Owei Mode | | | | | | - \* These parameters are characterized but not tested. - † Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - Note 1: The test conditions for all IDD measurements in active operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD; MCLR = VDD; WDT disabled. - 2: The supply current is mainly a function of the operating voltage and frequency. Other factors, such as I/O pin loading and switching rate, oscillator type, internal code execution pattern and temperature, also have an impact on the current consumption. - 3: $0.1 \mu F$ capacitor on VCAP pin, PIC16F1516/7/8/9 only. - 4: For RC oscillator configurations, current through REXT is not included. The current through the resistor can be extended by the formula IR = VDD/2REXT (mA) with REXT in kΩ. ### 25.5 DC Characteristics: Power-Down Currents (IPD) | PIC16LF1 | 516/7/8/9 | | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{Ta} \le +85^{\circ}\text{C}$ for industrial $-40^{\circ}\text{C} \le \text{Ta} \le +125^{\circ}\text{C}$ for extended | | | | | | | | | |----------|---------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------|----------------------------------------------------------|-----|----------------------------------------------------------------|--|--|--| | PIC16F15 | 16/7/8/9 | | | rd Opera | | nerwise stated)<br>'C for industrial<br>o°C for extended | | | | | | | Param | Device Characteristics | Min. | Typ† | Max. | Max. | Units | | Conditions | | | | | No. | | | ,,, | +85°C | +125°C | | VDD | Note | | | | | | Power-down Currents (IPD) | (2, 4) | | | | | | _ | | | | | D022 | Base IPD | _ | 0.02 | 1.0 | 8.0 | μΑ | 1.8 | WDT, BOR, FVR, and SOSC | | | | | | | _ | 0.03 | 2.0 | 9.0 | μΑ | 3.0 | disabled, all Peripherals Inactive | | | | | D022 | Base IPD | _ | 0.20 | 3.0 | 10 | μА | 2.3 | WDT, BOR, FVR, and SOSC | | | | | | | _ | 0.30 | 4.0 | 12 | μΑ | 3.0 | disabled, all Peripherals Inactive, Low-power regulator active | | | | | | | _ | 0.47 | 6.0 | 15 | μΑ | 5.0 | , , | | | | | D023 | | _ | 0.50 | 6.0 | 14 | μА | 1.8 | LPWDT Current (Note 1) | | | | | | | _ | 0.80 | 7.0 | 17 | μА | 3.0 | | | | | | D023 | | _ | 0.50 | 6.0 | 15 | μА | 2.3 | LPWDT Current (Note 1) | | | | | | | _ | 0.77 | 7.0 | 20 | μΑ | 3.0 | | | | | | | | _ | 0.85 | 8.0 | 22 | μА | 5.0 | | | | | | D023A | | _ | 8.5 | 23 | 25 | μА | 1.8 | FVR current (Note 1) | | | | | | | _ | 8.5 | 24 | 27 | μА | 3.0 | | | | | | D023A | | _ | 18 | 26 | 30 | μΑ | 2.3 | FVR current (Note 1) | | | | | | | _ | 19 | 27 | 37 | μА | 3.0 | | | | | | | | _ | 20 | 29 | 45 | μА | 5.0 | | | | | | D024 | | _ | 8.0 | 17 | 20 | μА | 3.0 | BOR Current (Note 1) | | | | | D024 | | _ | 8.0 | 17 | 30 | μА | 3.0 | BOR Current (Note 1) | | | | | | | _ | 9.0 | 20 | 40 | μА | 5.0 | | | | | | D024A | | _ | 0.30 | 4.0 | 8.0 | μА | 3.0 | LPBOR Current | | | | | D024A | | _ | 0.30 | 4.0 | 14 | μА | 3.0 | LPBOR Current (Note 1) | | | | | | | _ | 0.45 | 8.0 | 17 | μΑ | 5.0 | | | | | | D025 | | | 0.3 | 5.0 | 9.0 | μА | 1.8 | SOSC Current (Note 1) | | | | | | | _ | 0.5 | 8.5 | 12 | μА | 3.0 | | | | | | D025 | | _ | 1.1 | 6.0 | 10 | μА | 2.3 | SOSC Current (Note 1) | | | | | | | _ | 1.3 | 8.5 | 20 | μА | 3.0 | | | | | | | | _ | 1.4 | 10 | 25 | μА | 5.0 | | | | | | D026 | | _ | 0.10 | 1.0 | 9.0 | μА | 1.8 | ADC Current (Note 1, 3), | | | | | | | _ | 0.10 | 2.0 | 10 | μА | 3.0 | no conversion in progress | | | | | D026 | | _ | 0.16 | 3.0 | 10 | μА | 2.3 | ADC Current (Note 1, 3), | | | | | | | _ | 0.40 | 4.0 | 11 | μА | 3.0 | no conversion in progress | | | | | | | _ | 0.50 | 6.0 | 16 | μА | 5.0 | | | | | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. Note 1: The peripheral $\Delta$ current can be determined by subtracting the base IPD current from this limit. Max values should be used when calculating total current consumption. <sup>2:</sup> The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode, with all I/O pins in high-impedance state and tied to VDD. <sup>3:</sup> ADC clock source is FRC. <sup>4:</sup> VREGPM = 1, PIC16F1516/7/8/9 only. FIGURE 26-27: IDD TYPICAL, HS OSCILLATOR, PIC16LF1516/7/8/9 ONLY FIGURE 26-28: IDD MAXIMUM, HS OSCILLATOR, PIC16LF1516/7/8/9 ONLY FIGURE 26-57: WDT TIME-OUT PERIOD ### 28-Lead Skinny Plastic Dual In-Line (SP) - 300 mil Body [SPDIP] **ote:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | INCHES | | | | | |----------------------------|----------|-------|-------------|-------|--|--|--| | Dimension | n Limits | MIN | MIN NOM MAX | | | | | | Number of Pins | N | | 28 | | | | | | Pitch | е | | .100 BSC | | | | | | Top to Seating Plane | Α | _ | _ | .200 | | | | | Molded Package Thickness | A2 | .120 | .135 | .150 | | | | | Base to Seating Plane | A1 | .015 | _ | _ | | | | | Shoulder to Shoulder Width | Е | .290 | .310 | .335 | | | | | Molded Package Width | E1 | .240 | .285 | .295 | | | | | Overall Length | D | 1.345 | 1.365 | 1.400 | | | | | Tip to Seating Plane | L | .110 | .130 | .150 | | | | | Lead Thickness | С | .008 | .010 | .015 | | | | | Upper Lead Width | b1 | .040 | .050 | .070 | | | | | Lower Lead Width | b | .014 | .018 | .022 | | | | | Overall Row Spacing § | eB | _ | _ | .430 | | | | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. § Significant Characteristic. - 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side. - 4. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing C04-070B ### 28-Lead Plastic Shrink Small Outline (SS) - 5.30 mm Body [SSOP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging **MILLIMETERS** Units **Dimension Limits** MIN MOM MAX Contact Pitch 0.65 BSC Ε С Contact Pad Spacing 7.20 X1 0.45 Contact Pad Width (X28) Contact Pad Length (X28) Y1 1.75 G 0.20 #### Notes: Distance Between Pads BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2073A <sup>1.</sup> Dimensioning and tolerancing per ASME Y14.5M