



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 20MHz                                                                     |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                 |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                     |
| Number of I/O              | 36                                                                        |
| Program Memory Size        | 14KB (8K x 14)                                                            |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 512 x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                               |
| Data Converters            | A/D 28x10b                                                                |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Through Hole                                                              |
| Package / Case             | 40-DIP (0.600", 15.24mm)                                                  |
| Supplier Device Package    | 40-PDIP                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf1517-i-p |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Name                                                                        | Function                       | Input<br>Type              | Output<br>Type          | Description                                                                                                              |  |  |
|-----------------------------------------------------------------------------|--------------------------------|----------------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------|--|--|
| RC0/SOSCO/T1CKI                                                             | RC0                            | ST                         | CMOS                    | General purpose I/O.                                                                                                     |  |  |
|                                                                             | SOSCO                          | —                          | XTAL                    | Secondary oscillator connection.                                                                                         |  |  |
|                                                                             | · T1CKI                        | ST                         | —                       | Timer1 clock input.                                                                                                      |  |  |
| RC1/SOSCI/CCP2 <sup>(1)</sup>                                               | RC1                            | ST                         | CMOS                    | General purpose I/O.                                                                                                     |  |  |
|                                                                             | SOSCI                          | —                          | XTAL                    | Secondary oscillator connection.                                                                                         |  |  |
|                                                                             | CCP2                           | ST                         | CMOS                    | Capture/Compare/PWM 2.                                                                                                   |  |  |
| RC2/AN14/CCP1                                                               | RC2                            | ST                         | CMOS                    | General purpose I/O.                                                                                                     |  |  |
|                                                                             | AN14                           | AN                         | _                       | ADC Channel 14 input.                                                                                                    |  |  |
|                                                                             | CCP1                           | ST                         | CMOS                    | Capture/Compare/PWM 1.                                                                                                   |  |  |
| RC3/AN15/SCK/SCL                                                            | RC3                            | ST                         | CMOS                    | General purpose I/O.                                                                                                     |  |  |
|                                                                             | AN15                           | AN                         | _                       | ADC Channel 15 input.                                                                                                    |  |  |
|                                                                             | SCK                            | ST                         | CMOS                    | SPI clock.                                                                                                               |  |  |
|                                                                             | SCL                            | l <sup>2</sup> C           | OD                      | I <sup>2</sup> C clock.                                                                                                  |  |  |
| RC4/AN16/SDI/SDA                                                            | RC4                            | ST                         | CMOS                    | General purpose I/O.                                                                                                     |  |  |
|                                                                             | AN16                           | AN                         | —                       | ADC Channel 16 input.                                                                                                    |  |  |
|                                                                             | SDI                            | ST                         | —                       | SPI data input.                                                                                                          |  |  |
|                                                                             | SDA                            | l <sup>2</sup> C           | OD                      | I <sup>2</sup> C data input/output.                                                                                      |  |  |
| RC5/AN17/SDO                                                                | RC5                            | ST                         | CMOS                    | General purpose I/O.                                                                                                     |  |  |
|                                                                             | AN17                           | AN                         | _                       | ADC Channel 17 input.                                                                                                    |  |  |
|                                                                             | SDO                            | —                          | CMOS                    | SPI data output.                                                                                                         |  |  |
| RC6/AN18/TX/CK                                                              | RC6                            | ST                         | CMOS                    | General purpose I/O.                                                                                                     |  |  |
|                                                                             | AN18                           | AN                         | —                       | ADC Channel 18 input.                                                                                                    |  |  |
|                                                                             | TX                             | _                          | CMOS                    | USART asynchronous transmit.                                                                                             |  |  |
|                                                                             | СК                             | ST                         | CMOS                    | USART synchronous clock.                                                                                                 |  |  |
| RC7/AN19/RX/DT                                                              | RC7                            | ST                         | CMOS                    | General purpose I/O.                                                                                                     |  |  |
|                                                                             | AN19                           | AN                         | _                       | ADC Channel 19 input.                                                                                                    |  |  |
|                                                                             | RX                             | ST                         | _                       | USART asynchronous input.                                                                                                |  |  |
|                                                                             | DT                             | ST                         | CMOS                    | USART synchronous data.                                                                                                  |  |  |
| RD0 <sup>(3)</sup> /AN20                                                    | RD0                            | ST                         | CMOS                    | General purpose I/O.                                                                                                     |  |  |
|                                                                             | AN20                           | AN                         | —                       | ADC Channel 20 input.                                                                                                    |  |  |
| RD1 <sup>(3)</sup> /AN21                                                    | RD1                            | ST                         | CMOS                    | General purpose I/O.                                                                                                     |  |  |
|                                                                             | AN21                           | AN                         | _                       | ADC Channel 21 input.                                                                                                    |  |  |
| RD2 <sup>(3)</sup> /AN22                                                    | RD2                            | ST                         | CMOS                    | General purpose I/O.                                                                                                     |  |  |
|                                                                             | AN22                           | AN                         | _                       | ADC Channel 22 input.                                                                                                    |  |  |
| RD3 <sup>(3)</sup> /AN23                                                    | RD3                            | ST                         | CMOS                    | General purpose I/O.                                                                                                     |  |  |
|                                                                             | AN23                           | AN                         | _                       | ADC Channel 23 input.                                                                                                    |  |  |
| RD4 <sup>(3)</sup> /AN24                                                    | RD4                            | ST                         | CMOS                    | General purpose I/O.                                                                                                     |  |  |
|                                                                             | AN24                           | AN                         | _                       | ADC Channel 24 input.                                                                                                    |  |  |
| RD5 <sup>(3)</sup> /AN25                                                    | RD5                            | ST                         | CMOS                    | General purpose I/O.                                                                                                     |  |  |
|                                                                             | AN25                           | AN                         | _                       | ADC Channel 25 input.                                                                                                    |  |  |
| RD6 <sup>(3)</sup> /AN26                                                    | RD6                            | ST                         | CMOS                    | General purpose I/O.                                                                                                     |  |  |
|                                                                             | AN26                           | AN                         | —                       | ADC Channel 26 input.                                                                                                    |  |  |
| Legend: AN = Analog input or o<br>TTL = TTL compatible<br>HV = High Voltage | output CMC<br>input ST<br>XTAI | S= CMC<br>= Schi<br>= Crvs | DS compa<br>mitt Trigge | atible input or output OD = Open-Drain<br>er input with CMOS levels $I^2C$ = Schmitt Trigger input with $I^2C$<br>levels |  |  |

TABLE 1-2: PINOUT DESCRIPTION (CONTINUED)

Note 1: Peripheral pin location selected using APFCON register (Register 12-1). Default location.

2: Peripheral pin location selected using APFCON register (Register 12-1). Alternate location.

3: PORTD and RE<2:0> available on PIC16(L)F1517/9 only.

# 3.0 MEMORY ORGANIZATION

These devices contain the following types of memory:

- Program Memory
  - Configuration Words
  - Device ID
  - User ID
  - Flash Program Memory
- Data Memory
  - Core Registers
  - Special Function Registers
  - General Purpose RAM
  - Common RAM

The following features are associated with access and control of program memory and data memory:

- PCL and PCLATH
- Stack
- Indirect Addressing

# 3.1 Program Memory Organization

The enhanced mid-range core has a 15-bit program counter capable of addressing a 32K x 14 program memory space. Table 3-1 shows the memory sizes implemented for these devices. Accessing a location above these boundaries will cause a wrap-around within the implemented memory space. The Reset vector is at 0000h and the interrupt vector is at 0004h (see Figure 3-1 and Figure 3-2).

### TABLE 3-1: DEVICE SIZES AND ADDRESSES

#### Program Memory Last Program Memory **High-Endurance Flash** Device Memory Address Range (1) Address Space (Words) PIC16F1516 PIC16LF1516 1FFFh 1F80h-1FFFh 8,192 PIC16F1827 PIC16LF1517 PIC16F1939 PIC16LF1518 3FFFh 16,384 3F80h-3FFFh PIC16LF1933 PIC16LF1519

**Note 1:** High-endurance Flash applies to the low byte of each address in the range.

# 3.2 High-Endurance Flash

This device has a 128-byte section of high-endurance Program Flash Memory (PFM) in lieu of data EEPROM. This area is especially well suited for nonvolatile data storage that is expected to be updated frequently over the life of the end product. See Section 11.2 "Flash Program Memory Overview" for more information on writing data to PFM. See Section 3.2.1.2 "Indirect Read with FSR" for more information about using the FSR registers to read byte data stored in PFM.

FIGURE 3-6: ACCESSING THE STACK EXAMPLE 2



# 5.2.1.4 Secondary Oscillator

The secondary oscillator is a separate crystal oscillator that is associated with the Timer1 peripheral. It is optimized for timekeeping operations with a 32.768 kHz crystal connected between the SOSCO and SOSCI device pins.

The secondary oscillator can be used as an alternate system clock source and can be selected during run time using clock switching. Refer to **Section 5.3 "Clock Switching"** for more information.

#### FIGURE 5-5:

OPERATION



QUARTZ CRYSTAL



- Note 1: Quartz crystal characteristics vary according to type, package and manufacturer. The user should consult the manufacturer data sheets for specifications and recommended application.
  - **2:** Always verify oscillator performance over the VDD and temperature range that is expected for the application.
  - **3:** For oscillator design assistance, reference the following Microchip Applications Notes:
    - AN826, Crystal Oscillator Basics and Crystal Selection for rfPIC<sup>®</sup> and PIC<sup>®</sup> Devices (DS00826)
    - AN849, Basic PIC<sup>®</sup> Oscillator Design (DS00849)
    - AN943, Practical PIC<sup>®</sup> Oscillator Analysis and Design (DS00943)
    - AN949, Making Your Oscillator Work (DS00949)
    - TB097, Interfacing a Micro Crystal MS1V-T1K 32.768 kHz Tuning Fork Crystal to a PIC16F690/SS (DS91097)
    - AN1288, Design Practices for Low-Power External Oscillators (DS01288)

# 5.2.1.5 External RC Mode

The external Resistor-Capacitor (RC) modes support the use of an external RC circuit. This allows the designer maximum flexibility in frequency choice while keeping costs to a minimum when clock accuracy is not required.

The RC circuit connects to OSC1. OSC2/CLKOUT is available for general purpose I/O or CLKOUT. The function of the OSC2/CLKOUT pin is determined by the CLKOUTEN bit in Configuration Words.

Figure 5-6 shows the external RC mode connections.





The RC oscillator frequency is a function of the supply voltage, the resistor (REXT) and capacitor (CEXT) values and the operating temperature. Other factors affecting the oscillator frequency are:

- · threshold voltage variation
- component tolerances
- packaging variations in capacitance

The user also needs to take into account variation due to tolerance of the external RC components used.

#### 5.2.2.3 Internal Oscillator Frequency Selection

The system clock speed can be selected via software using the Internal Oscillator Frequency Select bits IRCF<3:0> of the OSCCON register.

The outputs of the 16 MHz HFINTOSC postscaler and the LFINTOSC connects to a multiplexer (see Figure 5-1). The Internal Oscillator Frequency Select bits IRCF<3:0> of the OSCCON register select the frequency output of the internal oscillators. One of the following frequencies can be selected via software:

- 16 MHz
- 8 MHz
- 4 MHz
- 2 MHz
- 1 MHz
- 500 kHz (default after Reset)
- 250 kHz
- 125 kHz
- 62.5 kHz
- 31.25 kHz
- 31 kHz (LFINTOSC)
  - Note: Following any Reset, the IRCF<3:0> bits of the OSCCON register are set to '0111' and the frequency selection is set to 500 kHz. The user can modify the IRCF bits to select a different frequency.

The IRCF<3:0> bits of the OSCCON register allow duplicate selections for some frequencies. These duplicate choices can offer system design trade-offs. Lower power consumption can be obtained when changing oscillator sources for a given frequency. Faster transition times can be obtained between frequency changes that use the same oscillator source.

## 5.2.2.4 Internal Oscillator Clock Switch Timing

When switching between the HFINTOSC and the LFINTOSC, the new oscillator may already be shut down to save power (see Figure 5-7). If this is the case, there is a delay after the IRCF<3:0> bits of the OSCCON register are modified before the frequency selection takes place. The OSCSTAT register will reflect the current active status of the HFINTOSC and LFINTOSC oscillators. The sequence of a frequency selection is as follows:

- 1. IRCF<3:0> bits of the OSCCON register are modified.
- 2. If the new clock is shut down, a clock start-up delay is started.
- 3. Clock switch circuitry waits for a falling edge of the current clock.
- 4. The current clock is held low and the clock switch circuitry waits for a rising edge in the new clock.
- 5. The new clock is now active.
- 6. The OSCSTAT register is updated as required.
- 7. Clock switch is complete.

See Figure 5-7 for more details.

If the internal oscillator speed is switched between two clocks of the same source, there is no start-up delay before the new frequency is selected. Clock switching time delays are shown in Table 5-1.

Start-up delay specifications are located in the oscillator tables of **Section 25.0** "**Electrical Specifications**".

# 5.3 Clock Switching

The system clock source can be switched between external and internal clock sources via software using the System Clock Select (SCS) bits of the OSCCON register. The following clock sources can be selected using the SCS bits:

- Default system oscillator determined by FOSC bits in Configuration Words
- · Secondary oscillator 32 kHz crystal
- Internal Oscillator Block (INTOSC)

## 5.3.1 SYSTEM CLOCK SELECT (SCS) BITS

The System Clock Select (SCS) bits of the OSCCON register selects the system clock source that is used for the CPU and peripherals.

- When the SCS bits of the OSCCON register = 00, the system clock source is determined by value of the FOSC<2:0> bits in the Configuration Words.
- When the SCS bits of the OSCCON register = 01, the system clock source is the secondary oscillator.
- When the SCS bits of the OSCCON register = 1x, the system clock source is chosen by the internal oscillator frequency selected by the IRCF<3:0> bits of the OSCCON register. After a Reset, the SCS bits of the OSCCON register are always cleared.
- Note: Any automatic clock switch, which may occur from Two-Speed Start-up or Fail-Safe Clock Monitor, does not update the SCS bits of the OSCCON register. The user can monitor the OSTS bit of the OSCSTAT register to determine the current system clock source.

When switching between clock sources, a delay is required to allow the new clock to stabilize. These oscillator delays are shown in Table 5-1.

### 5.3.2 OSCILLATOR START-UP TIMER STATUS (OSTS) BIT

The Oscillator Start-up Timer Status (OSTS) bit of the OSCSTAT register indicates whether the system clock is running from the external clock source, as defined by the FOSC<2:0> bits in the Configuration Words, or from the internal clock source. In particular, OSTS indicates that the Oscillator Start-up Timer (OST) has timed out for LP, XT or HS modes. The OSTS does not reflect the status of the secondary oscillator.

# 5.3.3 SECONDARY OSCILLATOR

The secondary oscillator is a separate crystal oscillator associated with the Timer1 peripheral. It is optimized for timekeeping operations with a 32.768 kHz crystal connected between the SOSCO and SOSCI device pins.

The secondary oscillator is enabled using the T1OSCEN control bit in the T1CON register. See **Section 18.0 "Timer1 Module with Gate Control"** for more information about the Timer1 peripheral.

### 5.3.4 SECONDARY OSCILLATOR READY (SOSCR) BIT

The user must ensure that the secondary oscillator is ready to be used before it is selected as a system clock source. The Secondary Oscillator Ready (SOSCR) bit of the OSCSTAT register indicates whether the secondary oscillator is ready to be used. After the SOSCR bit is set, the SCS bits can be configured to select the secondary oscillator.





| R/W-0/0                                                    | U-0                                          | U-0                      | U-0            | R/W-0/0      | U-0              | U-0              | R/W-0/0      |
|------------------------------------------------------------|----------------------------------------------|--------------------------|----------------|--------------|------------------|------------------|--------------|
| OSFIF                                                      |                                              | —                        | _              | BCLIF        | —                |                  | CCP2IF       |
| bit 7                                                      |                                              |                          |                |              |                  |                  | bit 0        |
|                                                            |                                              |                          |                |              |                  |                  |              |
| Legend:                                                    |                                              |                          |                |              |                  |                  |              |
| R = Readab                                                 | le bit                                       | W = Writable             | bit            | U = Unimplei | mented bit, read | as '0'           |              |
| u = Bit is un                                              | changed                                      | x = Bit is unkr          | nown           | -n/n = Value | at POR and BO    | R/Value at all c | other Resets |
| '1' = Bit is se                                            | et                                           | '0' = Bit is clea        | ared           |              |                  |                  |              |
|                                                            |                                              |                          |                |              |                  |                  |              |
| bit 7                                                      | <b>OSFIF:</b> Oscill                         | ator Fail Interru        | upt Flag bit   |              |                  |                  |              |
|                                                            | 1 = Interrupt i                              | s pending                |                |              |                  |                  |              |
|                                                            | 0 = Interrupt i                              | s not pending            |                |              |                  |                  |              |
| bit 6-4                                                    | Unimplemen                                   | ted: Read as '           | 0'             |              |                  |                  |              |
| bit 3                                                      | BCLIF: MSSF                                  | P Bus Collision          | Interrupt Flag | g bit        |                  |                  |              |
|                                                            | 1 = Interrupt i                              | s pending                |                |              |                  |                  |              |
|                                                            | 0 = Interrupt i                              | s not pending            |                |              |                  |                  |              |
| bit 2-1                                                    | Unimplemen                                   | ted: Read as '           | 0'             |              |                  |                  |              |
| bit 0                                                      | CCP2IF: CCF                                  | 2 Interrupt Fla          | g bit          |              |                  |                  |              |
|                                                            | 1 = Interrupt is                             | 1 = Interrupt is pending |                |              |                  |                  |              |
|                                                            | 0 = Interrupt is not pending                 |                          |                |              |                  |                  |              |
|                                                            |                                              |                          |                |              |                  |                  |              |
| <b>Note:</b> Interrupt flag bits are set when an interrupt |                                              |                          |                |              |                  |                  |              |
| с                                                          | condition occurs, regardless of the state of |                          |                |              |                  |                  |              |
| it                                                         | its corresponding enable bit or the Global   |                          |                |              |                  |                  |              |
| E E                                                        | nable bit, GIE, o                            | f the INTCON             | register.      |              |                  |                  |              |
|                                                            | ser software should ensure the               |                          |                |              |                  |                  |              |

# REGISTER 7-5: PIR2: PERIPHERAL INTERRUPT REQUEST REGISTER 2

# TABLE 7-1: SUMMARY OF REGISTERS ASSOCIATED WITH INTERRUPTS

appropriate interrupt flag bits are clear prior

to enabling an interrupt.

| Name       | Bit 7   | Bit 6  | Bit 5  | Bit 4  | Bit 3 | Bit 2  | Bit 1   | Bit 0  | Register<br>on Page |
|------------|---------|--------|--------|--------|-------|--------|---------|--------|---------------------|
| INTCON     | GIE     | PEIE   | TMR0IE | INTE   | IOCIE | TMR0IF | INTF    | IOCIF  | 74                  |
| OPTION_REG | WPUEN   | INTEDG | TMR0CS | TMR0SE | PSA   |        | PS<2:0> |        | 146                 |
| PIE1       | TMR1GIE | ADIE   | RCIE   | TXIE   | SSPIE | CCP1IE | TMR2IE  | TMR1IE | 75                  |
| PIE2       | OSFIE   | _      | —      |        | BCLIE | —      | _       | CCP2IE | 76                  |
| PIR1       | TMR1GIF | ADIF   | RCIF   | TXIF   | SSPIF | CCP1IF | TMR2IF  | TMR1IF | 77                  |
| PIR2       | OSFIF   | —      | —      | —      | BCLIF | —      | —       | CCP2IF | 78                  |

Legend: — = unimplemented locations read as '0'. Shaded cells are not used by Interrupts.

#### 12.2 **PORTA Registers**

#### 12.2.1 DATA REGISTER

PORTA is a 8-bit wide, bidirectional port. The corresponding data direction register is TRISA (Register 12-3). Setting a TRISA bit (= 1) will make the corresponding PORTA pin an input (i.e., disable the output driver). Clearing a TRISA bit (= 0) will make the corresponding PORTA pin an output (i.e., enables output driver and puts the contents of the output latch on the selected pin). Example 12-1 shows how to initialize an I/O port.

Reading the PORTA register (Register 12-2) reads the status of the pins, whereas writing to it will write to the PORT latch. All write operations are read-modify-write operations. Therefore, a write to a port implies that the port pins are read, this value is modified and then written to the PORT data latch (LATA).

#### 12.2.2 DIRECTION CONTROL

The TRISA register (Register 12-3) controls the PORTA pin output drivers, even when they are being used as analog inputs. The user should ensure the bits in the TRISA register are maintained set when using them as analog inputs. I/O pins configured as analog input always read '0'.

#### 12.2.3 ANALOG CONTROL

The ANSELA register (Register 12-5) is used to configure the Input mode of an I/O pin to analog. Setting the appropriate ANSELA bit high will cause all digital reads on the pin to be read as '0' and allow analog functions on the pin to operate correctly.

The state of the ANSELA bits has no effect on digital output functions. A pin with TRIS clear and ANSEL set will still operate as a digital output, but the Input mode will be analog. This can cause unexpected behavior when executing read-modify-write instructions on the affected port.

The ANSELA bits default to the Analog Note: mode after Reset. To use any pins as digital general purpose or peripheral inputs, the corresponding ANSEL bits must be initialized to '0' by user software.

#### EXAMPLE 12-1: **INITIALIZING PORTA**

| ; | This code example illustrates        |
|---|--------------------------------------|
| ; | initializing the PORTA register. The |
| ; | other ports are initialized in the s |
| ; | manner.                              |

same

| BANKSEL | PORTA       | ;                      |
|---------|-------------|------------------------|
| CLRF    | PORTA       | ;Init PORTA            |
| BANKSEL | LATA        | ;Data Latch            |
| CLRF    | LATA        | ;                      |
| BANKSEL | ANSELA      | ;                      |
| CLRF    | ANSELA      | ;digital I/O           |
| BANKSEL | TRISA       | ;                      |
| MOVLW   | B'00111000' | ;Set RA<5:3> as inputs |
| MOVWF   | TRISA       | ;and set RA<2:0> as    |
|         |             | ;outputs               |

#### 12.2.4 PORTA FUNCTIONS AND OUTPUT PRIORITIES

Each PORTA pin is multiplexed with other functions. The pins, their combined functions and their output priorities are shown in Table 12-2.

When multiple outputs are enabled, the actual pin control goes to the peripheral with the highest priority.

Analog input functions, such as ADC, are not shown in the priority lists. These inputs are active when the I/O pin is set for Analog mode using the ANSELx registers. Digital output functions may control the pin when it is in Analog mode with the priority shown in the priority list.

| TABLE 12-2: | PORTA OUTPU | T PRIORITY |
|-------------|-------------|------------|
|-------------|-------------|------------|

| Pin Name | Function Priority <sup>(1)</sup>    |
|----------|-------------------------------------|
| RA0      | RA0                                 |
| RA1      | RA1                                 |
| RA2      | RA2                                 |
| RA3      | RA3                                 |
| RA4      | RA4                                 |
| RA5      | VCAP (PIC16F1516/7/8/9 only)<br>RA5 |
| RA6      | CLKOUT<br>OSC2<br>RA6               |
| RA7      | RA7                                 |

**Note 1:** Priority listed from highest to lowest.

| R/W-x/u                                 | R/W-x/u | R/W-x/u                                               | R/W-x/u | R/W-x/u      | R/W-x/u          | R/W-x/u | R/W-x/u |
|-----------------------------------------|---------|-------------------------------------------------------|---------|--------------|------------------|---------|---------|
| RC7                                     | RC6     | RC5                                                   | RC4     | RC3          | RC2              | RC1     | RC0     |
| bit 7                                   |         |                                                       |         |              |                  |         | bit 0   |
|                                         |         |                                                       |         |              |                  |         |         |
| Legend:                                 |         |                                                       |         |              |                  |         |         |
| R = Readable I                          | bit     | W = Writable                                          | bit     | U = Unimpler | mented bit, read | as '0'  |         |
| u = Bit is unchanged x = Bit is unknown |         | -n/n = Value at POR and BOR/Value at all other Resets |         |              |                  |         |         |
| '1' = Bit is set                        |         | '0' = Bit is clea                                     | ared    |              |                  |         |         |
|                                         |         |                                                       | areu    |              |                  |         |         |

bit 7-0 RC<7:0>: PORTC General Purpose I/O Pin bits<sup>(1)</sup> 1 = Port pin is ≥ VIH 0 = Port pin is ≤ VIL

**Note 1:** Writes to PORTC are actually written to corresponding LATC register. Reads from PORTC register is the return of actual I/O pin values.

#### REGISTER 12-12: TRISC: PORTC TRI-STATE REGISTER

| R/W-1/1 |
|---------|---------|---------|---------|---------|---------|---------|---------|
| TRISC7  | TRISC6  | TRISC5  | TRISC4  | TRISC3  | TRISC2  | TRISC1  | TRISC0  |
| bit 7   |         |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0 TRISC<7:0>: PORTC Tri-State Control bits

1 = PORTC pin configured as an input (tri-stated)

0 = PORTC pin configured as an output

### REGISTER 12-13: LATC: PORTC DATA LATCH REGISTER

| R/W-x/u |
|---------|---------|---------|---------|---------|---------|---------|---------|
| LATC7   | LATC6   | LATC5   | LATC4   | LATC3   | LATC2   | LATC1   | LATC0   |
| bit 7   |         |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0 LATC<7:0>: PORTC Output Latch Value bits<sup>(1)</sup>

**Note 1:** Writes to PORTC are actually written to corresponding LATC register. Reads from PORTC register is the return of actual I/O pin values.

| Name    | Bit 7                                                                    | Bit 6  | Bit 5   | Bit 4  | Bit 3          | Bit 2  | Bit 1  | Bit 0  | Register<br>on Page |
|---------|--------------------------------------------------------------------------|--------|---------|--------|----------------|--------|--------|--------|---------------------|
| ANSELB  | —                                                                        | —      | ANSB5   | ANSB4  | ANSB3          | ANSB2  | ANSB1  | ANSB0  | 112                 |
| CCP1CON | —                                                                        | —      | DC1B    | <1:0>  |                | 168    |        |        |                     |
| CCP2CON | —                                                                        | —      | DC2B    | 3<1:0> | CCP2M<3:0>     |        |        |        | 168                 |
| INTCON  | GIE                                                                      | PEIE   | TMR0IE  | INTE   | IOCIE          | TMR0IF | INTF   | IOCIF  | 74                  |
| PIE1    | TMR1GIE                                                                  | ADIE   | RCIE    | TXIE   | SSPIE          | CCP1IE | TMR2IE | TMR1IE | 75                  |
| PIR1    | TMR1GIF                                                                  | ADIF   | RCIF    | TXIF   | SSPIF          | CCP1IF | TMR2IF | TMR1IF | 77                  |
| TMR1H   | Holding Register for the Most Significant Byte of the 16-bit TMR1 Count  |        |         |        |                |        |        |        |                     |
| TMR1L   | Holding Register for the Least Significant Byte of the 16-bit TMR1 Count |        |         |        |                |        |        |        | 151*                |
| TRISB   | TRISB7                                                                   | TRISB6 | TRISB5  | TRISB4 | TRISB3         | TRISB2 | TRISB1 | TRISB0 | 112                 |
| TRISC   | TRISC7                                                                   | TRISC6 | TRISC5  | TRISC4 | TRISC3         | TRISC2 | TRISC1 | TRISC0 | 115                 |
| T1CON   | TMR1CS<1:0> T1CKPS<1:0>                                                  |        | T1OSCEN | T1SYNC | —              | TMR10N | 155    |        |                     |
| T1GCON  | TMR1GE                                                                   | T1GPOL | T1GTM   | T1GSPM | T1GGO/<br>DONE | T1GVAL | T1GS   | 156    |                     |

# TABLE 18-5: SUMMARY OF REGISTERS ASSOCIATED WITH TIMER1

**Legend:** — = unimplemented, read as '0'. Shaded cells are not used by the Timer1 module.

\* Page provides register information.

During each SPI clock cycle, a full-duplex data transmission occurs. This means that while the master device is sending out the MSb from its shift register (on its SDO pin) and the slave device is reading this bit and saving it as the LSb of its shift register, that the slave device is also sending out the MSb from its shift register (on its SDO pin) and the master device is reading this bit and saving it as the LSb of its shift register.

After eight bits have been shifted out, the master and slave have exchanged register values.

If there is more data to exchange, the shift registers are loaded with new data and the process repeats itself.

Whether the data is meaningful or not (dummy data), depends on the application software. This leads to three scenarios for data transmission:

- Master sends useful data and slave sends dummy data.
- Master sends useful data and slave sends useful data.
- Master sends dummy data and slave sends useful data.

Transmissions may involve any number of clock cycles. When there is no more data to be transmitted, the master stops sending the clock signal and it deselects the slave.

Every slave device connected to the bus that has not been selected through its slave select line must disregard the clock and transmission signals and must not transmit out any data of its own.



# FIGURE 21-4: SPI MASTER AND MULTIPLE SLAVE CONNECTION

# 21.2.1 SPI MODE REGISTERS

The MSSP module has five registers for SPI mode operation. These are:

- MSSP STATUS register (SSPSTAT)
- MSSP Control register 1 (SSPCON1)
- MSSP Control register 3 (SSPCON3)
- MSSP Data Buffer register (SSPBUF)
- MSSP Address register (SSPADD)
- MSSP Shift register (SSPSR) (Not directly accessible)

SSPCON1 and SSPSTAT are the control and STA-TUS registers in SPI mode operation. The SSPCON1 register is readable and writable. The lower six bits of the SSPSTAT are read-only. The upper two bits of the SSPSTAT are read/write. In one SPI master mode, SSPADD can be loaded with a value used in the Baud Rate Generator. More information on the Baud Rate Generator is available in **Section 21.7 "Baud Rate Generator"**.

SSPSR is the shift register used for shifting data in and out. SSPBUF provides indirect access to the SSPSR register. SSPBUF is the buffer register to which data bytes are written, and from which data bytes are read.

In receive operations, SSPSR and SSPBUF together create a buffered receiver. When SSPSR receives a complete byte, it is transferred to SSPBUF and the SSPIF interrupt is set.

During transmission, the SSPBUF is not buffered. A write to SSPBUF will write to both SSPBUF and SSPSR.

# 21.2.2 SPI MODE OPERATION

When initializing the SPI, several options need to be specified. This is done by programming the appropriate control bits (SSPCON1<5:0> and SSPSTAT<7:6>). These control bits allow the following to be specified:

- Master mode (SCK is the clock output)
- Slave mode (SCK is the clock input)
- Clock Polarity (Idle state of SCK)
- Data Input Sample Phase (middle or end of data output time)
- Clock Edge (output data on rising/falling edge of SCK)
- Clock Rate (Master mode only)
- · Slave Select mode (Slave mode only)

To enable the serial port, SSP Enable bit, SSPEN of the SSPCON1 register, must be set. To reset or reconfigure SPI mode, clear the SSPEN bit, re-initialize the SSPCONx registers and then set the SSPEN bit. This configures the SDI, SDO, SCK and SS pins as serial port pins. For the pins to behave as the serial port function, some must have their data direction bits (in the TRIS register) appropriately programmed as follows:

- · SDI must have corresponding TRIS bit set
- SDO must have corresponding TRIS bit cleared
- SCK (Master mode) must have corresponding TRIS bit cleared
- SCK (Slave mode) must have corresponding TRIS bit set
- SS must have corresponding TRIS bit set

Any serial port function that is not desired may be overridden by programming the corresponding data direction (TRIS) register to the opposite value.

The MSSP consists of a transmit/receive shift register (SSPSR) and a buffer register (SSPBUF). The SSPSR shifts the data in and out of the device, MSb first. The SSPBUF holds the data that was written to the SSPSR until the received data is ready. Once the eight bits of data have been received, that byte is moved to the SSPBUF register. Then, the Buffer Full Detect bit, BF of the SSPSTAT register, and the interrupt flag bit, SSPIF, are set. This double-buffering of the received data (SSPBUF) allows the next byte to start reception before reading the data that was just received. Any write to the SSPBUF reaister durina transmission/reception of data will be ignored and the write collision detect bit WCOL of the SSPCON1 register, will be set. User software must clear the WCOL bit to allow the following write(s) to the SSPBUF register to complete successfully.

When the application software is expecting to receive valid data, the SSPBUF should be read before the next byte of data to transfer is written to the SSPBUF. The Buffer Full bit, BF of the SSPSTAT register, indicates when SSPBUF has been loaded with the received data (transmission is complete). When the SSPBUF is read, the BF bit is cleared. This data may be irrelevant if the SPI is only a transmitter. Generally, the MSSP interrupt is used to determine when the transmission/reception has completed. If the interrupt method is not going to be used, then software polling can be done to ensure





When one device is transmitting a logical one, or letting the line float, and a second device is transmitting a logical zero, or holding the line low, the first device can detect that the line is not a logical one. This detection, when used on the SCL line, is called clock stretching. Clock stretching gives slave devices a mechanism to control the flow of data. When this detection is used on the SDA line, it is called arbitration. Arbitration ensures that there is only one master device communicating at any single time.

# 21.3.1 CLOCK STRETCHING

When a slave device has not completed processing data, it can delay the transfer of more data through the process of clock stretching. An addressed slave device may hold the SCL clock line low after receiving or sending a bit, indicating that it is not yet ready to continue. The master that is communicating with the slave will attempt to raise the SCL line in order to transfer the next bit, but will detect that the clock line has not yet been released. Because the SCL connection is open-drain, the slave has the ability to hold that line low until it is ready to continue communicating.

Clock stretching allows receivers that cannot keep up with a transmitter to control the flow of incoming data.

# 21.3.2 ARBITRATION

Each master device must monitor the bus for Start and Stop bits. If the device detects that the bus is busy, it cannot begin a new message until the bus returns to an Idle state.

However, two master devices may try to initiate a transmission on or about the same time. When this occurs, the process of arbitration begins. Each transmitter checks the level of the SDA data line and compares it to the level that it expects to find. The first transmitter to observe that the two levels do not match, loses arbitration, and must stop transmitting on the SDA line.

For example, if one transmitter holds the SDA line to a logical one (lets it float) and a second transmitter holds it to a logical zero (pulls it low), the result is that the SDA line will be low. The first transmitter then observes that the level of the line is different than expected and concludes that another transmitter is communicating.

The first transmitter to notice this difference is the one that loses arbitration and must stop driving the SDA line. If this transmitter is also a master device, it also must stop driving the SCL line. It then can monitor the lines for a Stop condition before trying to reissue its transmission. In the meantime, the other device that has not noticed any difference between the expected and actual levels on the SDA line continues with its original transmission. It can do so without any complications, because so far, the transmission appears exactly as expected with no other transmitter disturbing the message. Slave Transmit mode can also be arbitrated, when a master addresses multiple slaves, but this is less common.

If two master devices are sending a message to two different slave devices at the address stage, the master sending the lower slave address always wins arbitration. When two master devices send messages to the same slave address, and addresses can sometimes refer to multiple slaves, the arbitration process must continue into the data stage.

Arbitration usually occurs very rarely, but it is a necessary process for proper multi-master support.

# 21.4 I<sup>2</sup>C MODE OPERATION

All MSSP I<sup>2</sup>C communication is byte oriented and shifted out MSb first. Six SFR registers and two interrupt flags interface the module with the PIC<sup>®</sup> microcontroller and user software. Two pins, SDA and SCL, are exercised by the module to communicate with other external I<sup>2</sup>C devices.

# 21.4.1 BYTE FORMAT

All communication in  $I^2C$  is done in 9-bit segments. A byte is sent from a master to a slave or vice-versa, followed by an Acknowledge bit sent back. After the 8th falling edge of the SCL line, the device outputting data on the SDA changes that pin to an input and reads in an acknowledge value on the next clock pulse.

The clock signal, SCL, is provided by the master. Data is valid to change while the SCL signal is low, and sampled on the rising edge of the clock. Changes on the SDA line while the SCL line is high define special conditions on the bus, explained below.

# 21.4.2 DEFINITION OF I<sup>2</sup>C TERMINOLOGY

There is language and terminology in the description of  $I^2C$  communication that have definitions specific to  $I^2C$ . That word usage is defined below and may be used in the rest of this document without explanation. This table was adapted from the Philips  $I^2C$  specification.

# 21.4.3 SDA AND SCL PINS

Selection of any I<sup>2</sup>C mode with the SSPEN bit set, forces the SCL and SDA pins to be open-drain. These pins should be set by the user to inputs by setting the appropriate TRIS bits.

**Note:** Data is tied to output zero when an I<sup>2</sup>C mode is enabled.

### 21.4.4 SDA HOLD TIME

The hold time of the SDA pin is selected by the SDAHT bit of the SSPCON3 register. Hold time is the time SDA is held valid after the falling edge of SCL. Setting the SDAHT bit selects a longer 300 ns minimum hold time and may help on buses with large capacitance.





## 21.6.8 ACKNOWLEDGE SEQUENCE TIMING

An Acknowledge sequence is enabled by setting the Acknowledge Sequence Enable bit, ACKEN bit of the SSPCON2 register. When this bit is set, the SCL pin is pulled low and the contents of the Acknowledge data bit are presented on the SDA pin. If the user wishes to generate an Acknowledge, then the ACKDT bit should be cleared. If not, the user should set the ACKDT bit before starting an Acknowledge sequence. The Baud Rate Generator then counts for one rollover period (TBRG) and the SCL pin is deasserted (pulled high). When the SCL pin is sampled high (clock arbitration), the Baud Rate Generator counts for TBRG. The SCL pin is then pulled low. Following this, the ACKEN bit is automatically cleared, the Baud Rate Generator is turned off and the MSSP module then goes into Idle mode (Figure 21-30).

#### 21.6.8.1 WCOL Status Flag

If the user writes the SSPBUF when an Acknowledge sequence is in progress, then WCOL bit is set and the contents of the buffer are unchanged (the write does not occur).

# 21.6.9 STOP CONDITION TIMING

A Stop bit is asserted on the SDA pin at the end of a receive/transmit by setting the Stop Sequence Enable bit, PEN bit of the SSPCON2 register. At the end of a receive/transmit, the SCL line is held low after the falling edge of the 9th clock. When the PEN bit is set, the master will assert the SDA line low. When the SDA line is sampled low, the Baud Rate Generator is reloaded and counts down to '0'. When the Baud Rate Generator times out, the SCL pin will be brought high and one TBRG (Baud Rate Generator rollover count) later, the SDA pin will be deasserted. When the SDA pin is sampled high while SCL is high, the P bit of the SSPSTAT register is set. A TBRG later, the PEN bit is cleared and the SSPIF bit is set (Figure 21-31).

# 21.6.9.1 WCOL Status Flag

If the user writes the SSPBUF when a Stop sequence is in progress, then the WCOL bit is set and the contents of the buffer are unchanged (the write does not occur).

# FIGURE 21-30: ACKNOWLEDGE SEQUENCE WAVEFORM



# FIGURE 21-31: STOP CONDITION RECEIVE OR TRANSMIT MODE



| R/W-0/0          | R-0/0                                                                                                                                                                                                                  | R/W-0/0                                                                                                                             | R/S/HS-0/0                                              | R/S/HS-0/0                                            | R/S/HS-0/0         | R/S/HS-0/0       | R/W/HS-0/0  |  |  |  |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-------------------------------------------------------|--------------------|------------------|-------------|--|--|--|
| GCEN             | ACKSTAT                                                                                                                                                                                                                | ACKDT                                                                                                                               | ACKEN                                                   | RCEN                                                  | PEN                | RSEN             | SEN         |  |  |  |
| bit 7            |                                                                                                                                                                                                                        |                                                                                                                                     |                                                         |                                                       |                    |                  | bit 0       |  |  |  |
|                  |                                                                                                                                                                                                                        |                                                                                                                                     |                                                         |                                                       |                    |                  |             |  |  |  |
| Legend:          |                                                                                                                                                                                                                        |                                                                                                                                     |                                                         |                                                       |                    |                  |             |  |  |  |
| R = Readable     | bit                                                                                                                                                                                                                    | W = Writable                                                                                                                        | bit                                                     | U = Unimpler                                          | mented bit, read   | l as '0'         |             |  |  |  |
| u = Bit is unch  | anged                                                                                                                                                                                                                  | x = Bit is unkr                                                                                                                     | nown                                                    | -n/n = Value at POR and BOR/Value at all other Resets |                    |                  |             |  |  |  |
| '1' = Bit is set |                                                                                                                                                                                                                        | '0' = Bit is cleared                                                                                                                |                                                         | HC = Cleared by hardware S = User set                 |                    |                  |             |  |  |  |
|                  |                                                                                                                                                                                                                        |                                                                                                                                     |                                                         |                                                       |                    |                  |             |  |  |  |
| bit 7            | <b>GCEN:</b> Gene<br>1 = Enable in<br>0 = General c                                                                                                                                                                    | ral Call Enable<br>terrupt when a<br>call address dis                                                                               | bit (in I <sup>2</sup> C Sla<br>general call a<br>abled | ve mode only)<br>ddress (0x00 d                       | or 00h) is receiv  | ed in the SSP    | ŝR          |  |  |  |
| bit 6            | ACKSTAT: Ad<br>1 = Acknowle<br>0 = Acknowle                                                                                                                                                                            | ACKSTAT: Acknowledge Status bit (in I <sup>2</sup> C mode only)<br>1 = Acknowledge was not received<br>0 = Acknowledge was received |                                                         |                                                       |                    |                  |             |  |  |  |
| bit 5            | ACKDT: Ackr                                                                                                                                                                                                            | nowledge Data                                                                                                                       | bit (in I <sup>2</sup> C mod                            | de only)                                              |                    |                  |             |  |  |  |
|                  | In Receive mode:<br>Value transmitted when the user initiates an Acknowledge sequence at the end of a receive<br>1 = Not Acknowledge<br>0 = Acknowledge                                                                |                                                                                                                                     |                                                         |                                                       |                    |                  |             |  |  |  |
| bit 4            | ACKEN: Ack                                                                                                                                                                                                             | nowledge Sequ                                                                                                                       | uence Enable                                            | bit (in I <sup>2</sup> C Mas                          | ter mode only)     |                  |             |  |  |  |
|                  | <ul> <li>In Master Receive mode:</li> <li>1 = Initiate Acknowledge sequence on SDA and SCL pins, and transmit ACKDT data bit.<br/>Automatically cleared by hardware.</li> <li>0 = Acknowledge sequence idle</li> </ul> |                                                                                                                                     |                                                         |                                                       |                    |                  |             |  |  |  |
| bit 3            | <b>RCEN:</b> Receive Enable bit (in I <sup>2</sup> C Master mode only)<br>1 = Enables Receive mode for I <sup>2</sup> C<br>0 = Receive idle                                                                            |                                                                                                                                     |                                                         |                                                       |                    |                  |             |  |  |  |
| bit 2            | PEN: Stop Co                                                                                                                                                                                                           | ondition Enable                                                                                                                     | e bit (in I <sup>2</sup> C Ma                           | ster mode onl                                         | V)                 |                  |             |  |  |  |
|                  | SCKMSSP R                                                                                                                                                                                                              | KMSSP Release Control:                                                                                                              |                                                         |                                                       |                    |                  |             |  |  |  |
|                  | 1 = Initiate Sto<br>0 = Stop cond                                                                                                                                                                                      | op condition or<br>dition Idle                                                                                                      | SDA and SC                                              | L pins. Autom                                         | atically cleared   | by hardware.     |             |  |  |  |
| bit 1            | RSEN: Repea                                                                                                                                                                                                            | ated Start Cond                                                                                                                     | dition Enable b                                         | oit (in I <sup>2</sup> C Mast                         | er mode only)      |                  |             |  |  |  |
|                  | 1 = Initiate R<br>0 = Repeated                                                                                                                                                                                         | epeated Start of Start of Start of Start condition                                                                                  | condition on S<br>n Idle                                | DA and SCL p                                          | ins. Automatica    | lly cleared by h | nardware.   |  |  |  |
| bit 0            | SEN: Start Co                                                                                                                                                                                                          | ondition Enable                                                                                                                     | e/Stretch Enab                                          | le bit                                                |                    |                  |             |  |  |  |
|                  | In Master mod<br>1 = Initiate Sta<br>0 = Start cond                                                                                                                                                                    | <u>de:</u><br>art condition or<br>dition Idle                                                                                       | n SDA and SC                                            | L pins. Autom                                         | atically cleared   | by hardware.     |             |  |  |  |
|                  | In Slave mode<br>1 = Clock stre<br>0 = Clock stre                                                                                                                                                                      | <u>e:</u><br>etching is enab<br>etching is disab                                                                                    | led for both sla<br>led                                 | ave transmit a                                        | nd slave receive   | e (stretch enab  | led)        |  |  |  |
|                  |                                                                                                                                                                                                                        |                                                                                                                                     |                                                         | ha 120 madula                                         | is not in the left | a mada thia hi   | t may mathe |  |  |  |

## REGISTER 21-5: SSPCON2: SSP CONTROL REGISTER 2

**Note 1:** For bits ACKEN, RCEN, PEN, RSEN, SEN: If the I<sup>2</sup>C module is not in the Idle mode, this bit may not be set (no spooling) and the SSPBUF may not be written (or writes to the SSPBUF are disabled).

FIGURE 26-7: IDD, EC OSCILLATOR, LOW-POWER MODE, FOSC = 32 kHz, PIC16LF1516/7/8/9 ONLY



FIGURE 26-8: IDD, EC OSCILLATOR, LOW-POWER MODE, FOSC = 32 kHz, PIC16F1516/7/8/9 ONLY



# 40-Lead Plastic Ultra Thin Quad Flat, No Lead Package (MV) - 5x5 mm Body [UQFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                            | MILLIMETERS |          |      |      |  |
|----------------------------|-------------|----------|------|------|--|
| Dimension                  | MIN         | NOM      | MAX  |      |  |
| Contact Pitch              | E           | 0.40 BSC |      |      |  |
| Optional Center Pad Width  | W2          |          |      | 3.80 |  |
| Optional Center Pad Length | T2          |          |      | 3.80 |  |
| Contact Pad Spacing        | C1          |          | 5.00 |      |  |
| Contact Pad Spacing        | C2          |          | 5.00 |      |  |
| Contact Pad Width (X40)    | X1          |          |      | 0.20 |  |
| Contact Pad Length (X40)   | Y1          |          |      | 0.75 |  |
| Distance Between Pads      |             | 0.20     |      |      |  |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2156B