

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XF

| 2010112                    |                                                                             |
|----------------------------|-----------------------------------------------------------------------------|
| Product Status             | Active                                                                      |
| Core Processor             | M8C                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 24MHz                                                                       |
| Connectivity               | I²C, SPI, UART/USART                                                        |
| Peripherals                | POR, PWM, WDT                                                               |
| Number of I/O              | 28                                                                          |
| Program Memory Size        | 8KB (8K x 8)                                                                |
| Program Memory Type        | FLASH                                                                       |
| EEPROM Size                | -                                                                           |
| RAM Size                   | 512 x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 2.4V ~ 5.25V                                                                |
| Data Converters            | A/D 28x8b                                                                   |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 32-UFQFN Exposed Pad                                                        |
| Supplier Device Package    | 32-QFN (5x5)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/infineon-technologies/cy8c21434-24lqxi |
|                            |                                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## **More Information**

Cypress provides a wealth of data at www.cypress.com to help you to select the right PSoC device for your design, and to help you to quickly and effectively integrate the device into your design. For a comprehensive list of resources, see the knowledge base article, How to Design with PSoC<sup>®</sup> 1, PowerPSoC<sup>®</sup>, and PLC – KBA88292. Following is an abbreviated list for PSoC 1:

- Overview: PSoC Portfolio, PSoC Roadmap
- Product Selectors: PSoC 1, PSoC 3, PSoC 4, PSoC 5LP
- In addition, PSoC Designer includes a device selection tool.
- Application notes: Cypress offers a large number of PSoC application notes covering a broad range of topics, from basic to advanced level. Recommended application notes for getting started with PSoC 1 are:
  - □ Getting Started with PSoC<sup>®</sup> 1 AN75320

□ PSoC<sup>®</sup> 1 - Getting Started with GPIO – AN2094

□ PSoC<sup>®</sup> 1 Analog Structure and Configuration – AN74170

□ PSoC<sup>®</sup> 1 Switched Capacitor Analog Blocks – AN2041

□ Selecting Analog Ground and Reference – AN2219

**Note:** For CY8C21x34B devices related Application note please click here.

#### Development Kits:

- □ CY3210-PSoCEval1 supports all PSoC 1 Mixed-Signal Array families, including automotive, except CY8C25/26xxx devices. The kit includes an LCD module, potentiometer, LEDs, and breadboarding space.
- CY3214-PSoCEvalUSB features a development board for the CY8C24x94 PSoC device. Special features of the board include USB and CapSense development and debugging support.

**Note:** For CY8C21x34B devices related Development Kits please click here.

The MiniProg1 and MiniProg3 devices provide interfaces for flash programming and debug.

## **PSoC Designer**

PSoC Designer is a free Windows-based Integrated Design Environment (IDE). Develop your applications using a library of pre-characterized analog and digital peripherals in a drag-and-drop design environment. Then, customize your design leveraging the dynamically generated API libraries of code. Figure 1 shows PSoC Designer windows. **Note:** This is not the default view.

- 1. Global Resources all device hardware settings.
- 2. **Parameters –** the parameters of the currently selected User Modules.
- 3. Pinout information related to device pins.
- 4. Chip-Level Editor a diagram of the resources available on the selected chip.
- 5. Datasheet the datasheet for the currently selected UM
- 6. User Modules all available User Modules for the selected device.
- 7. **Device Resource Meter –** device resource usage for the current project configuration.
- 8. Workspace a tree level diagram of files associated with the project.
- 9. Output output from project build and debug operations.

Note: For detailed information on PSoC Designer, go to PSoC<sup>®</sup> Designer > Help > Documentation > Designer Specific Documents > IDE User Guide.

Figure 1. PSoC Designer Layout





## **Pin Information**

The CY8C21x34 PSoC device is available in a variety of packages which are listed in the following tables. Every port pin (labeled with a "P") is capable of Digital I/O and connection to the common analog bus. However,  $V_{SS}$ ,  $V_{DD}$ , SMP, and XRES are not capable of Digital I/O.

## 16-pin Part Pinout

Figure 4. CY8C21234 16-pin PSoC Device



## CY8C21234 16-pin SOIC Pin Definitions

| Din No   | Pin No. Type |        | Name            | Description                                                       |
|----------|--------------|--------|-----------------|-------------------------------------------------------------------|
| FILLING. | Digital      | Analog | Name            | Description                                                       |
| 1        | I/O          | I, M   | P0[7]           | Analog column mux input                                           |
| 2        | I/O          | I, M   | P0[5]           | Analog column mux input                                           |
| 3        | I/O          | I, M   | P0[3]           | Analog column mux input, integrating input                        |
| 4        | I/O          | I, M   | P0[1]           | Analog column mux input, integrating input                        |
| 5        | Power        |        | SMP             | Switch-mode pump (SMP) connection to required external components |
| 6        | Power        |        | V <sub>SS</sub> | Ground connection <sup>[9]</sup>                                  |
| 7        | I/O          | М      | P1[1]           | I <sup>2</sup> C serial clock (SCL), ISSP-SCLK <sup>[10]</sup>    |
| 8        | Power        |        | V <sub>SS</sub> | Ground connection <sup>[9]</sup>                                  |
| 9        | I/O          | М      | P1[0]           | I <sup>2</sup> C serial data (SDA), ISSP-SDATA <sup>[10]</sup>    |
| 10       | I/O          | М      | P1[2]           |                                                                   |
| 11       | I/O          | М      | P1[4]           | Optional external clock input (EXTCLK)                            |
| 12       | I/O          | I, M   | P0[0]           | Analog column mux input                                           |
| 13       | I/O          | I, M   | P0[2]           | Analog column mux input                                           |
| 14       | I/O          | I, M   | P0[4]           | Analog column mux input                                           |
| 15       | I/O          | I, M   | P0[6]           | Analog column mux input                                           |
| 16       | Power        | •      | V <sub>DD</sub> | Supply voltage                                                    |

LEGEND A = Analog, I = Input, O = Output, and M = Analog Mux Input.

#### Notes

9. All V<sub>SS</sub> pins should be brought out to one common GND plane.

10. These are the ISSP pins, which are not High Z at POR. See the PSoC Technical Reference Manual for details.



## 28-pin Part Pinout

## Figure 6. CY8C21534 28-pin PSoC Device

|                   | - [ | 0  | $\bigcirc$ |    |                   |
|-------------------|-----|----|------------|----|-------------------|
| A, I, M, P0[7]    | 9   | 1  |            | 28 | V <sub>DD</sub>   |
| A, I, M, P0[5]    | 4   | 2  |            | 27 | P0[6], A, I, M    |
| A, I, M, P0[3]    | 4   | 3  |            | 26 | P0[4], A, I, M    |
| A, I, M, P0[1]    | 4   | 4  |            | 25 | P0[2], A, I, M    |
| M, P2[7]          | 뼥   | 5  |            | 24 | P0[0], A, I, M    |
| M, P2[5]          | 4   | 6  |            | 23 | P2[6], M          |
| M, P2[3]          | 4   | 7  | SSOP       | 22 | ■ P2[4], M        |
| M, P2[1]          | 4   | 8  | 0001       | 21 | P2[2], M          |
| V <sub>SS</sub>   | 4   | 9  |            | 20 | P2[0], M          |
| M, I2C SCL, P1[7] | 4   | 10 |            | 19 | XRES              |
| M, I2C SDA, P1[5] | 4   | 11 |            | 18 | P1[6], M          |
| M, P1[3]          | 4   | 12 |            | 17 | P1[4], EXTCLK, M  |
| M, I2C SCL, P1[1] | 9   | 13 |            | 16 | P1[2], M          |
| V <sub>SS</sub>   | ٩   | 14 |            | 15 | P1[0], I2C SDA, M |

## CY8C21534 28-pin SSOP Pin Definitions

| Pin No. Type |         | Name   | Description     |                                                              |  |  |  |  |  |
|--------------|---------|--------|-----------------|--------------------------------------------------------------|--|--|--|--|--|
| PIII NO.     | Digital | Analog | Name            | Description                                                  |  |  |  |  |  |
| 1            | I/O     | I, M   | P0[7]           | Analog column mux input                                      |  |  |  |  |  |
| 2            | I/O     | I, M   | P0[5]           | Analog column mux input and column output                    |  |  |  |  |  |
| 3            | I/O     | I, M   | P0[3]           | Analog column mux input and column output, integrating input |  |  |  |  |  |
| 4            | I/O     | I, M   | P0[1]           | Analog column mux input, integrating input                   |  |  |  |  |  |
| 5            | I/O     | М      | P2[7]           |                                                              |  |  |  |  |  |
| 6            | I/O     | М      | P2[5]           |                                                              |  |  |  |  |  |
| 7            | I/O     | I, M   | P2[3]           | Direct switched capacitor block input                        |  |  |  |  |  |
| 8            | I/O     | I, M   | P2[1]           | Direct switched capacitor block input                        |  |  |  |  |  |
| 9            | Power   |        | V <sub>SS</sub> | Ground connection <sup>[13]</sup>                            |  |  |  |  |  |
| 10           | I/O     | М      | P1[7]           | I <sup>2</sup> C SCL                                         |  |  |  |  |  |
| 11           | I/O     | М      | P1[5]           | I <sup>2</sup> C SDA                                         |  |  |  |  |  |
| 12           | I/O     | М      | P1[3]           |                                                              |  |  |  |  |  |
| 13           | I/O     | М      | P1[1]           | I <sup>2</sup> C SCL, ISSP-SCLK <sup>[14]</sup>              |  |  |  |  |  |
| 14           | Power   |        | V <sub>SS</sub> | Ground connection <sup>[13]</sup>                            |  |  |  |  |  |
| 15           | I/O     | М      | P1[0]           | I <sup>2</sup> C SDA, ISSP-SDATA <sup>[14]</sup>             |  |  |  |  |  |
| 16           | I/O     | М      | P1[2]           |                                                              |  |  |  |  |  |
| 17           | I/O     | М      | P1[4]           | Optional external clock input (EXTCLK)                       |  |  |  |  |  |
| 18           | I/O     | М      | P1[6]           |                                                              |  |  |  |  |  |
| 19           | Input   |        | XRES            | Active high external reset with internal pull-down           |  |  |  |  |  |
| 20           | I/O     | I, M   | P2[0]           | Direct switched capacitor block input                        |  |  |  |  |  |
| 21           | I/O     | I, M   | P2[2]           | Direct switched capacitor block input                        |  |  |  |  |  |
| 22           | I/O     | М      | P2[4]           |                                                              |  |  |  |  |  |
| 23           | I/O     | М      | P2[6]           |                                                              |  |  |  |  |  |
| 24           | I/O     | I, M   | P0[0]           | Analog column mux input                                      |  |  |  |  |  |
| 25           | I/O     | I, M   | P0[2]           | Analog column mux input                                      |  |  |  |  |  |
| 26           | I/O     | I, M   | P0[4]           | Analog column mux input                                      |  |  |  |  |  |
| 27           | I/O     | I, M   | P0[6]           | Analog column mux input                                      |  |  |  |  |  |
| 28           | Power   |        | V <sub>DD</sub> | Supply voltage                                               |  |  |  |  |  |

LEGEND A: Analog, I: Input, O = Output, and M = Analog Mux Input.

#### Notes

All V<sub>SS</sub> pins should be brought out to one common GND plane.
 These are the ISSP pins, which are not high Z at POR. See the *PSoC Technical Reference Manual* for details.



## CY8C21001 56-pin SSOP Pin Definitions (continued)

|         | Ту      | ре     |                 |                                                    |
|---------|---------|--------|-----------------|----------------------------------------------------|
| Pin No. | Digital | Analog | Pin Name        | Description                                        |
| 20      | I/O     |        | P3[1]           |                                                    |
| 21      |         | •      | NC              | No connection. Pin must be left floating           |
| 22      |         |        | NC              | No connection. Pin must be left floating           |
| 23      | I/O     |        | P1[7]           | I <sup>2</sup> C SCL                               |
| 24      | I/O     |        | P1[5]           | I <sup>2</sup> C SDA                               |
| 25      |         | •      | NC              | No connection. Pin must be left floating           |
| 26      | I/O     |        | P1[3]           | IFMTEST                                            |
| 27      | I/O     |        | P1[1]           | I <sup>2</sup> C SCL, ISSP-SCLK <sup>[19]</sup>    |
| 28      | Power   | •      | V <sub>SS</sub> | Ground connection <sup>[18]</sup>                  |
| 29      |         |        | NC              | No connection. Pin must be left floating           |
| 30      |         |        | NC              | No connection. Pin must be left floating           |
| 31      | I/O     |        | P1[0]           | I <sup>2</sup> C SDA, ISSP-SDATA <sup>[19]</sup>   |
| 32      | I/O     |        | P1[2]           | V <sub>FMTEST</sub>                                |
| 33      | I/O     |        | P1[4]           | Optional external clock input (EXTCLK)             |
| 34      | I/O     |        | P1[6]           |                                                    |
| 35      |         | •      | NC              | No connection. Pin must be left floating           |
| 36      |         |        | NC              | No connection. Pin must be left floating           |
| 37      |         |        | NC              | No connection. Pin must be left floating           |
| 38      |         |        | NC              | No connection. Pin must be left floating           |
| 39      |         |        | NC              | No connection. Pin must be left floating           |
| 40      |         |        | NC              | No connection. Pin must be left floating           |
| 41      | Input   |        | XRES            | Active high external reset with internal pull-down |
| 42      | OCD     |        | HCLK            | OCD high-speed clock output                        |
| 43      | OCD     |        | CCLK            | OCD CPU clock output                               |
| 44      | I/O     |        | P3[0]           |                                                    |
| 45      | I/O     |        | P3[2]           |                                                    |
| 46      |         |        | NC              | No connection. Pin must be left floating           |
| 47      |         |        | NC              | No connection. Pin must be left floating           |
| 48      | I/O     | I      | P2[0]           |                                                    |
| 49      | I/O     | I      | P2[2]           |                                                    |
| 50      | I/O     |        | P2[4]           |                                                    |
| 51      | I/O     |        | P2[6]           |                                                    |
| 52      | I/O     | I      | P0[0]           | Analog column mux input                            |
| 53      | I/O     | I      | P0[2]           | Analog column mux input and column output          |
| 54      | I/O     | I      | P0[4]           | Analog column mux input and column output          |
| 55      | I/O     | I      | P0[6]           | Analog column mux input                            |
| 56      | Power   | •      | V <sub>DD</sub> | Supply voltage                                     |

LEGEND: A = Analog, I = Input, O = Output, and OCD = On-Chip Debug.

#### Notes

18. All V<sub>SS</sub> pins should be brought out to one common GND plane.
19. These are the ISSP pins, which are not High Z at POR. See the *PSoC Technical Reference Manual* for details.



## Table 3. Register Map 0 Table: User Space

| Name     | Addr (0,Hex) | Access | Name     | Addr (0,Hex) | Access   | Name       | Addr (0,Hex) | Access   | Name                 | Addr (0,Hex) | Access   |
|----------|--------------|--------|----------|--------------|----------|------------|--------------|----------|----------------------|--------------|----------|
| PRT0DR   | 00           | RW     |          | 40           |          | ASE10CR0   | 80           | RW       |                      | CO           |          |
| PRT0IE   | 01           | RW     |          | 41           |          |            | 81           |          |                      | C1           |          |
| PRT0GS   | 02           | RW     |          | 42           |          |            | 82           |          |                      | C2           | +        |
| PRT0DM2  | 03           | RW     |          | 43           |          |            | 83           |          |                      | C3           |          |
| PRT1DR   | 04           | RW     |          | 44           |          | ASE11CR0   | 84           | RW       |                      | C4           | +        |
| PRT1IE   | 05           | RW     |          | 45           |          | 7.021101.0 | 85           |          |                      | C5           |          |
| PRT1GS   | 06           | RW     |          | 46           |          |            | 86           |          |                      | C6           |          |
| PRT1DM2  | 07           | RW     |          | 47           |          |            | 87           |          |                      | C7           |          |
| PRT2DR   | 07           | RW     |          |              |          |            |              |          |                      |              |          |
|          |              |        |          | 48           |          |            | 88           |          |                      | C8           |          |
| PRT2IE   | 09           | RW     |          | 49           |          |            | 89           |          |                      | C9           |          |
| PRT2GS   | 0A           | RW     |          | 4A           |          |            | 8A           |          |                      | CA           |          |
| PRT2DM2  | 0B           | RW     |          | 4B           |          |            | 8B           |          |                      | СВ           |          |
| PRT3DR   | 0C           | RW     |          | 4C           |          |            | 8C           |          |                      | CC           |          |
| PRT3IE   | 0D           | RW     |          | 4D           |          |            | 8D           |          |                      | CD           |          |
| PRT3GS   | 0E           | RW     |          | 4E           |          |            | 8E           |          |                      | CE           |          |
| PRT3DM2  | 0F           | RW     |          | 4F           |          |            | 8F           |          |                      | CF           | -        |
|          | 10           |        |          | 50           |          |            | 90           |          | CUR PP               | D0           | RW       |
|          | 11           |        |          | 51           |          |            | 91           |          | <br>STK_PP           | D1           | RW       |
|          | 12           |        |          | 52           |          |            | 92           |          | <u>-</u>             | D2           | +        |
|          | 13           |        |          | 53           |          |            | 93           |          | IDX PP               | D3           | RW       |
|          | 14           |        |          | 54           |          |            | 94           |          | MVR PP               | D3           | RW       |
|          | 14           |        | Į        |              |          |            | 94           |          |                      |              |          |
|          |              |        |          | 55           |          |            |              |          | MVW_PP               | D5           | RW       |
|          | 16           |        |          | 56           |          |            | 96           |          | I2C_CFG              | D6           | RW       |
|          | 17           |        |          | 57           |          |            | 97           |          | I2C_SCR              | D7           | #        |
|          | 18           |        |          | 58           |          |            | 98           |          | I2C_DR               | D8           | RW       |
|          | 19           |        |          | 59           |          |            | 99           |          | I2C_MSCR             | D9           | #        |
|          | 1A           |        |          | 5A           |          |            | 9A           |          | INT_CLR0             | DA           | RW       |
|          | 1B           |        |          | 5B           |          |            | 9B           |          | INT_CLR1             | DB           | RW       |
|          | 1C           |        |          | 5C           |          |            | 9C           |          |                      | DC           | -        |
|          | 1D           |        |          | 5D           |          |            | 9D           |          | INT_CLR3             | DD           | RW       |
|          | 1E           |        |          | 5E           |          |            | 9E           |          | INT_MSK3             | DE           | RW       |
|          | 1F           |        |          | 5F           |          |            | 9F           |          |                      | DF           |          |
| DBB00DR0 | 20           | #      | AMX_IN   | 60           | RW       |            | A0           |          | INT_MSK0             | E0           | RW       |
| DBB00DR1 | 20           | W      | AMUXCFG  | 61           | RW       |            | A1           |          | INT_MSK1             | E1           | RW       |
|          |              |        |          |              |          |            |              |          |                      |              |          |
| DBB00DR2 | 22           | RW     | PWM_CR   | 62           | RW       |            | A2           |          | INT_VC               | E2           | RC       |
| DBB00CR0 | 23           | #      |          | 63           |          |            | A3           |          | RES_WDT              | E3           | W        |
| DBB01DR0 | 24           | #      | CMP_CR0  | 64           | #        |            | A4           |          |                      | E4           |          |
| DBB01DR1 | 25           | W      |          | 65           |          |            | A5           |          |                      | E5           |          |
| DBB01DR2 | 26           | RW     | CMP_CR1  | 66           | RW       |            | A6           |          | DEC_CR0              | E6           | RW       |
| DBB01CR0 | 27           | #      |          | 67           |          |            | A7           |          | DEC_CR1              | E7           | RW       |
| DCB02DR0 | 28           | #      | ADC0_CR  | 68           | #        |            | A8           |          |                      | E8           |          |
| DCB02DR1 | 29           | W      | ADC1_CR  | 69           | #        |            | A9           |          |                      | E9           |          |
| DCB02DR2 | 2A           | RW     | _        | 6A           | 1        |            | AA           |          |                      | EA           |          |
| DCB02CR0 | 2B           | #      |          | 6B           |          |            | AB           |          |                      | EB           | +        |
| DCB03DR0 | 2C           | #      | TMP DR0  | 6C           | RW       |            | AC           |          |                      | EC           | +        |
| DCB03DR1 | 20<br>2D     | W      | TMP_DR1  | 6D           | RW       |            | AD           |          |                      | ED           |          |
|          |              |        | TMP_DR2  |              |          |            |              |          |                      |              | <u> </u> |
| DCB03DR2 | 2E           | RW     |          | 6E           | RW       |            | AE           |          |                      | EE           | ┥───     |
| DCB03CR0 | 2F           | #      | TMP_DR3  | 6F           | RW       | PDIADI     | AF           | DW       |                      | EF           | —        |
|          | 30           |        | Į        | 70           |          | RDIORI     | BO           | RW       |                      | F0           | <u> </u> |
|          | 31           |        |          | 71           |          | RDI0SYN    | B1           | RW       |                      | F1           |          |
|          | 32           |        | ACE00CR1 | 72           | RW       | RDI0IS     | B2           | RW       |                      | F2           |          |
|          | 33           |        | ACE00CR2 | 73           | RW       | RDI0LT0    | B3           | RW       |                      | F3           |          |
|          | 34           | 1      |          | 74           |          | RDI0LT1    | B4           | RW       |                      | F4           | 1        |
|          | 35           | 1      |          | 75           |          | RDI0RO0    | B5           | RW       |                      | F5           | 1        |
|          | 36           |        | ACE01CR1 | 76           | RW       | RDI0RO1    | B6           | RW       | ŀ                    | F6           | 1        |
|          | 37           |        | ACE01CR2 | 77           | RW       | l          | B7           | <u> </u> | CPU_F                | F7           | RL       |
|          | 38           |        |          | 78           | <u> </u> |            | B8           | <u> </u> | -                    | F8           | +        |
|          | 39           |        |          | 79           | -        |            | B9           |          |                      | F9           |          |
|          | 39<br>3A     |        |          | 79<br>7A     | ļ        |            | BA           | ļ        |                      | FA           | ┥───     |
|          |              |        | Į        |              |          |            |              |          |                      |              | ┥───     |
|          | 3B           |        |          | 7B           | L        |            | BB           | L        |                      | FB           | <u> </u> |
|          | 3C           |        |          | 7C           |          |            | BC           |          |                      | FC           |          |
|          | 3D           |        |          | 7D           |          |            | BD           |          | DAC_D                | FD           | RW       |
|          |              |        |          |              |          |            |              |          |                      |              |          |
|          | 3E<br>3F     |        |          | 7E<br>7F     |          |            | BE<br>BF     |          | CPU_SCR1<br>CPU_SCR0 | FE<br>FF     | #<br>#   |



## Table 4. Register Map 1 Table: Configuration Space

| Name               | Addr (1,Hex) |    | Name        | Addr (1,Hex) | Access | Name              | Addr (1,Hex) |          | Name      | Addr (1,Hex) | Access       |
|--------------------|--------------|----|-------------|--------------|--------|-------------------|--------------|----------|-----------|--------------|--------------|
| PRT0DM0            | 00           | RW |             | 40           |        | ASE10CR0          | 80           | RW       |           | C0           |              |
| PRT0DM1            | 01           | RW |             | 41           |        |                   | 81           |          |           | C1           |              |
| PRT0IC0            | 02           | RW |             | 42           |        |                   | 82           |          |           | C2           |              |
| PRT0IC1            | 03           | RW |             | 43           |        |                   | 83           |          |           | C3           |              |
| PRT1DM0            | 04           | RW |             | 44           |        | ASE11CR0          | 84           | RW       |           | C4           |              |
| PRT1DM1            | 05           | RW |             | 45           |        |                   | 85           |          | -         | C5           |              |
| PRT1IC0            | 06           | RW |             | 46           |        |                   | 86           |          |           | C6           |              |
| PRT1IC1            | 07           | RW |             | 47           |        |                   | 87           |          | -         | C7           |              |
| PRT2DM0            | 08           | RW |             | 48           |        |                   | 88           |          |           | C8           |              |
| PRT2DM0<br>PRT2DM1 | 09           | RW |             |              |        |                   |              |          |           |              |              |
|                    |              |    |             | 49           |        |                   | 89           |          |           | C9           |              |
| PRT2IC0            | 0A           | RW |             | 4A           |        |                   | 8A           |          |           | CA           |              |
| PRT2IC1            | 0B           | RW |             | 4B           |        |                   | 8B           |          |           | CB           |              |
| PRT3DM0            | 0C           | RW |             | 4C           |        |                   | 8C           |          |           | CC           |              |
| PRT3DM1            | 0D           | RW |             | 4D           |        |                   | 8D           |          |           | CD           |              |
| PRT3IC0            | 0E           | RW |             | 4E           |        |                   | 8E           |          |           | CE           |              |
| PRT3IC1            | 0F           | RW |             | 4F           |        |                   | 8F           |          |           | CF           |              |
|                    | 10           |    |             | 50           |        |                   | 90           |          | GDI_O_IN  | D0           | RW           |
|                    | 11           |    |             | 51           |        |                   | 91           |          | GDI_E_IN  | D1           | RW           |
|                    | 12           |    |             | 52           |        |                   | 92           |          | GDI O OU  | D2           | RW           |
|                    | 13           |    | ŀ           | 53           |        | t                 | 93           | t        | GDI_E_OU  | D3           | RW           |
|                    | 14           |    |             | 54           |        |                   | 94           |          |           | D4           | +            |
|                    | 15           |    |             | 55           |        | ł                 | 95           | <u> </u> |           | D5           | +            |
|                    | 15           |    |             | 55           |        | l                 | 95           |          |           | D5           | ───          |
|                    | 16           |    |             |              |        |                   | 96           | <u> </u> |           | D6<br>D7     | ───          |
|                    |              |    |             | 57           |        |                   |              |          | 1411/ 050 |              | <b>D</b> 14/ |
|                    | 18           |    |             | 58           |        |                   | 98           |          | MUX_CR0   | D8           | RW           |
|                    | 19           |    |             | 59           |        |                   | 99           |          | MUX_CR1   | D9           | RW           |
|                    | 1A           |    |             | 5A           |        |                   | 9A           |          | MUX_CR2   | DA           | RW           |
|                    | 1B           |    |             | 5B           |        |                   | 9B           |          | MUX_CR3   | DB           | RW           |
|                    | 1C           |    |             | 5C           |        |                   | 9C           |          |           | DC           |              |
|                    | 1D           |    |             | 5D           |        |                   | 9D           |          | OSC_GO_EN | DD           | RW           |
|                    | 1E           |    |             | 5E           |        |                   | 9E           |          | OSC_CR4   | DE           | RW           |
|                    | 1F           |    |             | 5F           |        |                   | 9F           |          | OSC_CR3   | DF           | RW           |
| DBB00FN            | 20           | RW | CLK CR0     | 60           | RW     |                   | A0           |          | OSC_CR0   | E0           | RW           |
| DBB00IN            | 21           | RW | <br>CLK_CR1 | 61           | RW     |                   | A1           |          | OSC_CR1   | E1           | RW           |
| DBB00OU            | 22           | RW | ABF CR0     | 62           | RW     |                   | A2           |          | OSC CR2   | E2           | RW           |
| 2220000            | 23           |    | AMD CR0     | 63           | RW     |                   | A3           |          | VLT_CR    | E3           | RW           |
| DBB01FN            | 24           | RW | CMP GO EN   | 64           | RW     |                   | A4           | -        | VLT_OR    | E4           | R            |
| DBB01FN<br>DBB01IN | 25           | RW | CIVIF_GO_EN | 65           | L M    |                   | A4<br>A5     |          | ADC0_TR   | E5           | RW           |
|                    |              |    |             |              | DW/    |                   |              |          |           |              |              |
| DBB01OU            | 26           | RW | AMD_CR1     | 66           | RW     |                   | A6           |          | ADC1_TR   | E6           | RW           |
|                    | 27           |    | ALT_CR0     | 67           | RW     |                   | A7           |          |           | E7           | <u> </u>     |
| DCB02FN            | 28           | RW |             | 68           |        |                   | A8           |          | IMO_TR    | E8           | W            |
| DCB02IN            | 29           | RW |             | 69           |        |                   | A9           |          | ILO_TR    | E9           | W            |
| DCB02OU            | 2A           | RW |             | 6A           |        |                   | AA           |          | BDG_TR    | EA           | RW           |
|                    | 2B           |    | CLK_CR3     | 6B           | RW     |                   | AB           |          | ECO_TR    | EB           | W            |
| DCB03FN            | 2C           | RW | TMP_DR0     | 6C           | RW     |                   | AC           |          |           | EC           |              |
| DCB03IN            | 2D           | RW | TMP_DR1     | 6D           | RW     |                   | AD           |          |           | ED           | 1            |
| DCB03OU            | 2E           | RW | <br>TMP_DR2 | 6E           | RW     |                   | AE           | 1        |           | EE           | 1            |
|                    | 2F           |    | TMP DR3     | 6F           | RW     | 1                 | AF           |          |           | EF           | 1            |
|                    | 30           |    |             | 70           |        | RDIORI            | B0           | RW       |           | F0           | 1            |
|                    | 31           |    |             | 71           |        | RDIOSYN           | B1           | RW       |           | F1           | <u> </u>     |
|                    | 32           |    | ACE00CR1    | 72           | RW     | RDI0IS            | B1<br>B2     | RW       |           | F2           | ┼────        |
|                    | 33           |    | ACE00CR1    | 72           | RW     | RDI0IS<br>RDI0LT0 | B3           | RW       |           | F2<br>F3     | ───          |
|                    |              |    | ACEUUCKZ    |              | rt VV  |                   |              |          |           |              | ───          |
|                    | 34           |    |             | 74           |        | RDI0LT1           | B4           | RW       |           | F4           | ───          |
|                    | 35           |    |             | 75           | 514    | RDI0RO0           | B5           | RW       |           | F5           |              |
|                    | 36           |    | ACE01CR1    | 76           | RW     | RDI0RO1           | B6           | RW       |           | F6           | <u> </u>     |
|                    | 37           |    | ACE01CR2    | 77           | RW     | I                 | B7           |          | CPU_F     | F7           | RL           |
|                    | 38           |    |             | 78           |        |                   | B8           |          |           | F8           |              |
|                    | 39           |    |             | 79           |        |                   | B9           |          |           | F9           |              |
| -                  | 3A           |    |             | 7A           |        |                   | BA           |          | FLS_PR1   | FA           | RW           |
|                    | 3B           |    |             | 7B           |        |                   | BB           |          |           | FB           | 1            |
|                    | 3C           | 1  |             | 7C           | 1      |                   | BC           | 1        |           | FC           | 1            |
|                    | 3D           |    | ł           | 7D           | 1      | Ì                 | BD           | 1        | DAC_CR    | FD           | RW           |
|                    | 3E           |    |             | 7E           |        |                   | BE           |          | CPU SCR1  | FE           | #            |
|                    | 3F           |    |             | 7E<br>7F     |        | 1                 | BF           | <u> </u> | CPU_SCR0  | FF           | #            |
|                    | 51           | 1  |             | 11           |        | # Access is bit s |              | I        | 0 0_0000  | 1.1          | π            |

# Access is bit specific.



## **Absolute Maximum Ratings**

| Symbol                | Description                                     | Min                     | Тур | Max                     | Units | Notes                                                                                                                                                                                                |
|-----------------------|-------------------------------------------------|-------------------------|-----|-------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T <sub>STG</sub>      | Storage temperature                             | -55                     | 25  | +100                    | °C    | Higher storage temperatures<br>reduce data retention time.<br>Recommended storage<br>temperature is +25 °C ± 25 °C.<br>Extended duration storage<br>temperatures above 65 °C<br>degrade reliability. |
| T <sub>BAKETEMP</sub> | Bake temperature                                | -                       | 125 | See<br>package<br>label | °C    |                                                                                                                                                                                                      |
| t <sub>BAKETIME</sub> | Bake time                                       | See<br>package<br>label | _   | 72                      | Hours |                                                                                                                                                                                                      |
| T <sub>A</sub>        | Ambient temperature with power applied          | -40                     | _   | +85                     | °C    |                                                                                                                                                                                                      |
| V <sub>DD</sub>       | Supply voltage on $V_{DD}$ relative to $V_{SS}$ | -0.5                    | _   | +6.0                    | V     |                                                                                                                                                                                                      |
| V <sub>IO</sub>       | DC input voltage                                | V <sub>SS</sub> – 0.5   | _   | V <sub>DD</sub> + 0.5   | V     |                                                                                                                                                                                                      |
| V <sub>IOZ</sub>      | DC voltage applied to tri-state                 | V <sub>SS</sub> – 0.5   | -   | V <sub>DD</sub> + 0.5   | V     |                                                                                                                                                                                                      |
| I <sub>MIO</sub>      | Maximum current into any port pin               | -25                     | -   | +50                     | mA    |                                                                                                                                                                                                      |
| ESD                   | Electrostatic discharge voltage                 | 2000                    | -   | -                       | V     | Human body model ESD.                                                                                                                                                                                |
| LU                    | Latch-up current                                | _                       | _   | 200                     | mA    |                                                                                                                                                                                                      |

# **Operating Temperature**

| Symbol         | Description          | Min | Тур | Max  | Units | Notes                                                                                                                                                             |
|----------------|----------------------|-----|-----|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T <sub>A</sub> | Ambient temperature  | -40 | -   | +85  | °C    |                                                                                                                                                                   |
| TJ             | Junction temperature | -40 | -   | +100 | °C    | The temperature rise from ambient to junction is package specific. See Table 29 on page 38. You must limit the power consumption to comply with this requirement. |



## **Electrical Specifications**

This section presents the DC and AC electrical specifications of the CY8C21x34 PSoC device. For up-to-date electrical specifications, visit the Cypress web site at http://www.cypress.com.

Specifications are valid for –40 °C  $\leq$  T\_A  $\leq$  85 °C and T\_J  $\leq$  100 °C as specified, except where noted.

Refer to Table 16 on page 26 for the electrical specifications for the IMO using SLIMO mode.



Figure 11. Voltage versus CPU Frequency



## CPU

# DC Electrical Characteristics

#### DC Chip-Level Specifications

Table 5 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and  $-40 \degree C \le T_A \le 85 \degree C$ , 3.0 V to 3.6 V and  $-40 \degree C \le T_A \le 85 \degree C$ , or 2.4 V to 3.0 V and  $-40 \degree C \le T_A \le 85 \degree C$ , respectively. Typical parameters are measured at 5 V, 3.3 V, or 2.7 V at  $25 \degree C$  and are for design guidance only.

| Symbol             | Description                                                                                                             | Min                      | Тур              | Max                      | Units | Notes                                                                                                                                                  |
|--------------------|-------------------------------------------------------------------------------------------------------------------------|--------------------------|------------------|--------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>DD</sub>    | Supply voltage                                                                                                          | 2.40                     | _                | 5.25                     | V     | See Table 13 on page 24                                                                                                                                |
| I <sub>DD</sub>    | Supply current, IMO = 24 MHz                                                                                            | _                        | 3                | 4                        | mA    | Conditions are V <sub>DD</sub> = 5.0 V,<br>T <sub>A</sub> = 25 °C, CPU = 3 MHz,<br>48 MHz disabled. VC1 = 1.5 MHz,<br>VC2 = 93.75 kHz, VC3 = 0.366 kHz |
| I <sub>DD3</sub>   | Supply current, IMO = 6 MHz using SLIMO mode.                                                                           | _                        | 1.2              | 2                        | mA    | Conditions are $V_{DD}$ = 3.3 V,<br>T <sub>A</sub> = 25 °C, CPU = 3 MHz, clock<br>doubler disabled. VC1 = 375 kHz,<br>VC2 = 23.4 kHz, VC3 = 0.091 kHz  |
| I <sub>DD27</sub>  | Supply current, IMO = 6 MHz using SLIMO mode.                                                                           | _                        | 1.1              | 1.5                      | mA    | Conditions are $V_{DD}$ = 2.55 V,<br>T <sub>A</sub> = 25 °C, CPU = 3 MHz, clock<br>doubler disabled. VC1 = 375 kHz,<br>VC2 = 23.4 kHz, VC3 = 0.091 kHz |
| I <sub>SB27</sub>  | Sleep (mode) current with POR, LVD,<br>sleep timer, WDT, and internal slow<br>oscillator active. Mid temperature range. | -                        | 2.6              | 4                        | □µA   | $V_{DD}$ = 2.55 V, 0 °C $\leq$ T <sub>A</sub> $\leq$ 40 °C                                                                                             |
| I <sub>SB</sub>    | Sleep (mode) current with POR, LVD,<br>Sleep Timer, WDT, and internal slow<br>oscillator active.                        | _                        | 2.8              | 5                        | μA    | $V_{DD}$ = 3.3 V, -40 °C $\leq$ T <sub>A</sub> $\leq$ 85 °C                                                                                            |
| V <sub>REF</sub>   | Reference voltage (Bandgap)                                                                                             | 1.28                     | 1.30             | 1.32                     | V     | Trimmed for appropriate $V_{DD}$<br>V <sub>DD</sub> = 3.0 V to 5.25 V                                                                                  |
| V <sub>REF27</sub> | Reference voltage (Bandgap)                                                                                             | 1.16                     | 1.30             | 1.33                     | V     | Trimmed for appropriate V <sub>DD</sub><br>V <sub>DD</sub> = 2.4 V to 3.0 V                                                                            |
| AGND               | Analog ground                                                                                                           | V <sub>REF</sub> – 0.003 | V <sub>REF</sub> | V <sub>REF</sub> + 0.003 | V     |                                                                                                                                                        |

#### Table 5. DC Chip-level Specifications



## DC General-Purpose I/O Specifications

The following tables list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, 3.0 V to 3.6 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 2.4 V to 3.0 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters are measured at 5 V, 3.3 V, and 2.7 V at 25 °C and are for design guidance only.

#### Table 6. 5-V and 3.3-V DC GPIO Specifications

| Symbol           | Description                       | Min                   | Тур | Max  | Units | Notes                                                                                                                                                                 |
|------------------|-----------------------------------|-----------------------|-----|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R <sub>PU</sub>  | Pull-up resistor                  | 4                     | 5.6 | 8    | kΩ    |                                                                                                                                                                       |
| R <sub>PD</sub>  | Pull-down resistor                | 4                     | 5.6 | 8    | kΩ    |                                                                                                                                                                       |
| V <sub>OH</sub>  | High output level                 | V <sub>DD</sub> – 1.0 | -   | -    | V     | $I_{OH}$ = 10 mA, $V_{DD}$ = 4.75 to 5.25 V<br>(8 total loads, 4 on even port pins (for<br>example, P0[2], P1[4]), 4 on odd port<br>pins (for example, P0[3], P1[5])  |
| V <sub>OL</sub>  | Low output level                  | -                     | -   | 0.75 | V     | $I_{OL}$ = 25 mA, $V_{DD}$ = 4.75 to 5.25 V<br>(8 total loads, 4 on even port pins (for<br>example, P0[2], P1[4]), 4 on odd port<br>pins (for example, P0[3], P1[5])) |
| I <sub>ОН</sub>  | High level source current         | 10                    | -   | _    | mA    | $V_{OH} = V_{DD} - 1.0$ V, see the limitations<br>of the total current in the note for $V_{OH}$                                                                       |
| I <sub>OL</sub>  | Low level sink current            | 25                    | -   | _    | mA    | $V_{OL}$ = 0.75 V, see the limitations of the total current in the note for $V_{OL}$                                                                                  |
| V <sub>IL</sub>  | Input low level                   | -                     | -   | 0.8  | V     | V <sub>DD</sub> = 3.0 to 5.25                                                                                                                                         |
| V <sub>IH</sub>  | Input high level                  | 2.1                   | -   |      | V     | V <sub>DD</sub> = 3.0 to 5.25                                                                                                                                         |
| V <sub>H</sub>   | Input hysteresis                  | -                     | 60  | -    | mV    |                                                                                                                                                                       |
| IIL              | Input leakage (absolute value)    | -                     | 1   | -    | nA    | Gross tested to 1 µA                                                                                                                                                  |
| C <sub>IN</sub>  | Capacitive load on pins as input  | -                     | 3.5 | 10   | pF    | Package and pin dependent<br>Temp = 25 °C                                                                                                                             |
| C <sub>OUT</sub> | Capacitive load on pins as output | -                     | 3.5 | 10   | pF    | Package and pin dependent<br>Temp = 25 °C                                                                                                                             |

### Table 7. 2.7-V DC GPIO Specifications

| Symbol           | Description                       | Min                   | Тур | Мах  | Units | Notes                                                                                                                  |
|------------------|-----------------------------------|-----------------------|-----|------|-------|------------------------------------------------------------------------------------------------------------------------|
| R <sub>PU</sub>  | Pull-up resistor                  | 4                     | 5.6 | 8    | kΩ    |                                                                                                                        |
| R <sub>PD</sub>  | Pull-down resistor                | 4                     | 5.6 | 8    | kΩ    |                                                                                                                        |
| V <sub>OH</sub>  | High output level                 | V <sub>DD</sub> – 0.4 | _   | -    | V     | $I_{OH}$ = 2.5 mA (6.25 Typ), $V_{DD}$ = 2.4 to<br>3.0 V (16 mA maximum, 50 mA Typ<br>combined I <sub>OH</sub> budget) |
| V <sub>OL</sub>  | Low output level                  | -                     | -   | 0.75 | V     | $I_{OL}$ = 10 mA, $V_{DD}$ = 2.4 to 3.0 V (90 mA maximum combined $I_{OL}$ budget)                                     |
| I <sub>OH</sub>  | High level source current         | 2.5                   | -   | -    | mA    | $V_{OH} = V_{DD} - 0.4$ V, see the limitations of the total current in the note for $V_{OH}$                           |
| I <sub>OL</sub>  | Low level sink current            | 10                    | -   | -    | mA    | $V_{OL}$ = 0.75 V, see the limitations of the total current in the note for $V_{OL}$                                   |
| V <sub>IL</sub>  | Input low level                   | -                     | _   | 0.75 | V     | V <sub>DD</sub> = 2.4 to 3.0                                                                                           |
| V <sub>IH</sub>  | Input high level                  | 2.0                   | -   | -    | V     | V <sub>DD</sub> = 2.4 to 3.0                                                                                           |
| V <sub>H</sub>   | Input hysteresis                  | -                     | 90  | -    | mV    |                                                                                                                        |
| IIL              | Input leakage (absolute value)    | -                     | 1   | -    | nA    | Gross tested to 1 µA                                                                                                   |
| C <sub>IN</sub>  | Capacitive load on pins as input  | -                     | 3.5 | 10   | pF    | Package and pin dependent<br>Temp = 25 °C                                                                              |
| C <sub>OUT</sub> | Capacitive load on pins as output | -                     | 3.5 | 10   | pF    | Package and pin dependent<br>Temp = 25 °C                                                                              |



## DC Operational Amplifier Specifications

The following tables list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, 3.0 V to 3.6 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 2.4 V to 3.0 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters are measured at 5 V, 3.3 V, or 2.7 V at 25 °C and are for design guidance only.

## Table 8. 5-V DC Operational Amplifier Specifications

| Symbol              | Description                                       | Min | Тур | Max                   | Units | Notes                                      |
|---------------------|---------------------------------------------------|-----|-----|-----------------------|-------|--------------------------------------------|
| V <sub>OSOA</sub>   | Input offset voltage (absolute value)             | -   | 2.5 | 15                    | mV    |                                            |
| TCV <sub>OSOA</sub> | Average input offset voltage drift                | -   | 10  | -                     | µV/°C |                                            |
| I <sub>EBOA</sub>   | Input leakage current (Port 0 analog pins 7-to-1) | -   | 200 | -                     | pА    | Gross tested to 1 µA                       |
| I <sub>EBOA00</sub> | Input leakage current (Port 0, Pin 0 analog pin)  | -   | 50  | -                     | nA    | Gross tested to 1 µA                       |
| C <sub>INOA</sub>   | Input capacitance (Port 0 analog pins)            | -   | 4.5 | 9.5                   | pF    | Package and pin dependent.<br>Temp = 25 °C |
| V <sub>CMOA</sub>   | Common mode voltage range                         | 0.0 | -   | V <sub>DD</sub> – 1.0 | V     |                                            |
| G <sub>OLOA</sub>   | Open loop gain                                    | -   | 80  | -                     | dB    |                                            |
| I <sub>SOA</sub>    | Amplifier supply current                          | -   | 10  | 30                    | μA    |                                            |

#### Table 9. 3.3-V DC Operational Amplifier Specifications

| Symbol              | Description                                      | Min | Тур | Max                   | Units | Notes                                      |
|---------------------|--------------------------------------------------|-----|-----|-----------------------|-------|--------------------------------------------|
| V <sub>OSOA</sub>   | Input offset voltage (absolute value)            | -   | 2.5 | 15                    | mV    |                                            |
| TCV <sub>OSOA</sub> | Average input offset voltage drift               | -   | 10  | -                     | μV/°C |                                            |
| I <sub>EBOA</sub>   | Input leakage current (Port 0 analog pins)       | -   | 200 | -                     | pА    | Gross tested to 1 µA                       |
| I <sub>EBOA00</sub> | Input leakage current (Port 0, Pin 0 analog pin) | -   | 50  | -                     | nA    | Gross tested to 1 µA                       |
| C <sub>INOA</sub>   | Input capacitance (Port 0 analog pins)           | -   | 4.5 | 9.5                   | pF    | Package and pin dependent.<br>Temp = 25 °C |
| V <sub>CMOA</sub>   | Common mode voltage range                        | 0   | -   | V <sub>DD</sub> – 1.0 | V     |                                            |
| G <sub>OLOA</sub>   | Open loop gain                                   | -   | 80  | -                     | dB    |                                            |
| I <sub>SOA</sub>    | Amplifier supply current                         | _   | 10  | 30                    | μA    |                                            |

## Table 10. 2.7-V DC Operational Amplifier Specifications

| Symbol              | Description                                      | Min | Тур | Max                   | Units | Notes                                      |
|---------------------|--------------------------------------------------|-----|-----|-----------------------|-------|--------------------------------------------|
| V <sub>OSOA</sub>   | Input offset voltage (absolute value)            | -   | 2.5 | 15                    | mV    |                                            |
| TCV <sub>OSOA</sub> | Average input offset voltage drift               | -   | 10  | -                     | μV/°C |                                            |
| I <sub>EBOA</sub>   | Input leakage current (Port 0 analog pins)       | -   | 200 | -                     | pА    | Gross tested to 1 µA                       |
| I <sub>EBOA00</sub> | Input leakage current (Port 0, Pin 0 analog pin) | -   | 50  | -                     | nA    | Gross tested to 1 µA                       |
| C <sub>INOA</sub>   | Input capacitance (Port 0 analog pins)           | -   | 4.5 | 9.5                   | pF    | Package and pin dependent.<br>Temp = 25 °C |
| V <sub>CMOA</sub>   | Common mode voltage range                        | 0   | -   | V <sub>DD</sub> – 1.0 | V     |                                            |
| G <sub>OLOA</sub>   | Open loop gain                                   | -   | 80  | -                     | dB    |                                            |
| I <sub>SOA</sub>    | Amplifier supply current                         | _   | 10  | 30                    | μA    |                                            |



## DC Programming Specifications

Table 14 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and  $-40 \degree C \le T_A \le 85 \degree C$ , 3.0 V to 3.6 V and  $-40 \degree C \le T_A \le 85 \degree C$ , or 2.4 V to 3.0 V and  $-40 \degree C \le T_A \le 85 \degree C$ , respectively. Typical parameters are measured at 5 V, 3.3 V, or 2.7 V at  $25 \degree C$  and are for design guidance only.

#### Table 14. DC Programming Specifications

| Symbol                | Description                                                                                 | Min                    | Тур | Max                    | Units | Notes                                                                                        |
|-----------------------|---------------------------------------------------------------------------------------------|------------------------|-----|------------------------|-------|----------------------------------------------------------------------------------------------|
| V <sub>DDP</sub>      | V <sub>DD</sub> for programming and erase                                                   | 4.5                    | 5   | 5.5                    | V     | This specification applies to the<br>functional requirements of external<br>programmer tools |
| V <sub>DDLV</sub>     | Low V <sub>DD</sub> for verify                                                              | 2.4                    | 2.5 | 2.6                    | V     | This specification applies to the<br>functional requirements of external<br>programmer tools |
| V <sub>DDHV</sub>     | High V <sub>DD</sub> for verify                                                             | 5.1                    | 5.2 | 5.3                    | V     | This specification applies to the<br>functional requirements of external<br>programmer tools |
| V <sub>DDIWRITE</sub> | Supply voltage for flash write operation                                                    | 2.7                    |     | 5.25                   | V     | This specification applies to this device when it is executing internal flash writes         |
| I <sub>DDP</sub>      | Supply current during programming or verify                                                 | -                      | 5   | 25                     | mA    |                                                                                              |
| V <sub>ILP</sub>      | Input low voltage during programming or verify                                              | -                      | -   | 0.8                    | V     |                                                                                              |
| V <sub>IHP</sub>      | Input high voltage during programming or verify                                             | 2.2                    | _   | -                      | V     |                                                                                              |
| I <sub>ILP</sub>      | Input current when applying V <sub>ILP</sub> to P1[0] or P1[1] during programming or verify | _                      | -   | 0.2                    | mA    | Driving internal pull-down resistor                                                          |
| I <sub>IHP</sub>      | Input current when applying V <sub>IHP</sub> to P1[0] or P1[1] during programming or verify | _                      | -   | 1.5                    | mA    | Driving internal pull-down resistor                                                          |
| V <sub>OLV</sub>      | Output low voltage during programming or verify                                             | _                      | -   | V <sub>SS</sub> + 0.75 | V     |                                                                                              |
| V <sub>OHV</sub>      | Output high voltage during programming or verify                                            | V <sub>DD</sub> – 1.0  | -   | V <sub>DD</sub>        | V     |                                                                                              |
| Flash <sub>ENPB</sub> | Flash endurance (per block)                                                                 | 50,000 <sup>[25]</sup> | -   | -                      | I     | Erase/write cycles per block                                                                 |
| Flash <sub>ENT</sub>  | Flash endurance (total) <sup>[26]</sup>                                                     | 1,800,000              | -   | _                      | -     | Erase/write cycles                                                                           |
| Flash <sub>DR</sub>   | Flash data retention                                                                        | 10                     | -   | -                      | Years |                                                                                              |

## DC I<sup>2</sup>C Specifications

Table 15 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and -40 °C  $\leq$ T<sub>A</sub>  $\leq$ 85 °C, 3.0 V to 3.6 V and -40 °C  $\leq$ T<sub>A</sub>  $\leq$ 85 °C, or 2.4 V to 3.0 V and -40 °C  $\leq$ T<sub>A</sub>  $\leq$ 85 °C, respectively. Typical parameters are measured at 5 V, 3.3 V, or 2.7 V at 25 °C and are for design guidance only.

#### Table 15. DC I<sup>2</sup>C Specifications<sup>[27]</sup>

| Symbol             | Description      | Min                 | Тур | Max                  | Units | Notes                            |
|--------------------|------------------|---------------------|-----|----------------------|-------|----------------------------------|
| V <sub>ILI2C</sub> | Input low level  | -                   | -   | $0.3 \times V_{DD}$  | V     | $2.4~V \leq V_{DD} \leq 3.6~V$   |
|                    |                  | -                   | -   | $0.25 \times V_{DD}$ | V     | $4.75~V \leq V_{DD} \leq 5.25~V$ |
| V <sub>IHI2C</sub> | Input high level | $0.7 \times V_{DD}$ | -   | -                    | V     | $2.4~V \leq V_{DD} \leq 5.25~V$  |

Notes

25. The 50,000 cycle flash endurance per block is only guaranteed if the flash is operating within one voltage range. Voltage ranges are 2.4 V to 3.0 V, 3.0 V to 3.6 V, and 4.75 V to 5.25 V.

26. A maximum of 36 × 50,000 block endurance cycles is allowed. This may be balanced between operations on 36 × 1 blocks of 50,000 maximum cycles each, 36×2 blocks of 25,000 maximum cycles each, or 36 × 4 blocks of 12,500 maximum cycles each (to limit the total number of cycles to 36 × 50,000 and ensure that no single block ever sees more than 50,000 cycles). For the full industrial range, you must employ a temperature sensor user module (FlashTemp) and feed the result to the temperature argument before writing. Refer to the Flash APIs application note AN2015 (Design Aids - Reading and Writing PSoC<sup>®</sup> Flash) for more information.

27. All GPIO meet the DC GPIO VIL and VIH specifications found in the DC GPIO Specifications sections. The I<sup>2</sup>C GPIO pins also meet the above specs.



## Table 22. 2.7-V AC Digital Block Specifications

| Function             | Description                                    | Min                 | Тур | Мах  | Units | Notes                                                                                           |
|----------------------|------------------------------------------------|---------------------|-----|------|-------|-------------------------------------------------------------------------------------------------|
| All<br>functions     | Block input clock frequency                    | -                   | -   | 12.7 | MHz   | 2.4 V < V <sub>DD</sub> < 3.0 V                                                                 |
| Timer                | Capture pulse width                            | 100 <sup>[38]</sup> | -   | -    | ns    |                                                                                                 |
|                      | Input clock frequency, with or without capture | -                   | -   | 12.7 | MHz   |                                                                                                 |
| Counter              | Enable input pulse width                       | 100                 | -   | -    | ns    |                                                                                                 |
|                      | Input clock frequency, no enable input         | -                   | -   | 12.7 | MHz   |                                                                                                 |
|                      | Input clock frequency, enable input            | -                   | -   | 12.7 | MHz   |                                                                                                 |
| Dead Band            | Kill pulse width:                              |                     |     |      |       |                                                                                                 |
|                      | Asynchronous restart mode                      | 20                  | -   | _    | ns    |                                                                                                 |
|                      | Synchronous restart mode                       | 100                 | _   | _    | ns    |                                                                                                 |
|                      | Disable mode                                   | 100                 | -   | _    | ns    |                                                                                                 |
|                      | Input clock frequency                          | -                   | -   | 12.7 | MHz   |                                                                                                 |
| CRCPRS<br>(PRS Mode) | Input clock frequency                          | -                   | _   | 12.7 | MHz   |                                                                                                 |
| CRCPRS<br>(CRC Mode) | Input clock frequency                          | -                   | _   | 12.7 | MHz   |                                                                                                 |
| SPIM                 | Input clock frequency                          | -                   | _   | 6.35 | MHz   | The SPI serial clock (SCLK)<br>frequency is equal to the input<br>clock frequency divided by 2. |
| SPIS                 | Input clock (SCLK) frequency                   | -                   | -   | 4.1  | MHz   |                                                                                                 |
|                      | Width of SS_ Negated between transmissions     | 100                 | -   | _    | ns    |                                                                                                 |
| Transmitter          | Input clock frequency                          | -                   | -   | 12.7 | MHz   | The baud rate is equal to the input clock frequency divided by 8.                               |
| Receiver             | Input clock frequency                          | -                   | _   | 12.7 | MHz   | The baud rate is equal to the input clock frequency divided by 8.                               |

## AC External Clock Specifications

The following tables list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 3.0 V to 3.6 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters are measured at 5 V, 3.3 V, or 2.7 V at 25 °C and are for design guidance only.

#### Table 23. 5-V AC External Clock Specifications

| Symbol              | Description            | Min   | Тур | Max  | Units | Notes |
|---------------------|------------------------|-------|-----|------|-------|-------|
| F <sub>OSCEXT</sub> | Frequency              | 0.093 | -   | 24.6 | MHz   |       |
| -                   | High period            | 20.6  | -   | 5300 | ns    |       |
| -                   | Low period             | 20.6  | -   | -    | ns    |       |
| -                   | Power-up IMO to switch | 150   | -   | _    | μs    |       |



## Table 28. 2.7-V AC Characteristics of the I<sup>2</sup>C SDA and SCL Pins (Fast Mode not Supported)

| Symbol                | Description                                                                                  | Standa | ard Mode | Fast | Mode | Units |
|-----------------------|----------------------------------------------------------------------------------------------|--------|----------|------|------|-------|
| Symbol                | Description                                                                                  | Min    | Max      | Min  | Max  | Units |
| F <sub>SCLI2C</sub>   | SCL clock frequency                                                                          | 0      | 100      | -    | -    | kHz   |
| T <sub>HDSTAI2C</sub> | Hold time (repeated) start condition. After this period, the first clock pulse is generated. | 4.0    | -        | -    | _    | μs    |
| T <sub>LOWI2C</sub>   | Low period of the SCL clock                                                                  | 4.7    | -        | -    | -    | μs    |
| T <sub>HIGHI2C</sub>  | High period of the SCL clock                                                                 | 4.0    | -        | -    | -    | μs    |
| T <sub>SUSTAI2C</sub> | Setup time for a repeated start condition                                                    | 4.7    | -        | -    | -    | μs    |
| T <sub>HDDATI2C</sub> | Data hold time                                                                               | 0      | -        | -    | -    | μs    |
| T <sub>SUDATI2C</sub> | Data setup time                                                                              | 250    | -        | -    | -    | ns    |
| T <sub>SUSTOI2C</sub> | Setup time for stop condition                                                                | 4.0    | -        | -    | -    | μs    |
| T <sub>BUFI2C</sub>   | Bus free time between a stop and start condition                                             | 4.7    | -        | -    | -    | μs    |
| T <sub>SPI2C</sub>    | Pulse width of spikes are suppressed by the input filter.                                    | _      | -        | -    | _    | ns    |

















## Figure 18. 32-pin QFN (5 × 5 × 1.0 mm) Package Outline, 001-30999

001-30999 \*D

**Important Note** For information on the preferred dimensions for mounting QFN packages, see the *Application Note EROS - Design Guidelines for Cypress Quad Flat No Extended Lead (QFN) Packaged Devices* available at http://www.cypress.com.



## Figure 19. 32-pin QFN (5 × 5 × 0.55 mm) LQ32A 1.3 × 2.7 E-Pad (Sawn Type) Package Outline, 001-48913



001-48913 \*D



Figure 20. 56-pin SSOP (300 Mils) Package Outline, 51-85062

51-85062 \*F



## **Ordering Information**

| Package                                                                   | Ordering<br>Code  | Flash<br>(Bytes) | SRAM<br>(Bytes)    | Switch Mode<br>Pump | Temperature<br>Range  | Digital<br>Blocks | Analog<br>Blocks | Digital I/O<br>Pins | Analog<br>Inputs   | Analog<br>Outputs | XRES Pin |
|---------------------------------------------------------------------------|-------------------|------------------|--------------------|---------------------|-----------------------|-------------------|------------------|---------------------|--------------------|-------------------|----------|
| 16-Pin (150-Mil) SOIC                                                     | CY8C21234-24SXI   | 8 K              | 512                | Yes                 | –40 °C to +85 °C      | 4                 | 4                | 12                  | 12 <sup>[47]</sup> | 0                 | No       |
| 16-Pin (150-Mil) SOIC<br>(Tape and Reel)                                  | CY8C21234-24SXIT  | 8 K              | 512                | Yes                 | –40 °C to +85 °C      | 4                 | 4                | 12                  | 12 <sup>[47]</sup> | 0                 | No       |
| 20-Pin (210-Mil) SSOP                                                     | CY8C21334-24PVXI  | 8 K              | 512                | No                  | –40 °C to +85 °C      | 4                 | 4                | 16                  | 16 <sup>[47]</sup> | 0                 | Yes      |
| 20-Pin (210-Mil) SSOP<br>(Tape and Reel)                                  | CY8C21334-24PVXIT | 8 K              | 512                | No                  | –40 °C to +85 °C      | 4                 | 4                | 16                  | 16 <sup>[47]</sup> | 0                 | Yes      |
| 28-Pin (210-Mil) SSOP                                                     | CY8C21534-24PVXI  | 8 K              | 512                | No                  | –40 °C to +85 °C      | 4                 | 4                | 24                  | 24 <sup>[47]</sup> | 0                 | Yes      |
| 28-Pin (210-Mil) SSOP<br>(Tape and Reel)                                  | CY8C21534-24PVXIT | 8 K              | 512                | No                  | –40 °C to +85 °C      | 4                 | 4                | 24                  | 24 <sup>[47]</sup> | 0                 | Yes      |
| 32-Pin (5 × 5 mm 1.00 max)<br>Sawn QFN                                    | CY8C21434-24LTXI  | 8 K              | 512                | No                  | –40 °C to +85 °C      | 4                 | 4                | 28                  | 28 <sup>[47]</sup> | 0                 | Yes      |
| 32-Pin (5 × 5 mm 1.00 max)<br>Sawn QFN $^{[48]}$ (Tape and Reel)          | CY8C21434-24LTXIT | 8 K              | 512                | No                  | –40 °C to +85 °C      | 4                 | 4                | 28                  | 28 <sup>[47]</sup> | 0                 | Yes      |
| 32-Pin (5 × 5 mm 0.60 max)<br>Thin Sawn QFN                               | CY8C21434-24LQXI  | 8 K              | 512                | No                  | –40 °C to +85 °C      | 4                 | 4                | 28                  | 28 <sup>[47]</sup> | 0                 | Yes      |
| 32-Pin (5 × 5 mm 0.60 max)<br>Thin Sawn QFN<br>(Tape and Reel)            | CY8C21434-24LQXIT | 8 K              | 512                | No                  | –40 °C to +85 °C      | 4                 | 4                | 28                  | 28 <sup>[47]</sup> | 0                 | Yes      |
| 32-Pin (5 × 5 mm 1.00 max)<br>Sawn QFN <sup>[48]</sup>                    | CY8C21634-24LTXI  | 8 K              | 512                | Yes                 | –40 °C to +85 °C      | 4                 | 4                | 26                  | 26 <sup>[47]</sup> | 0                 | Yes      |
| 32-Pin (5 × 5 mm 1.00 max)<br>Sawn QFN <sup>[48]</sup><br>(Tape and Reel) | CY8C21634-24LTXIT | 8 K              | 512                | Yes                 | –40 °C to +85 °C      | 4                 | 4                | 26                  | 26 <sup>[47]</sup> | 0                 | Yes      |
| 56-Pin OCD SSOP                                                           | CY8C21001-24PVXI  | 8 K              | 512                | Yes                 | –40 °C to +85 °C      | 4                 | 4                | 26                  | 26 <sup>[47]</sup> | 0                 | Yes      |
|                                                                           | CY8C21434-12X14I  |                  | e conta<br>nation. | act sale            | es office or Field Ap | oplicat           | ions E           | ngine               | er (FAE)           | ) for m           | ore      |

Note For Die sales information, contact a local Cypress sales office or Field Applications Engineer (FAE).

Notes47. All Digital I/O Pins also connect to the common analog mux.48. Refer to the section 32-pin Part Pinout on page 12 for pin differences.



## **Ordering Code Definitions**





## Glossary (continued)

| shift register  | A memory storage device that sequentially shifts a word either left or right to output a stream of serial data.                                                                                                                                                                                                                                     |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| slave device    | A device that allows another device to control the timing for data exchanges between two devices. Or when devices are cascaded in width, the slave device is the one that allows another device to control the timing of data exchanges between the cascaded devices and an external interface. The controlling device is called the master device. |
| SRAM            | An acronym for static random access memory. A memory device where you can store and retrieve data at a high rate of speed. The term static is used because, after a value is loaded into an SRAM cell, it remains unchanged until it is explicitly altered or until power is removed from the device.                                               |
| SROM            | An acronym for supervisory read only memory. The SROM holds code that is used to boot the device, calibrate circuitry, and perform Flash operations. The functions of the SROM may be accessed in normal user code, operating from Flash.                                                                                                           |
| stop bit        | A signal following a character or block that prepares the receiving device to receive the next character or block.                                                                                                                                                                                                                                  |
| synchronous     | <ol> <li>A signal whose data is not acknowledged or acted upon until the next active edge of a clock signal.</li> <li>A system whose operation is synchronized by a clock signal.</li> </ol>                                                                                                                                                        |
| tri-state       | A function whose output can adopt three states: 0, 1, and Z (high-impedance). The function does not drive any value in the Z state and, in many respects, may be considered to be disconnected from the rest of the circuit, allowing another output to drive the same net.                                                                         |
| UART            | A UART or universal asynchronous receiver-transmitter translates between parallel bits of data and serial bits.                                                                                                                                                                                                                                     |
| user modules    | Pre-build, pre-tested hardware/firmware peripheral functions that take care of managing and configuring the lower level Analog and Digital PSoC Blocks. User Modules also provide high level <b>API (Application Programming Interface)</b> for the peripheral function.                                                                            |
| user space      | The bank 0 space of the register map. The registers in this bank are more likely to be modified during normal program execution and not just during initialization. Registers in bank 1 are most likely to be modified only during the initialization phase of the program.                                                                         |
| V <sub>DD</sub> | A name for a power net meaning "voltage drain." The most positive power supply signal. Usually 5 V or 3.3 V.                                                                                                                                                                                                                                        |
| V <sub>SS</sub> | A name for a power net meaning "voltage source." The most negative power supply signal.                                                                                                                                                                                                                                                             |
| watchdog timer  | A timer that must be serviced periodically. If it is not serviced, the CPU resets after a specified period of time.                                                                                                                                                                                                                                 |



## CY8C21X34 Errata Summary

The following table defines the errata applicability to available CY8C21X34 family devices. An "X" indicates that the errata pertains to the selected device.

Note Errata items, in the table below, are hyperlinked. Click on any item entry to jump to its description.

| Items                                                                                  | Part Number | Silicon Revision | Fix Status                   |
|----------------------------------------------------------------------------------------|-------------|------------------|------------------------------|
| [1.]. Internal Main Oscillator (IMO)<br>Tolerance Deviation at Temperature<br>Extremes | CY8C21X34   | A                | No fix is currently planned. |
| [2]. I2C Errors                                                                        | CY8C21X34   | А                | No fix is currently planned. |

#### 1. Internal Main Oscillator (IMO) Tolerance Deviation at Temperature Extremes

#### Problem Definition

Asynchronous Digital Communications Interfaces may fail framing beyond 0 °C to 70 °C. This problem does not affect end-product usage between 0 °C and 70 °C.

#### Parameters Affected

The IMO frequency tolerance. The worst case deviation when operated below 0  $^{\circ}$ C and above +70  $^{\circ}$ C and within the upper and lower datasheet temperature range is ±5%.

### Trigger Condition(S)

The asynchronous Rx/Tx clock source IMO frequency tolerance may deviate beyond the datasheet limit of  $\pm 2.5\%$  when operated beyond the temperature range of 0 °C to +70 °C.

#### Scope of Impact

This problem may affect UART, IrDA, and FSK implementations.

### Workaround

Implement a quartz crystal stabilized clock source on at least one end of the asynchronous digital communications interface.

Fix Status

No fix is currently planned.

#### 2. I<sup>2</sup>C Errors

#### Problem Definition

The I<sup>2</sup>C block exhibits occasional data and bus corruption errors when the I<sup>2</sup>C master initiates transactions while the device is transitioning in to or out of sleep mode.

Parameters Affected

Affects reliability of I<sup>2</sup>C communication to device, between I<sup>2</sup>C master, and third party I<sup>2</sup>C slaves.

Trigger Condition(S)

Triggered by transitions into and out of the device's sleep mode.

Scope of Impact

This problem may affect UART, IrDA, and FSK implementations.

Workaround

Firmware workarounds are available in firmware. Generally the workaround consists of disconnecting the  $I^2C$  block from the bus prior to going to sleep modes.  $I^2C$  transactions during sleep are supported by a protocol in which the master wakes the device prior to the  $I^2C$  transaction

#### Fix Status

Will not be fixed.