



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                              |
|----------------------------|------------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                     |
| Core Processor             | M8C                                                                          |
| Core Size                  | 8-Bit                                                                        |
| Speed                      | 24MHz                                                                        |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                            |
| Peripherals                | POR, PWM, WDT                                                                |
| Number of I/O              | 28                                                                           |
| Program Memory Size        | 8KB (8K x 8)                                                                 |
| Program Memory Type        | FLASH                                                                        |
| EEPROM Size                | -                                                                            |
| RAM Size                   | 512 x 8                                                                      |
| Voltage - Supply (Vcc/Vdd) | 2.4V ~ 5.25V                                                                 |
| Data Converters            | A/D 28x8b                                                                    |
| Oscillator Type            | Internal                                                                     |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                            |
| Mounting Type              | Surface Mount                                                                |
| Package / Case             | 32-VFQFN Exposed Pad                                                         |
| Supplier Device Package    | 32-QFN (5x5)                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/infineon-technologies/cy8c21634-24ltxit |
|                            |                                                                              |



### **PSoC Functional Overview**

The PSoC family consists of many devices with on-chip controllers. These devices are designed to replace multiple traditional MCU-based system components with one low-cost single-chip programmable component. A PSoC device includes configurable blocks of analog and digital logic, and programmable interconnect. This architecture makes it possible for you to create customized peripheral configurations, to match the requirements of each individual application. Additionally, a fast central processing unit (CPU), flash program memory, SRAM data memory, and configurable I/O are included in a range of convenient pinouts.

The PSoC architecture, shown in Figure 2, consists of four main areas: the core, the system resources, the digital system, and the analog system. Configurable global bus resources allow combining all of the device resources into a complete custom system. Each CY8C21x34 PSoC device includes four digital blocks and four analog blocks. Depending on the PSoC package, up to 28 GPIOs are also included. The GPIOs provide access to the global digital and analog interconnects.

#### The PSoC Core

The PSoC core is a powerful engine that supports a rich instruction set. It encompasses SRAM for data storage, an interrupt controller, sleep and watchdog timers, and internal main oscillator (IMO) and internal low speed oscillator (ILO). The CPU core, called the M8C, is a powerful processor with speeds up to 24 MHz  $^{\left[3\right]}$ . The M8C is a four-million instructions per second (MIPS) 8-bit Harvard-architecture microprocessor.

System resources provide these additional capabilities:

- Digital clocks for increased flexibility
- I<sup>2</sup>C [4] functionality to implement an I<sup>2</sup>C master and slave
- An internal voltage reference, multi-master, that provides an absolute value of 1.3 V to a number of PSoC subsystems
- A SMP that generates normal operating voltages from a single battery cell
- Various system resets supported by the M8C

The digital system consists of an array of digital PSoC blocks that may be configured into any number of digital peripherals. The digital blocks are connected to the GPIOs through a series of global buses. These buses can route any signal to any pin, freeing designs from the constraints of a fixed peripheral controller.

The analog system consists of four analog PSoC blocks, supporting comparators, and analog-to-digital conversion up to 10 bits of precision.

### The Digital System

The digital system consists of four digital PSoC blocks. Each block is an 8-bit resource that is used alone or combined with other blocks to form 8-, 16-, 24-, and 32-bit peripherals, which are called user modules. Digital peripheral configurations include:

- PWMs (8- to 32-bit)
- PWMs with dead band (8- to 32-bit)
- Counters (8- to 32-bit)
- Timers (8- to 32-bit)
- UART 8- with selectable parity
- Serial peripheral interface (SPI) master and slave
- I<sup>2</sup>C slave and multi-master [4]
- CRC/generator (8-bit)
- IrDA
- PRS generators (8-bit to 32-bit)

The digital blocks are connected to any GPIO through a series of global buses that can route any signal to any pin. The buses also allow for signal multiplexing and for performing logic operations. This configurability frees your designs from the constraints of a fixed peripheral controller.

Digital blocks are provided in rows of four, where the number of blocks varies by PSoC device family. This allows the optimum choice of system resources for your application. Family resources are shown in Table 1 on page 6.

Figure 2. Digital System Block Diagram



### Notes

- 3. Errata: The worst case IMO frequency deviation when operated below 0 °C and above +70 °C and within the upper and lower datasheet temperature range is ±5%.
- 4. Errata: The I<sup>2</sup>C block exhibits occasional data and bus corruption errors when the I<sup>2</sup>C master initiates transactions while the device is transitioning in to or out of sleep mode.



# **Designing with PSoC Designer**

The development process for the PSoC device differs from that of a traditional fixed function microprocessor. The configurable analog and digital hardware blocks give the PSoC architecture a unique flexibility that pays dividends in managing specification change during development and by lowering inventory costs. These configurable resources, called PSoC Blocks, have the ability to implement a wide variety of user-selectable functions. The PSoC development process is summarized in four steps:

- 1. Select User Modules.
- 2. Configure User Modules.
- 3. Organize and Connect.
- 4. Generate, Verify, and Debug.

#### Select User Modules

PSoC Designer provides a library of prebuilt, pretested hardware peripheral components called "user modules." User modules make selecting and implementing peripheral devices, both analog and digital, simple.

#### **Configure User Modules**

Each user module that you select establishes the basic register settings that implement the selected function. They also provide parameters and properties that allow you to tailor their precise configuration to your particular application. For example, a PWM User Module configures one or more digital PSoC blocks, one for each 8 bits of resolution. The user module parameters permit you to establish the pulse width and duty cycle. Configure the parameters and properties to correspond to your chosen application. Enter values directly or by selecting values from drop-down menus. All the user modules are documented in datasheets that may be viewed directly in PSoC Designer or on the Cypress website. These user module datasheets explain the internal operation of the user module and provide performance

specifications. Each datasheet describes the use of each user module parameter, and other information you may need to successfully implement your design.

#### **Organize and Connect**

You build signal chains at the chip level by interconnecting user modules to each other and the I/O pins. You perform the selection, configuration, and routing so that you have complete control over all on-chip resources.

#### Generate, Verify, and Debug

When you are ready to test the hardware configuration or move on to developing code for the project, you perform the "Generate Configuration Files" step. This causes PSoC Designer to generate source code that automatically configures the device to your specification and provides the software for the system. The generated code provides application programming interfaces (APIs) with high-level functions to control and respond to hardware events at run-time and interrupt service routines that you can adapt as needed.

A complete code development environment allows you to develop and customize your applications in either C, assembly language, or both.

The last step in the development process takes place inside PSoC Designer's debugger (access by clicking the Connect icon). PSoC Designer downloads the HEX image to the ICE where it runs at full speed. PSoC Designer debugging capabilities rival those of systems costing many times more. In addition to traditional single-step, run-to-breakpoint, and watch-variable features, the debug interface provides a large trace buffer and allows you to define complex breakpoint events. These include monitoring address and data bus values, memory locations, and external signals.

Page 14 of 55



### 56-pin Part Pinout

The 56-pin SSOP part is for the CY8C21001 on-chip debug (OCD) PSoC device.

Note This part is only used for in-circuit debugging. It is NOT available for production.

Vss AI, P0[7] AI, P0[5] 53 AI, P0[3] AI, P0[1] P2[7] P2[5] P2[3] = P2[1] = NC = 48 NC = OCDE = **SSOP** OCDO = 15 SMP = 16 Vss 🚽 Vss Vss P3[3] P3[1] NC NC P1[2C SCL, P1[7] P12C SDA, P1[5] P15] P15] 38 37 34 32 P1[3] = SCLK, I2C SCL, P1[1] = Vss 30 Vss 

Figure 10. CY8C21001 56-pin PSoC Device

# CY8C21001 56-pin SSOP Pin Definitions

| Din No   | Pin No. Type Pin Name |        | Din Nama    | Description                                    |  |  |  |
|----------|-----------------------|--------|-------------|------------------------------------------------|--|--|--|
| FIII NO. | Digital               | Analog | - Fill Name | Description                                    |  |  |  |
| 1        | Power                 | •      | $V_{SS}$    | Ground connection [18]                         |  |  |  |
| 2        | I/O                   | I      | P0[7]       | Analog column mux input                        |  |  |  |
| 3        | I/O                   | İ      | P0[5]       | Analog column mux input and column output      |  |  |  |
| 4        | I/O                   | I      | P0[3]       | Analog column mux input and column output      |  |  |  |
| 5        | I/O                   | I      | P0[1]       | Analog column mux input                        |  |  |  |
| 6        | I/O                   |        | P2[7]       |                                                |  |  |  |
| 7        | I/O                   |        | P2[5]       |                                                |  |  |  |
| 8        | I/O                   | I      | P2[3]       | Direct switched capacitor block input          |  |  |  |
| 9        | I/O                   | I      | P2[1]       | Direct switched capacitor block input          |  |  |  |
| 10       |                       |        | NC          | No connection. Pin must be left floating       |  |  |  |
| 11       |                       |        | NC          | No connection. Pin must be left floating       |  |  |  |
| 12       |                       |        | NC          | No connection. Pin must be left floating       |  |  |  |
| 13       |                       |        | NC          | No connection. Pin must be left floating       |  |  |  |
| 14       | OCD                   |        | OCDE        | OCD even data I/O                              |  |  |  |
| 15       | OCD                   |        | OCDO        | OCD odd data output                            |  |  |  |
| 16       | Power                 | •      | SMP         | SMP connection to required external components |  |  |  |
| 17       | Power                 |        | $V_{SS}$    | Ground connection [18]                         |  |  |  |
| 18       | Power                 |        | $V_{SS}$    | Ground connection [18]                         |  |  |  |
| 19       | I/O                   |        | P3[3]       |                                                |  |  |  |

Document Number: 38-12025 Rev. AH



### CY8C21001 56-pin SSOP Pin Definitions (continued)

| <b>-</b> : | Ту      | ре     |                 | <b>-</b>                                           |  |  |  |  |  |
|------------|---------|--------|-----------------|----------------------------------------------------|--|--|--|--|--|
| Pin No.    | Digital | Analog | Pin Name        | Description                                        |  |  |  |  |  |
| 20         | I/O     |        | P3[1]           |                                                    |  |  |  |  |  |
| 21         |         | ·!     | NC              | No connection. Pin must be left floating           |  |  |  |  |  |
| 22         |         |        | NC              | No connection. Pin must be left floating           |  |  |  |  |  |
| 23         | I/O     |        | P1[7]           | I <sup>2</sup> C SCL                               |  |  |  |  |  |
| 24         | I/O     |        | P1[5]           | I <sup>2</sup> C SDA                               |  |  |  |  |  |
| 25         |         | ·!     | NC              | No connection. Pin must be left floating           |  |  |  |  |  |
| 26         | I/O     |        | P1[3]           | I <sub>FMTEST</sub>                                |  |  |  |  |  |
| 27         | I/O     |        | P1[1]           | I <sup>2</sup> C SCL, ISSP-SCLK <sup>[19]</sup>    |  |  |  |  |  |
| 28         | Power   | •      | V <sub>SS</sub> | Ground connection [18]                             |  |  |  |  |  |
| 29         |         |        | NC              | No connection. Pin must be left floating           |  |  |  |  |  |
| 30         |         |        | NC              | No connection. Pin must be left floating           |  |  |  |  |  |
| 31         | I/O     |        | P1[0]           | I <sup>2</sup> C SDA, ISSP-SDATA <sup>[19]</sup>   |  |  |  |  |  |
| 32         | I/O     |        | P1[2]           | V <sub>FMTEST</sub>                                |  |  |  |  |  |
| 33         | I/O     |        | P1[4]           | Optional external clock input (EXTCLK)             |  |  |  |  |  |
| 34         | I/O     |        | P1[6]           |                                                    |  |  |  |  |  |
| 35         |         | ·!     | NC              | No connection. Pin must be left floating           |  |  |  |  |  |
| 36         |         |        | NC              | No connection. Pin must be left floating           |  |  |  |  |  |
| 37         |         |        | NC              | No connection. Pin must be left floating           |  |  |  |  |  |
| 38         |         |        | NC              | No connection. Pin must be left floating           |  |  |  |  |  |
| 39         |         |        | NC              | No connection. Pin must be left floating           |  |  |  |  |  |
| 40         |         |        | NC              | No connection. Pin must be left floating           |  |  |  |  |  |
| 41         | Input   |        | XRES            | Active high external reset with internal pull-down |  |  |  |  |  |
| 42         | OCD     |        | HCLK            | OCD high-speed clock output                        |  |  |  |  |  |
| 43         | OCD     |        | CCLK            | OCD CPU clock output                               |  |  |  |  |  |
| 44         | I/O     |        | P3[0]           |                                                    |  |  |  |  |  |
| 45         | I/O     |        | P3[2]           |                                                    |  |  |  |  |  |
| 46         |         | •      | NC              | No connection. Pin must be left floating           |  |  |  |  |  |
| 47         |         |        | NC              | No connection. Pin must be left floating           |  |  |  |  |  |
| 48         | I/O     | I      | P2[0]           |                                                    |  |  |  |  |  |
| 49         | I/O     | I      | P2[2]           |                                                    |  |  |  |  |  |
| 50         | I/O     |        | P2[4]           |                                                    |  |  |  |  |  |
| 51         | I/O     |        | P2[6]           |                                                    |  |  |  |  |  |
| 52         | I/O     | I      | P0[0]           | Analog column mux input                            |  |  |  |  |  |
| 53         | I/O     | I      | P0[2]           | Analog column mux input and column output          |  |  |  |  |  |
| 54         | I/O     | I      | P0[4]           | Analog column mux input and column output          |  |  |  |  |  |
| 55         | I/O     | I      | P0[6]           | Analog column mux input                            |  |  |  |  |  |
| 56         | Power   |        | $V_{DD}$        | Supply voltage                                     |  |  |  |  |  |

**LEGEND**: A = Analog, I = Input, O = Output, and OCD = On-Chip Debug.

#### Notes

Document Number: 38-12025 Rev. AH Page 15 of 55

<sup>18.</sup> All V<sub>SS</sub> pins should be brought out to one common GND plane.
19. These are the ISSP pins, which are not High Z at POR. See the *PSoC Technical Reference Manual* for details.



### DC Switch Mode Pump Specifications

Table 11 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and  $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , 3.0 V to 3.6 V and  $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , or 2.4 V to 3.0 V and  $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , respectively. Typical parameters are measured at 5 V, 3.3 V, or 2.7 V at 25  $^{\circ}\text{C}$  and are for design guidance only.



Figure 12. Basic Switch Mode Pump Circuit

Table 11. DC Switch Mode Pump (SMP) Specifications

| Symbol                    | Description                                                                                                                                                                                     | Min         | Тур              | Max         | Units           | Notes                                                                                                                                                                          |
|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------------------|-------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>PUMP5V</sub>       | 5 V output voltage from pump                                                                                                                                                                    | 4.75        | 5.0              | 5.25        | V               | Configured as in Note 20<br>Average, neglecting ripple<br>SMP trip voltage is set to 5.0 V                                                                                     |
| V <sub>PUMP3V</sub>       | 3.3 V output voltage from pump                                                                                                                                                                  | 3.00        | 3.25             | 3.60        | V               | Configured as in Note 20<br>Average, neglecting ripple.<br>SMP trip voltage is set to 3.25 V                                                                                   |
| V <sub>PUMP2V</sub>       | 2.6 V output voltage from pump                                                                                                                                                                  | 2.45        | 2.55             | 2.80        | V               | Configured as in Note 20<br>Average, neglecting ripple.<br>SMP trip voltage is set to 2.55 V                                                                                   |
| I <sub>PUMP</sub>         | Available output current<br>V <sub>BAT</sub> = 1.8 V, V <sub>PUMP</sub> = 5.0 V<br>V <sub>BAT</sub> = 1.5 V, V <sub>PUMP</sub> = 3.25 V<br>V <sub>BAT</sub> = 1.3 V, V <sub>PUMP</sub> = 2.55 V | 5<br>8<br>8 | _<br>_<br>_<br>_ | _<br>_<br>_ | mA<br>mA<br>mA  | Configured as in Note 20<br>SMP trip voltage is set to 5.0 V<br>SMP trip voltage is set to 3.25 V<br>SMP trip voltage is set to 2.55 V                                         |
| V <sub>BAT5V</sub>        | Input voltage range from battery                                                                                                                                                                | 1.8         | _                | 5.0         | V               | Configured as in Note 20<br>SMP trip voltage is set to 5.0 V                                                                                                                   |
| V <sub>BAT3V</sub>        | Input voltage range from battery                                                                                                                                                                | 1.0         | _                | 3.3         | V               | Configured as in Note 20<br>SMP trip voltage is set to 3.25 V                                                                                                                  |
| V <sub>BAT2V</sub>        | Input voltage range from battery                                                                                                                                                                | 1.0         | _                | 2.8         | V               | Configured as in Note 20<br>SMP trip voltage is set to 2.55 V                                                                                                                  |
| V <sub>BATSTART</sub>     | Minimum input voltage from battery to start pump                                                                                                                                                | 1.2         | -                | -           | V               | Configured as in Note 20 $0  ^{\circ}\text{C} \le T_{A} \le 100. \ 1.25  \text{V}$ at $T_{A} = -40  ^{\circ}\text{C}$                                                          |
| ΔV <sub>PUMP_Line</sub>   | Line regulation (over Vi range)                                                                                                                                                                 | -           | 5                | _           | %V <sub>O</sub> | Configured as in Note 20 V <sub>O</sub> is the "V <sub>DD</sub> Value for PUMP Trip" specified by the VM[2:0] setting in the DC POR and LVD Specification, Table 13 on page 24 |
| ΔV <sub>PUMP_Load</sub>   | Load regulation                                                                                                                                                                                 | 1           | 5                | _           | %V <sub>O</sub> | Configured as in Note 20 V <sub>O</sub> is the "V <sub>DD</sub> Value for PUMP Trip" specified by the VM[2:0] setting in the DC POR and LVD Specification, Table 13 on page 24 |
| $\Delta V_{PUMP\_Ripple}$ | Output voltage ripple (depends on cap/load)                                                                                                                                                     | _           | 100              | _           | mVpp            | Configured as in Note 20<br>Load is 5 mA                                                                                                                                       |
| E <sub>3</sub>            | Efficiency                                                                                                                                                                                      | 35          | 50               | -           | %               | Configured as in Note 20<br>Load is 5 mA. SMP trip voltage is set<br>to 3.25 V                                                                                                 |

Note

 $20.L_1$  = 2 mH inductor,  $C_1$  = 10 mF capacitor,  $D_1$  = Schottky diode. See Figure 12 on page 23.

Document Number: 38-12025 Rev. AH Page 23 of 55

Table 11. DC Switch Mode Pump (SMP) Specifications (continued)

| Symbol             | Description          | Min | Тур | Max | Units | Notes                                                                                                                  |
|--------------------|----------------------|-----|-----|-----|-------|------------------------------------------------------------------------------------------------------------------------|
| E <sub>2</sub>     | Efficiency           | 35  | 80  | -   | %     | For I load = 1mA, $V_{PUMP}$ = 2.55 V, $V_{BAT}$ = 1.3 V, 10 $\mu$ H inductor, 1 $\mu$ F capacitor, and Schottky diode |
| F <sub>PUMP</sub>  | Switching frequency  | _   | 1.3 | _   | MHz   |                                                                                                                        |
| DC <sub>PUMP</sub> | Switching duty cycle | _   | 50  | _   | %     |                                                                                                                        |

#### DC Analog Mux Bus Specifications

Table 12 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and  $-40~^{\circ}\text{C} \le T_A \le 85~^{\circ}\text{C}$ , 3.0 V to 3.6 V and  $-40~^{\circ}\text{C} \le T_A \le 85~^{\circ}\text{C}$ , or 2.4 V to 3.0 V and  $-40~^{\circ}\text{C} \le T_A \le 85~^{\circ}\text{C}$ , respectively. Typical parameters are measured at 5 V, 3.3 V, or 2.7 V at 25 °C and are for design guidance only.

Table 12. DC Analog Mux Bus Specifications

| Symbol          | Description                                            | Min | Тур | Max        | Units | Notes                                                    |
|-----------------|--------------------------------------------------------|-----|-----|------------|-------|----------------------------------------------------------|
| R <sub>SW</sub> | Switch resistance to common analog bus                 | _   | 1   | 400<br>800 | Ω     | $V_{DD} \ge 2.7 \text{ V}$<br>2.4 V \le V_{DD} \le 2.7 V |
| $R_{VDD}$       | Resistance of initialization switch to V <sub>DD</sub> | _   | -   | 800        | Ω     |                                                          |

#### DC POR and LVD Specifications

Table 13 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and -40 °C  $\leq$   $T_A \leq$  85 °C, 3.0 V to 3.6 V and -40 °C  $\leq$   $T_A \leq$  85 °C, or 2.4 V to 3.0 V and -40 °C  $\leq$   $T_A \leq$  85 °C, respectively. Typical parameters are measured at 5 V, 3.3 V, or 2.7 V at 25 °C and are for design guidance only.

Table 13. DC POR and LVD Specifications

| Symbol                                                                       | Description                                                                                                                                                                         | Min                                                          | Тур                                                          | Max                                                                                          | Units                                   | Notes                                                                                                                      |
|------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------|
| V <sub>PPOR0</sub><br>V <sub>PPOR1</sub><br>V <sub>PPOR2</sub>               | V <sub>DD</sub> value for PPOR trip<br>PORLEV[1:0] = 00b<br>PORLEV[1:0] = 01b<br>PORLEV[1:0] = 10b                                                                                  | -<br>-<br>-                                                  | 2.36<br>2.82<br>4.55                                         | 2.40<br>2.95<br>4.70                                                                         | V<br>V                                  | V <sub>DD</sub> must be greater than or equal to 2.5 V during startup, the reset from the XRES pin, or reset from watchdog |
| VLVD0<br>VLVD1<br>VLVD2<br>VLVD3<br>VLVD4<br>VLVD5<br>VLVD6<br>VLVD7         | V <sub>DD</sub> value for LVD trip<br>VM[2:0] = 000b<br>VM[2:0] = 001b<br>VM[2:0] = 010b<br>VM[2:0] = 011b<br>VM[2:0] = 100b<br>VM[2:0] = 101b<br>VM[2:0] = 111b                    | 2.40<br>2.85<br>2.95<br>3.06<br>4.37<br>4.50<br>4.62<br>4.71 | 2.45<br>2.92<br>3.02<br>3.13<br>4.48<br>4.64<br>4.73<br>4.81 | 2.51 <sup>[21]</sup><br>2.99 <sup>[22]</sup><br>3.09<br>3.20<br>4.55<br>4.75<br>4.83<br>4.95 | >                                       |                                                                                                                            |
| VPUMP0<br>VPUMP1<br>VPUMP2<br>VPUMP3<br>VPUMP4<br>VPUMP5<br>VPUMP6<br>VPUMP7 | V <sub>DD</sub> value for pump trip<br>VM[2:0] = 000b<br>VM[2:0] = 001b<br>VM[2:0] = 010b<br>VM[2:0] = 011b<br>VM[2:0] = 100b<br>VM[2:0] = 101b<br>VM[2:0] = 110b<br>VM[2:0] = 111b | 2.45<br>2.96<br>3.03<br>3.18<br>4.54<br>4.62<br>4.71<br>4.89 | 2.55<br>3.02<br>3.10<br>3.25<br>4.64<br>4.73<br>4.82<br>5.00 | 2.62 <sup>[23]</sup> 3.09 3.16 3.32 <sup>[24]</sup> 4.74 4.83 4.92 5.12                      | >>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>> |                                                                                                                            |

- 21. Always greater than 50 mV above  $V_{PPOR}$  (PORLEV = 00) for falling supply. 22. Always greater than 50 mV above  $V_{PPOR}$  (PORLEV = 01) for falling supply. 23. Always greater than 50 mV above  $V_{LVD0}$ . 24. Always greater than 50 mV above  $V_{LVD3}$ .

#### DC Programming Specifications

Table 14 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and  $-40 \text{ °C} \le T_A \le 85 \text{ °C}$ , 3.0 V to 3.6 V and  $-40 \text{ °C} \le T_A \le 85 \text{ °C}$ , or 2.4 V to 3.0 V and  $-40 \text{ °C} \le T_A \le 85 \text{ °C}$ , respectively. Typical parameters are measured at 5 V, 3.3 V, or 2.7 V at 25 °C and are for design guidance only.

**Table 14. DC Programming Specifications** 

| Symbol                | Description                                                                                 | Min                    | Тур | Max                    | Units | Notes                                                                                  |
|-----------------------|---------------------------------------------------------------------------------------------|------------------------|-----|------------------------|-------|----------------------------------------------------------------------------------------|
| $V_{\mathrm{DDP}}$    | V <sub>DD</sub> for programming and erase                                                   | 4.5                    | 5   | 5.5                    | V     | This specification applies to the functional requirements of external programmer tools |
| $V_{DDLV}$            | Low V <sub>DD</sub> for verify                                                              | 2.4                    | 2.5 | 2.6                    | ٧     | This specification applies to the functional requirements of external programmer tools |
| V <sub>DDHV</sub>     | High V <sub>DD</sub> for verify                                                             | 5.1                    | 5.2 | 5.3                    | V     | This specification applies to the functional requirements of external programmer tools |
| V <sub>DDIWRITE</sub> | Supply voltage for flash write operation                                                    | 2.7                    |     | 5.25                   | V     | This specification applies to this device when it is executing internal flash writes   |
| I <sub>DDP</sub>      | Supply current during programming or verify                                                 | _                      | 5   | 25                     | mA    |                                                                                        |
| V <sub>ILP</sub>      | Input low voltage during programming or verify                                              | _                      | _   | 0.8                    | V     |                                                                                        |
| V <sub>IHP</sub>      | Input high voltage during programming or verify                                             | 2.2                    | _   | _                      | V     |                                                                                        |
| I <sub>ILP</sub>      | Input current when applying V <sub>ILP</sub> to P1[0] or P1[1] during programming or verify | _                      | _   | 0.2                    | mA    | Driving internal pull-down resistor                                                    |
| I <sub>IHP</sub>      | Input current when applying V <sub>IHP</sub> to P1[0] or P1[1] during programming or verify | _                      | _   | 1.5                    | mA    | Driving internal pull-down resistor                                                    |
| V <sub>OLV</sub>      | Output low voltage during programming or verify                                             | _                      | _   | V <sub>SS</sub> + 0.75 | V     |                                                                                        |
| V <sub>OHV</sub>      | Output high voltage during programming or verify                                            | V <sub>DD</sub> – 1.0  | _   | $V_{DD}$               | V     |                                                                                        |
| Flash <sub>ENPB</sub> | Flash endurance (per block)                                                                 | 50,000 <sup>[25]</sup> | _   | _                      | _     | Erase/write cycles per block                                                           |
| Flash <sub>ENT</sub>  | Flash endurance (total)[26]                                                                 | 1,800,000              | _   | _                      | _     | Erase/write cycles                                                                     |
| Flash <sub>DR</sub>   | Flash data retention                                                                        | 10                     | _   | _                      | Years |                                                                                        |

#### DC I<sup>2</sup>C Specifications

Table 15 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and  $-40 ^{\circ}\text{C} \leq T_{A} \leq 85 ^{\circ}\text{C}$ , 3.0 V to 3.6 V and  $-40 ^{\circ}\text{C} \leq T_{A} \leq 85 ^{\circ}\text{C}$ , or 2.4 V to 3.0 V and  $-40 ^{\circ}\text{C} \leq T_{A} \leq 85 ^{\circ}\text{C}$ , respectively. Typical parameters are measured at 5 V, 3.3 V, or 2.7 V at  $25 ^{\circ}\text{C}$  and are for design guidance only.

Table 15. DC I<sup>2</sup>C Specifications<sup>[27]</sup>

| Symbol             | Description      | Min                 | Тур | Max                    | Units | Notes                                                 |
|--------------------|------------------|---------------------|-----|------------------------|-------|-------------------------------------------------------|
| V <sub>ILI2C</sub> | Input low level  | 1                   | _   | $0.3 \times V_{DD}$    | V     | $2.4 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}$   |
|                    |                  | -                   | _   | 0.25 × V <sub>DD</sub> | V     | $4.75 \text{ V} \le \text{V}_{DD} \le 5.25 \text{ V}$ |
| V <sub>IHI2C</sub> | Input high level | $0.7 \times V_{DD}$ | _   | 1                      | V     | $2.4 \text{ V} \le \text{V}_{DD} \le 5.25 \text{ V}$  |

#### Notes

25. The 50,000 cycle flash endurance per block is only guaranteed if the flash is operating within one voltage range. Voltage ranges are 2.4 V to 3.0 V, 3.0 V to 3.6 V, and 4.75 V to 5.25 V.

Document Number: 38-12025 Rev. AH Page 25 of 55

<sup>26.</sup> A maximum of 36 × 50,000 block endurance cycles is allowed. This may be balanced between operations on 36 × 1 blocks of 50,000 maximum cycles each, or 36 × 4 blocks of 12,500 maximum cycles each (to limit the total number of cycles to 36 × 50,000 and ensure that no single block ever sees more than 50,000 cycles). For the full industrial range, you must employ a temperature sensor user module (FlashTemp) and feed the result to the temperature argument before writing. Refer to the Flash APIs application note AN2015 (Design Aids - Reading and Writing PSoC® Flash) for more information.

27. All GPIO meet the DC GPIO VIL and VIH specifications found in the DC GPIO Specifications sections. The I<sup>2</sup>C GPIO pins also meet the above specs.



Table 17. 2.7-V AC Chip-Level Specifications

| Symbol                  | Description                                                        | Min   | Тур | Max                       | Units | Notes                                                                                                                                                                   |
|-------------------------|--------------------------------------------------------------------|-------|-----|---------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| F <sub>IMO12</sub> [33] | IMO frequency for 12 MHz                                           | 11.04 | 12  | 12.96 <sup>[34, 35]</sup> | MHz   | Trimmed for 2.7 V operation using factory trim values. See Figure 14 on page 20. SLIMO mode = 1                                                                         |
| F <sub>IMO6</sub> [33]  | IMO frequency for 6 MHz                                            | 5.52  | 6   | 6.48 <sup>[34, 35]</sup>  | MHz   | Trimmed for 2.7 V operation using factory trim values. See Figure 14 on page 20. SLIMO mode = 1                                                                         |
| F <sub>CPU1</sub>       | CPU frequency (2.7 V nominal)                                      | 0.093 | 3   | 3.15 <sup>[34]</sup>      | MHz   | 12 MHz only for<br>SLIMO mode = 0                                                                                                                                       |
| F <sub>BLK27</sub>      | Digital PSoC block frequency (2.7 V nominal)                       | 0     | 12  | 12.5 <sup>[34,35]</sup>   | MHz   | Refer to AC Digital Block<br>Specifications on page 29                                                                                                                  |
| F <sub>32K1</sub>       | ILO frequency                                                      | 8     | 32  | 96                        | kHz   |                                                                                                                                                                         |
| F <sub>32K_U</sub>      | ILO untrimmed frequency                                            | 5     | -   | 100                       | kHz   | After a reset and before the M8C starts to run, the ILO is not trimmed. See the System Resets section of the PSoC Technical Reference Manual for details on this timing |
| t <sub>XRST</sub>       | External reset pulse width                                         | 10    | _   | _                         | μs    |                                                                                                                                                                         |
| DC <sub>ILO</sub>       | IILO duty cycle                                                    | 20    | 50  | 80                        | %     |                                                                                                                                                                         |
| F <sub>MAX</sub>        | Maximum frequency of signal on row input or row output.            | -     | -   | 12.3                      | MHz   |                                                                                                                                                                         |
| SR <sub>POWER_UP</sub>  | Power supply slew rate                                             | -     | -   | 250                       | V/ms  | V <sub>DD</sub> slew rate during power-up                                                                                                                               |
| t <sub>POWERUP</sub>    | Time from end of POR to CPU executing code                         | 1     | 16  | 100                       | ms    | Power-up from 0 V. See the System Resets section of the PSoC Technical Reference Manual.                                                                                |
| t <sub>jit_IMO</sub>    | 12 MHz IMO cycle-to-cycle jitter (RMS)[36]                         | _     | 400 | 1000                      | ps    |                                                                                                                                                                         |
| -                       | 12 MHz IMO long term N cycle-to-cycle jitter (RMS) <sup>[36]</sup> | _     | 600 | 1300                      | ps    | N = 32                                                                                                                                                                  |
|                         | 12 MHz IMO period jitter (RMS)[36]                                 | _     | 100 | 500                       | ps    |                                                                                                                                                                         |

Document Number: 38-12025 Rev. AH Page 27 of 55

Notes

33. Errata: The worst case IMO frequency deviation when operated below 0 °C and above +70 °C and within the upper and lower datasheet temperature range is ±5%.

34. 2.4 V < V<sub>DD</sub> < 3.0 V.

35. See Application Note AN2012 "Adjusting PSoC Microcontroller Trims for Dual Voltage-Range Operation" available at http://www.cypress.com for information on maximum frequency for user modules.

Refer to Cypress Jitter Specifications Application Note AN5054 "Understanding Datasheet Jitter Specifications for Cypress Timing Products" at www.cypress.com under Application Notes for more information.

### AC Digital Block Specifications

The following tables list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, 3.0 V to 3.6 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 2.4 V to 3.0 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters are measured at 5 V, 3.3 V, or 2.7 V at 25 °C and are for design guidance only.

Table 21. 5-V and 3.3-V AC Digital Block Specifications

| Function                | Description                                      | Min                | Тур | Max  | Unit | Notes                                                                                     |
|-------------------------|--------------------------------------------------|--------------------|-----|------|------|-------------------------------------------------------------------------------------------|
| All functions           | Block input clock frequency                      | ı                  |     |      |      |                                                                                           |
|                         | V <sub>DD</sub> ≥ 4.75 V                         | _                  | _   | 49.2 | MHz  |                                                                                           |
|                         | V <sub>DD</sub> < 4.75 V                         | _                  | _   | 24.6 | MHz  |                                                                                           |
| Timer                   | Input clock frequency                            | I.                 | l   | I.   | u.   |                                                                                           |
|                         | No capture, V <sub>DD</sub> ≥ 4.75 V             | _                  | _   | 49.2 | MHz  |                                                                                           |
|                         | No capture, V <sub>DD</sub> < 4.75 V             | _                  | _   | 24.6 | MHz  |                                                                                           |
|                         | With capture                                     | _                  | _   | 24.6 | MHz  |                                                                                           |
|                         | Capture pulse width                              | 50 <sup>[37]</sup> | _   | _    | ns   |                                                                                           |
| Counter                 | Input clock frequency                            |                    |     |      | •    |                                                                                           |
|                         | No enable input, V <sub>DD</sub> ≥ 4.75 V        | _                  | _   | 49.2 | MHz  |                                                                                           |
|                         | No enable input, V <sub>DD</sub> < 4.75 V        | _                  | _   | 24.6 | MHz  |                                                                                           |
|                         | With enable input                                | _                  | _   | 24.6 | MHz  |                                                                                           |
|                         | Enable input pulse width                         | 50 <sup>[37]</sup> | _   | _    | ns   |                                                                                           |
| Dead Band               | Kill pulse width                                 | •                  |     | •    |      |                                                                                           |
|                         | Asynchronous restart mode                        | 20                 | -   | _    | ns   |                                                                                           |
|                         | Synchronous restart mode                         | 50 <sup>[37]</sup> | _   | _    | ns   |                                                                                           |
|                         | Disable mode                                     | 50 <sup>[37]</sup> | _   | -    | ns   |                                                                                           |
|                         | Input clock frequency                            |                    |     |      | •    |                                                                                           |
|                         | V <sub>DD</sub> ≥ 4.75 V                         | _                  | _   | 49.2 | MHz  |                                                                                           |
|                         | V <sub>DD</sub> < 4.75 V                         | _                  | _   | 24.6 | MHz  |                                                                                           |
| CRCPRS                  | Input clock frequency                            |                    |     |      |      |                                                                                           |
| (PRS<br>Mode)           | V <sub>DD</sub> ≥ 4.75 V                         | _                  | _   | 49.2 | MHz  |                                                                                           |
|                         | V <sub>DD</sub> < 4.75 V                         | _                  | _   | 24.6 | MHz  |                                                                                           |
| CRCPRS<br>(CRC<br>Mode) | Input clock frequency                            | _                  | -   | 24.6 | MHz  |                                                                                           |
| SPIM                    | Input clock frequency                            | _                  | -   | 8.2  | MHz  | The SPI serial clock (SCLK) frequency is equal to the input clock frequency divided by 2. |
| SPIS                    | Input clock (SCLK) frequency                     | _                  | -   | 4.1  | MHz  | The input clock is the SPI SCLK in SPIS mode.                                             |
|                         | Width of SS_negated between transmissions        | 50 <sup>[37]</sup> | -   | _    | ns   |                                                                                           |
| Transmitter             | Input clock frequency                            |                    |     |      |      | The baud rate is equal to the input clock frequency                                       |
|                         | $V_{DD} \ge 4.75 \text{ V}, 2 \text{ stop bits}$ | _                  | _   | 49.2 | MHz  | divided by 8.                                                                             |
|                         | $V_{DD} \ge 4.75 \text{ V}, 1 \text{ stop bit}$  | _                  | _   | 24.6 | MHz  |                                                                                           |
|                         | V <sub>DD</sub> < 4.75 V                         | _                  | -   | 24.6 | MHz  |                                                                                           |
| Receiver                | Input clock frequency                            |                    |     |      |      | The baud rate is equal to the input clock frequency divided by 8.                         |
|                         | $V_{DD} \ge 4.75 \text{ V}, 2 \text{ stop bits}$ | _                  | _   | 49.2 | MHz  |                                                                                           |
|                         | $V_{DD} \ge 4.75 \text{ V}, 1 \text{ stop bit}$  | _                  | _   | 24.6 | MHz  |                                                                                           |
|                         | V <sub>DD</sub> < 4.75 V                         | _                  | _   | 24.6 | MHz  |                                                                                           |

#### Note

37.50 ns minimum input pulse width is based on the input synchronizers running at 24 MHz (42 ns nominal period).

Document Number: 38-12025 Rev. AH Page 29 of 55

#### AC Programming Specifications

Table 26 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and  $-40 \text{ °C} \leq T_A \leq 85 \text{ °C}$ , or 3.0 V to 3.6 V and  $-40 \text{ °C} \leq T_A \leq 85 \text{ °C}$ , respectively. Typical parameters are measured at 5 V, 3.3 V, or 2.7 V at 25 °C and are for design guidance only.

**Table 26. AC Programming Specifications** 

| Symbol                    | Description                                | Min | Тур | Max                 | Units | Notes                                          |
|---------------------------|--------------------------------------------|-----|-----|---------------------|-------|------------------------------------------------|
| T <sub>RSCLK</sub>        | Rise time of SCLK                          | 1   | _   | 20                  | ns    |                                                |
| T <sub>FSCLK</sub>        | Fall time of SCLK                          | 1   | _   | 20                  | ns    |                                                |
| T <sub>SSCLK</sub>        | Data setup time to falling edge of SCLK    | 40  | _   | _                   | ns    |                                                |
| T <sub>HSCLK</sub>        | Data hold time from falling edge of SCLK   | 40  | -   | _                   | ns    |                                                |
| F <sub>SCLK</sub>         | Frequency of SCLK                          | 0   | -   | 8                   | MHz   |                                                |
| T <sub>ERASEB</sub>       | Flash erase time (block)                   | _   | 10  | _                   | ms    |                                                |
| T <sub>WRITE</sub>        | Flash block write time                     | _   | 40  | _                   | ms    |                                                |
| T <sub>DSCLK</sub>        | Data out delay from falling edge of SCLK   | _   | _   | 45                  | ns    | 3.6 < V <sub>DD</sub>                          |
| T <sub>DSCLK3</sub>       | Data out delay from falling edge of SCLK   | _   | -   | 50                  | ns    | $3.0 \leq V_{DD} \leq 3.6$                     |
| T <sub>DSCLK2</sub>       | Data out delay from falling edge of SCLK   | _   | _   | 70                  | ns    | $2.4 \leq V_{DD} \leq 3.0$                     |
| T <sub>ERASEALL</sub>     | Flash erase time (Bulk)                    | _   | 20  | _                   | ms    | Erase all blocks and protection fields at once |
| T <sub>PROGRAM_HOT</sub>  | Flash block erase + flash block write time | _   | _   | 100 <sup>[39]</sup> | ms    | 0 °C ≤ Tj ≤ 100 °C                             |
| T <sub>PROGRAM_COLD</sub> | Flash block erase + flash block write time | -   | _   | 200 <sup>[39]</sup> | ms    | -40 °C ≤ Tj ≤ 0 °C                             |

# AC I<sup>2</sup>C [40] Specifications

The following tables list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and  $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , or 2.4 V to 3.0 V and  $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , respectively. Typical parameters are measured at 5 V, 3.3 V, or 2.7 V at 25  $^{\circ}\text{C}$  and are for design guidance only.

Table 27. AC Characteristics of the  $I^2C$  SDA and SCL Pins for  $V_{DD} \ge 3.0 \text{ V}$ 

| Symbol                | Description                                                                                 | Standard Mode |     | Fast Mode           |     | l luite |
|-----------------------|---------------------------------------------------------------------------------------------|---------------|-----|---------------------|-----|---------|
|                       | Description                                                                                 | Min           |     | Min                 | Max | - Units |
| F <sub>SCLI2C</sub>   | SCL clock frequency                                                                         | 0             | 100 | 0                   | 400 | kHz     |
| T <sub>HDSTAI2C</sub> | Hold time (repeated) start condition. After this period, the first clock pulse is generated | 4.0           | _   | 0.6                 | _   | μs      |
| T <sub>LOWI2C</sub>   | Low period of the SCL clock                                                                 | 4.7           | _   | 1.3                 | _   | μs      |
| T <sub>HIGHI2C</sub>  | High period of the SCL clock                                                                | 4.0           | _   | 0.6                 | -   | μs      |
| T <sub>SUSTAI2C</sub> | Setup time for a repeated start condition                                                   | 4.7           | _   | 0.6                 | -   | μs      |
| T <sub>HDDATI2C</sub> | Data hold time                                                                              | 0             | _   | 0                   | _   | μs      |
| T <sub>SUDATI2C</sub> | Data setup time                                                                             | 250           | _   | 100 <sup>[41]</sup> | _   | ns      |
| T <sub>SUSTOI2C</sub> | Setup time for stop condition                                                               | 4.0           | _   | 0.6                 | _   | μs      |
| T <sub>BUFI2C</sub>   | Bus free time between a stop and start condition                                            | 4.7           | -   | 1.3                 | _   | μs      |
| T <sub>SPI2C</sub>    | Pulse width of spikes suppressed by the input filter.                                       | _             | -   | 0                   | 50  | ns      |

#### Note

Document Number: 38-12025 Rev. AH Page 32 of 55

<sup>39.</sup> For the full industrial range, the user must employ a temperature sensor user module (FlashTemp) and feed the result to the temperature argument before writing. Refer to the Flash APIs application note AN2015 (Design Aids - Reading and Writing PSoC® Flash) for more information.

<sup>40.</sup> Errata: The I<sup>2</sup>C block exhibits occasional data and bus corruption errors when the I<sup>2</sup>C master initiates transactions while the device is transitioning in to or out of sleep mode.

<sup>41.</sup> A Fast-Mode I²C-bus device may be used in a Standard-Mode I²C-bus system, but it must meet the requirement T<sub>SU;DAT</sub> ≥ 250 ns. This is automatically the case if the device does not stretch the LOW period of the SCL signal. If the device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line T<sub>rmax</sub> + T<sub>SU;DAT</sub> = 1000 + 250 = 1250 ns (according to the Standard-Mode I²C-bus specification) before the SCL line is released.



# **Packaging Information**

0.0192[0.487]

This section shows the packaging specifications for the CY8C21x34 PSoC device with the thermal impedances for each package. Important Note Emulation tools may require a larger area on the target PCB than the chip's footprint. For a detailed description of the emulation tools' dimensions, refer to the emulator pod drawings at http://www.cypress.com.

Figure 15. 16-pin SOIC (150 Mils) Package Outline, 51-85068



51-85068 \*E

Document Number: 38-12025 Rev. AH Page 34 of 55



1.14 DIA. 10 PIN 1 ID. 1.14 7.50 8.10  $\frac{\text{MIN.}}{\text{MAX.}}$ DIMENSIONS IN MILLIMETERS .235 MIN.-0° MIN. GAUGE PLANE 0.25 SEATING PLANE - 0.65 BSC. <u>5.00</u> 5.60 0.-8. 2.00 1.65 1.85 1.25 REF. 0.10 51-85077 \*F

Figure 16. 20-pin SSOP (210 Mils) Package Outline, 51-85077

Figure 17. 28-pin SSOP (210 Mils) Package Outline, 51-85079



Document Number: 38-12025 Rev. AH Page 35 of 55



Figure 19. 32-pin QFN (5 × 5 × 0.55 mm) LQ32A 1.3 × 2.7 E-Pad (Sawn Type) Package Outline, 001-48913



#### NOTES:

- 1. ZZZZ HATCH AREA IS SOLDERABLE EXPOSED PAD
- 2. BASED ON REF JEDEC # MO-248
- 3. PACKAGE WEIGHT:  $38mg \pm 4 mg$
- 4. ALL DIMENSIONS ARE IN MILLIMETERS

001-48913 \*D

Figure 20. 56-pin SSOP (300 Mils) Package Outline, 51-85062



Document Number: 38-12025 Rev. AH Page 37 of 55



### **Thermal Impedances**

Table 29. Thermal Impedances per Package

| Package                                      | Typical θ <sub>JA</sub> <sup>[42]</sup> | Typical θ <sub>JC</sub> |
|----------------------------------------------|-----------------------------------------|-------------------------|
| 16-pin SOIC                                  | 123 °C/W                                | 55 °C/W                 |
| 20-pin SSOP                                  | 117 °C/W                                | 41 °C/W                 |
| 28-pin SSOP                                  | 96 °C/W                                 | 39 °C/W                 |
| 32-pin QFN <sup>[43]</sup> 5 × 5 mm 0.60 Max | 27 °C/W                                 | 15 °C/W                 |
| 32-pin QFN <sup>[43]</sup> 5 × 5 mm 1.00 Max | 22 °C/W                                 | 12 °C/W                 |
| 56-pin SSOP                                  | 48 °C/W                                 | 24 °C/W                 |

### **Solder Reflow Specifications**

Table 30 shows the solder reflow temperature limits that must not be exceeded.

Table 30. Solder Reflow Specifications

| Package     | Maximum Peak Temperature (T <sub>C</sub> ) | Maximum Time above T <sub>C</sub> – 5 °C |  |
|-------------|--------------------------------------------|------------------------------------------|--|
| 16-pin SOIC | 260 °C                                     | 30 seconds                               |  |
| 20-pin SSOP | 260 °C                                     | 30 seconds                               |  |
| 28-pin SSOP | 260 °C                                     | 30 seconds                               |  |
| 32-pin QFN  | 260 °C                                     | 30 seconds                               |  |
| 56-pin SSOP | 260 °C                                     | 30 seconds                               |  |

#### Notes

Document Number: 38-12025 Rev. AH Page 38 of 55

 <sup>42.</sup> T<sub>J</sub> = T<sub>A</sub> + Power × θ<sub>JA</sub>
 43. To achieve the thermal impedance specified for the QFN package, refer to Application Note EROS - Design Guidelines for Cypress Quad Flat No Extended Lead (QFN) Packaged Devices available at http://www.cypress.com.

<sup>44.</sup> Higher temperatures may be required based on the solder melting point. Typical temperatures for solder are 220 ± 5 °C with Sn-Pb or 245 ± 5 °C with Sn-Ag-Cu paste. Refer to the solder manufacturer specifications.



# **Acronyms**

Table 32 lists the acronyms that are used in this document.

Table 32. Acronyms Used in this Datasheet

| Acronym | Description                                         | Acronym           | Description                                   |
|---------|-----------------------------------------------------|-------------------|-----------------------------------------------|
| AC      | alternating current                                 | MIPS              | million instructions per second               |
| ADC     | analog-to-digital converter                         | OCD               | on-chip debug                                 |
| API     | application programming interface                   | PCB               | printed circuit board                         |
| CMOS    | complementary metal oxide semiconductor             | PDIP              | plastic dual-in-line package                  |
| CPU     | central processing unit                             | PGA               | programmable gain amplifier                   |
| CRC     | cyclic redundancy check                             | PLL               | phase-locked loop                             |
| CT      | continuous time                                     | POR               | power on reset                                |
| DAC     | digital-to-analog converter                         | PPOR              | precision power on reset                      |
| DC      | direct current                                      | PRS               | pseudo-random sequence                        |
| DTMF    | dual-tone multi-frequency                           | PSoC <sup>®</sup> | Programmable System-on-Chip                   |
| ECO     | external crystal oscillator                         | PWM               | pulse width modulator                         |
| EEPROM  | electrically erasable programmable read-only memory | QFN               | quad flat no leads                            |
| GPIO    | general purpose I/O                                 | RTC               | real time clock                               |
| ICE     | in-circuit emulator                                 | SAR               | successive approximation                      |
| IDE     | integrated development environment                  | SC                | switched capacitor                            |
| ILO     | internal low speed oscillator                       | SLIMO             | slow IMO                                      |
| IMO     | internal main oscillator                            | SMP               | switch-mode pump                              |
| I/O     | input/output                                        | SOIC              | small-outline integrated circuit              |
| IrDA    | infrared data association                           | SPI <sup>TM</sup> | serial peripheral interface                   |
| ISSP    | in-system serial programming                        | SRAM              | static random access memory                   |
| LCD     | liquid crystal display                              | SROM              | supervisory read only memory                  |
| LED     | light-emitting diode                                | SSOP              | shrink small-outline package                  |
| LPC     | low power comparator                                | UART              | universal asynchronous receiver / transmitter |
| LVD     | low voltage detect                                  | USB               | universal serial bus                          |
| MAC     | multiply-accumulate                                 | WDT               | watchdog timer                                |
| MCU     | microcontroller unit                                | XRES              | external reset                                |

### **Reference Documents**

CY8CPLC20, CY8CLED16P01, CY8C29x66, CY8C27x43, CY8C24x94, CY8C24x23, CY8C24x23A, CY8C22x13, CY8C21x34, CY8C21x23, CY7C64215, CY7C603xx, CY8CNP1xx, and CYWUSB6953 PSoC® Programmable System-on-Chip Technical Reference Manual (TRM) (001-14463)

Design Aids – Reading and Writing PSoC® Flash - AN2015 (001-40459)

Application Notes for Surface Mount Assembly of Amkor's MicroLeadFrame (MLF) Packages – available at http://www.amkor.com.

Document Number: 38-12025 Rev. AH Page 43 of 55



#### **Document Conventions**

#### **Units of Measure**

Table 33 lists the units of measures.

Table 33. Units of Measure

| Symbol | Unit of Measure | Symbol | Unit of Measure         |
|--------|-----------------|--------|-------------------------|
| kB     | 1024 bytes      | μH     | micro henry             |
| dB     | decibels        | μs     | microsecond             |
| °C     | degree Celsius  | ms     | millisecond             |
| μF     | microfarad      | ns     | nanosecond              |
| fF     | femto farad     | ps     | picosecond              |
| pF     | picofarad       | μV     | microvolt               |
| kHz    | kilohertz       | mV     | millivolts              |
| MHz    | megahertz       | mVpp   | millivolts peak-to-peak |
| rt-Hz  | root hertz      | nV     | nano volt               |
| kΩ     | kilo ohm        | V      | volt                    |
| Ω      | ohm             | μW     | microwatt               |
| μΑ     | microampere     | W      | watt                    |
| mA     | milliampere     | mm     | millimeter              |
| nA     | nano ampere     | ppm    | parts per million       |
| pA     | pico ampere     | %      | percent                 |
| mH     | millihenry      |        |                         |

#### **Numeric Conventions**

Hexadecimal numbers are represented with all letters in uppercase with an appended lowercase 'h' (for example, '14h' or '3Ah'). Hexadecimal numbers may also be represented by a '0x' prefix, the C coding convention. Binary numbers have an appended lowercase 'b' (for example, 01010100b' or '01000011b'). Numbers not indicated by an 'h' or 'b' are decimals.

### Glossary

| active high | <ol> <li>A logic</li> </ol> |
|-------------|-----------------------------|
|-------------|-----------------------------|

1. A logic signal having its asserted state as the logic 1 state.

2. A logic signal having the logic 1 state as the higher voltage of the two states.

analog blocks

The basic programmable opamp circuits. These are SC (switched capacitor) and CT (continuous time) blocks. These blocks can be interconnected to provide ADCs, DACs, multi-pole filters, gain stages, and much more.

analog-to-digital (ADC)

A device that changes an analog signal to a digital signal of corresponding magnitude. Typically, an ADC converts a voltage to a digital number. The digital-to-analog (DAC) converter performs the reverse operation.

Application programming interface (API)

A series of software routines that comprise an interface between a computer application and lower level services and functions (for example, user modules and libraries). APIs serve as building blocks for programmers that create software applications.

asynchronous

A signal whose data is acknowledged or acted upon immediately, irrespective of any clock signal.

bandgap reference A stable voltage reference design that matches the positive temperature coefficient of VT with the negative temperature coefficient of VBE, to produce a zero temperature coefficient (ideally) reference.

bandwidth

- 1. The frequency range of a message or information processing system measured in hertz.
- 2. The width of the spectral region over which an amplifier (or absorber) has substantial gain (or loss); it is sometimes represented more specifically as, for example, full width at half maximum.

Document Number: 38-12025 Rev. AH Page 44 of 55



### Errata

This section describes the errata for the  $PSoC^{\circledR}$  Programmable System-on-Chip CY8C21X34. Details include errata trigger conditions, scope of impact, available workarounds, and silicon revision applicability.

Contact your local Cypress Sales Representative if you have questions.

### **Part Numbers Affected**

| Part Number | Ordering Information |
|-------------|----------------------|
| CY8C21X34   | CY8C21234-24SXI      |
|             | CY8C21234-24SXIT     |
|             | CY8C21334-24PVXI     |
|             | CY8C21334-24PVXIT    |
|             | CY8C21534-24PVXI     |
|             | CY8C21534-24PVXIT    |
|             | CY8C21434-24LFXI     |
|             | CY8C21434-24LFXIT    |
|             | CY8C21434-24LKXI     |
|             | CY8C21434-24LKXIT    |
|             | CY8C21634-24LFXI     |
|             | CY8C21634-24LFXIT    |
|             | CY8C21434-24LTXI     |
|             | CY8C21434-24LTXIT    |
|             | CY8C21434-24LQXI     |
|             | CY8C21434-24LQXIT    |
|             | CY8C21634-24LTXI     |
|             | CY8C21634-24LTXIT    |
|             | CY8C21001-24PVXI     |

### CY8C21X34 Qualification Status

**Product Status: Production** 



#### CY8C21X34 Errata Summary

The following table defines the errata applicability to available CY8C21X34 family devices. An "X" indicates that the errata pertains to the selected device.

Note Errata items, in the table below, are hyperlinked. Click on any item entry to jump to its description.

| Items                                                                                  | Part Number | Silicon Revision | Fix Status                   |
|----------------------------------------------------------------------------------------|-------------|------------------|------------------------------|
| [1.]. Internal Main Oscillator (IMO)<br>Tolerance Deviation at Temperature<br>Extremes | CY8C21X34   | А                | No fix is currently planned. |
| [2]. I2C Errors                                                                        | CY8C21X34   | Α                | No fix is currently planned. |

#### 1. Internal Main Oscillator (IMO) Tolerance Deviation at Temperature Extremes

#### **■** Problem Definition

Asynchronous Digital Communications Interfaces may fail framing beyond 0  $^{\circ}$ C to 70  $^{\circ}$ C. This problem does not affect end-product usage between 0  $^{\circ}$ C and 70  $^{\circ}$ C.

#### ■ Parameters Affected

The IMO frequency tolerance. The worst case deviation when operated below 0 °C and above +70 °C and within the upper and lower datasheet temperature range is ±5%.

#### **■** Trigger Condition(S)

The asynchronous Rx/Tx clock source IMO frequency tolerance may deviate beyond the datasheet limit of  $\pm 2.5\%$  when operated beyond the temperature range of 0 °C to  $\pm 70$  °C.

#### ■ Scope of Impact

This problem may affect UART, IrDA, and FSK implementations.

#### **■** Workaround

Implement a quartz crystal stabilized clock source on at least one end of the asynchronous digital communications interface.

### ■ Fix Status

No fix is currently planned.

#### 2. I<sup>2</sup>C Errors

#### **■** Problem Definition

The I<sup>2</sup>C block exhibits occasional data and bus corruption errors when the I<sup>2</sup>C master initiates transactions while the device is transitioning in to or out of sleep mode.

#### ■ Parameters Affected

Affects reliability of I<sup>2</sup>C communication to device, between I<sup>2</sup>C master, and third party I<sup>2</sup>C slaves.

### ■ Trigger Condition(S)

Triggered by transitions into and out of the device's sleep mode.

### ■ Scope of Impact

This problem may affect UART, IrDA, and FSK implementations.

#### ■ Workaround

Firmware workarounds are available in firmware. Generally the workaround consists of disconnecting the  $I^2C$  block from the bus prior to going to sleep modes.  $I^2C$  transactions during sleep are supported by a protocol in which the master wakes the device prior to the  $I^2C$  transaction

#### ■ Fix Status

Will not be fixed.

Document Number: 38-12025 Rev. AH Page 50 of 55

# **Document History Page** (continued)

| Rev. | ECN     | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------|---------|--------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| *Z   | 3902039 | VNJ                | 02/12/2013         | Updated Electrical Specifications (Updated AC Electrical Characteristics (Updated AC Chip-Level Specifications (Updated Table 16 (Changed minimum value of $F_{IMO6}$ parameter from 5.5 MHz to 5.52 MHz, changed maximum value of $F_{IMO6}$ parameter from 6.5 MHz to 6.48 MHz), updated Table 17 (Changed minimum value of $F_{IMO12}$ parameter from 11.5 MHz to 11.04 MHz, changed maximum value of $F_{IMO12}$ parameter from 12.7 MHz to 12.96 MHz, changed minimum value of $F_{IMO6}$ parameter from 5.5 MHz to 5.52 MHz, changed maximum value of $F_{IMO6}$ parameter from 6.5 MHz to 6.48 MHz)))). Updated Packaging Information: spec 51-85068 — Changed revision from *D to *E. spec 001-30999 — Changed revision from *C to *D. spec 001-48913 — Changed revision from *B to *C. spec 51-85062 — Changed revision from *E to *F.                                                                                                                                                                                                                                                                                                                                                                                                         |
| AA   | 3993249 | SLAN               | 05/07/2013         | Added Errata.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| AB   | 4076892 | SLAN               | 07/25/2013         | Added Errata footnotes (Notes 1, 2, 3, 4, 5, 8, 28, 33, 40). Updated Features: Added Note 1 and referred in "Internal ±2.5% 24- / 48-MHz main oscillator". Added Note 2 and referred in "I <sup>2</sup> C" under "Additional system resources". Updated PSoC Functional Overview: Updated The PSoC Core: Added Note 3 and referred in "24 MHz". Added Note 4 and referred in "I <sup>2</sup> C" under "System resources provide these additional capabilities". Updated The Digital System: Added Note 4 and referred in "I <sup>2</sup> C slave and multi-master". Updated Additional System Resources: Added Note 5 and referred in "I <sup>2</sup> C". Updated Development Tools: Added Note 8 and referred in "I <sup>2</sup> C" under "Built-in support for communication interfaces". Updated Electrical Specifications: Updated AC Electrical Characteristics: Updated AC Chip-Level Specifications: Added Note 28 and referred in "F <sub>IMO24</sub> " and "F <sub>IMO6</sub> " parameters in Table 16. Added Note 33 and referred in "F <sub>IMO12</sub> " and "F <sub>IMO6</sub> " parameters in Table 17. Updated AC I2C [40] Specifications: Added Note 40 and referred in the heading. Updated to new template. Completing Sunset Review. |
| AC   | 4143112 | DCHE               | 10/01/2013         | Updated Packaging Information: spec 001-48913 – Changed revision from *C to *D. Updated Ordering Information (Updated part numbers). Updated Reference Documents: Removed references of spec 001-14503 and spec 001-17397 as these specsare obsolete.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |



# Sales, Solutions, and Legal Information

#### **Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

cypress.com/usb

cypress.com/wireless

#### **Products**

**USB Controllers** 

Wireless/RF

ARM® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Lighting & Power Control cypress.com/powerpsoc cypress.com/memory Memory **PSoC** cypress.com/psoc Touch Sensing cypress.com/touch

### **PSoC®Solutions**

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP

#### **Cypress Developer Community**

Forums | Projects | Video | Blogs | Training | Components

### **Technical Support**

cypress.com/support

© Cypress Semiconductor Corporation, 2004-2016. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other teablitude of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.

Document Number: 38-12025 Rev. AH Revised August 8, 2016 Page 55 of 55