



### Welcome to E-XFL.COM

### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

| Product Status             | Active                                                                  |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | PIC                                                                     |
| Core Size                  | 8-Bit                                                                   |
| Speed                      | 10MHz                                                                   |
| Connectivity               | -                                                                       |
| Peripherals                | POR, WDT                                                                |
| Number of I/O              | 12                                                                      |
| Program Memory Size        | 768B (512 x 12)                                                         |
| Program Memory Type        | ОТР                                                                     |
| EEPROM Size                | -                                                                       |
| RAM Size                   | 25 x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V                                                             |
| Data Converters            | -                                                                       |
| Oscillator Type            | External                                                                |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                         |
| Mounting Type              | Through Hole                                                            |
| Package / Case             | 18-DIP (0.300", 7.62mm)                                                 |
| Supplier Device Package    | 18-PDIP                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16c54-10-p |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# FIGURE 3-1: PIC16C5X SERIES BLOCK DIAGRAM

# 6.5.1 PAGING CONSIDERATIONS – PIC16C56/CR56, PIC16C57/CR57 AND PIC16C58/CR58

If the Program Counter is pointing to the last address of a selected memory page, when it increments it will cause the program to continue in the next higher page. However, the page preselect bits in the STATUS Register will not be updated. Therefore, the next GOTO, CALL or modify PCL instruction will send the program to the page specified by the page preselect bits (PA0 or PA<1:0>).

For example, a NOP at location 1FFh (page 0) increments the PC to 200h (page 1). A GOTO xxx at 200h will return the program to address xxh on page 0 (assuming that PA<1:0> are clear).

To prevent this, the page preselect bits must be updated under program control.

# 6.5.2 EFFECTS OF RESET

The Program Counter is set upon a RESET, which means that the PC addresses the last location in the last page (i.e., the RESET vector).

The STATUS Register page preselect bits are cleared upon a RESET, which means that page 0 is pre-selected.

Therefore, upon a RESET, a GOTO instruction at the RESET vector location will automatically cause the program to jump to page 0.

# 6.6 Stack

PIC16C5X devices have a 10-bit or 11-bit wide, two-level hardware push/pop stack.

A CALL instruction will push the current value of stack 1 into stack 2 and then push the current program counter value, incremented by one, into stack level 1. If more than two sequential CALL's are executed, only the most recent two return addresses are stored.

A RETLW instruction will pop the contents of stack level 1 into the program counter and then copy stack level 2 contents into level 1. If more than two sequential RETLW's are executed, the stack will be filled with the address previously stored in level 2. Note that the W Register will be loaded with the literal value specified in the instruction. This is particularly useful for the implementation of data look-up tables within the program memory.

For the RETLW instruction, the PC is loaded with the Top of Stack (TOS) contents. All of the devices covered in this data sheet have a two-level stack. The stack has the same bit width as the device PC, therefore, paging is not an issue when returning from a subroutine.

# 6.7 Indirect Data Addressing; INDF and FSR Registers

The INDF Register is not a physical register. Addressing INDF actually addresses the register whose address is contained in the FSR Register (FSR is a *pointer*). This is indirect addressing.

# EXAMPLE 6-1: INDIRECT ADDRESSING

- Register file 08 contains the value 10h
- Register file 09 contains the value 0Ah
- Load the value 08 into the FSR Register
- A read of the INDF Register will return the value of 10h
- Increment the value of the FSR Register by one (FSR = 09h)
- A read of the INDF register now will return the value of 0Ah.

Reading INDF itself indirectly (FSR = 0) will produce 00h. Writing to the INDF Register indirectly results in a no-operation (although STATUS bits may be affected).

A simple program to clear RAM locations 10h-1Fh using indirect addressing is shown in Example 6-2.

# EXAMPLE 6-2:

# HOW TO CLEAR RAM USING INDIRECT ADDRESSING

|          | MOVLW | H'10' | ;initialize pointer  |
|----------|-------|-------|----------------------|
|          | MOVWF | FSR   | ; to RAM             |
| NEXT     | CLRF  | INDF  | ;clear INDF Register |
|          | INCF  | FSR,F | ;inc pointer         |
|          | BTFSC | FSR,4 | ;all done?           |
|          | GOTO  | NEXT  | ;NO, clear next      |
| CONTINUE |       |       |                      |
|          | :     |       | ;YES, continue       |

The FSR is either a 5-bit (PIC16C54, PIC16CR54, PIC16C55, PIC16C56, PIC16CR56) or 7-bit (PIC16C57, PIC16CR57, PIC16CR58, PIC16CR58) wide register. It is used in conjunction with the INDF Register to indirectly address the data memory area.

The FSR<4:0> bits are used to select data memory addresses 00h to 1Fh.

**PIC16C54, PIC16CR54, PIC16C55, PIC16C56, PIC16CR56:** These do not use banking. FSR<6:5> bits are unimplemented and read as '1's.

**PIC16C57**, **PIC16CR57**, **PIC16C58**, **PIC16CR58**: FSR<6:5> are the bank select bits and are used to select the bank to be addressed (00 = bank 0, 01 = bank 1, 10 = bank 2, 11 = bank 3).



© 1997-2013 Microchip Technology Inc.

# 7.6 I/O Programming Considerations

### 7.6.1 BI-DIRECTIONAL I/O PORTS

Some instructions operate internally as read followed by write operations. The BCF and BSF instructions, for example, read the entire port into the CPU, execute the bit operation and re-write the result. Caution must be used when these instructions are applied to a port where one or more pins are used as input/outputs. For example, a BSF operation on bit5 of PORTB will cause all eight bits of PORTB to be read into the CPU, bit5 to be set and the PORTB value to be written to the output latches. If another bit of PORTB is used as a bi-directional I/O pin (say bit0) and it is defined as an input at this time, the input signal present on the pin itself would be read into the CPU and rewritten to the data latch of this particular pin, overwriting the previous content. As long as the pin stays in the Input mode, no problem occurs. However, if bit0 is switched into Output mode later on, the content of the data latch may now be unknown.

Example 7-1 shows the effect of two sequential read-modify-write instructions (e.g., BCF, BSF, etc.) on an I/O port.

A pin actively outputting a high or a low should not be driven from external devices at the same time in order to change the level on this pin ("wired-or", "wired-and"). The resulting high output currents may damage the chip.

# EXAMPLE 7-1: READ-MODIFY-WRITE INSTRUCTIONS ON AN I/O PORT

;Initial PORT Settings
; PORTB<7:4> Inputs
; PORTB<3:0> Outputs
;PORTB<7:6> have external pull-ups and are
;not connected to other circuitry
;

| ; |       |        |   | PORT  | latch | PORT | pins |
|---|-------|--------|---|-------|-------|------|------|
| ; |       |        |   |       |       |      |      |
|   | BCF   | PORTB, | 7 | ;01pp | pppp  | 11pp | pppp |
|   | BCF   | PORTB, | 6 | ;10pp | pppp  | 11pp | pppp |
|   | MOVLW | H'3F'  |   | ;     |       |      |      |
|   | TRIS  | PORTB  |   | ;10pp | pppp  | 10pp | pppp |
| ; |       |        |   |       |       |      |      |

;Note that the user may have expected the pin ;values to be 00pp pppp. The 2nd BCF caused ;RB7 to be latched as the pin value (High).

# 7.6.2 SUCCESSIVE OPERATIONS ON I/O PORTS

The actual write to an I/O port happens at the end of an instruction cycle, whereas for reading, the data must be valid at the beginning of the instruction cycle (Figure 7-2). Therefore, care must be exercised if a write followed by a read operation is carried out on the same I/O port. The sequence of instructions should allow the pin voltage to stabilize (load dependent) before the next instruction, which causes that file to be read into the CPU, is executed. Otherwise, the previous state of that pin may be read into the CPU rather than the new state. When in doubt, it is better to separate these instructions with a NOP or another instruction not accessing this I/O port.



# FIGURE 7-2: SUCCESSIVE I/O OPERATION

# 8.1 Using Timer0 with an External Clock

When an external clock input is used for Timer0, it must meet certain requirements. The external clock requirement is due to internal phase clock (Tosc) synchronization. Also, there is a delay in the actual incrementing of Timer0 after synchronization.

# 8.1.1 EXTERNAL CLOCK SYNCHRONIZATION

When no prescaler is used, the external clock input is the same as the prescaler output. The synchronization of T0CKI with the internal phase clocks is accomplished by sampling the prescaler output on the Q2 and Q4 cycles of the internal phase clocks (Figure 8-5). Therefore, it is necessary for T0CKI to be high for at least 2Tosc (and a small RC delay of 20 ns) and low for at least 2Tosc (and a small RC delay of 20 ns). Refer to the electrical specification of the desired device. When a prescaler is used, the external clock input is divided by the asynchronous ripple counter-type prescaler so that the prescaler output is symmetrical. For the external clock to meet the sampling requirement, the ripple counter must be taken into account. Therefore, it is necessary for TOCKI to have a period of at least 4Tosc (and a small RC delay of 40 ns) divided by the prescaler value. The only requirement on TOCKI high and low time is that they do not violate the minimum pulse width requirement of 10 ns. Refer to parameters 40, 41 and 42 in the electrical specification of the desired device.

# 8.1.2 TIMER0 INCREMENT DELAY

Since the prescaler output is synchronized with the internal clocks, there is a small delay from the time the external clock edge occurs to the time the Timer0 module is actually incremented. Figure 8-5 shows the delay from the external clock edge to the timer incrementing.



the error in measuring the interval between two edges on Timer0 input =  $\pm 4$ Tosc max.

© 1997-2013 Microchip Technology Inc.

#### 12.5 DC Characteristics: PIC16C54/55/56/57-RCE, XTE, 10E, HSE, LPE (Extended)

| DC CHARACTERISTICS |        |                                                                                                                                                                    | Standard Operating Conditions (unless otherwise specified)Operating Temperature $-40^{\circ}C \le TA \le +125^{\circ}C$ for extended |                               |                                                                     |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|--------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|---------------------------------------------------------------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Param<br>No.       | Symbol | Characteristic                                                                                                                                                     | Min                                                                                                                                  | Тур†                          | Мах                                                                 | Units                           | Conditions                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| D030               | Vil    | Input Low Voltage<br>I/O ports<br>MCLR (Schmitt Trigger)<br>T0CKI (Schmitt Trigger)<br>OSC1 (Schmitt Trigger)<br>OSC1 (Schmitt Trigger)                            | Vss<br>Vss<br>Vss<br>Vss<br>Vss<br>Vss                                                                                               |                               | 0.15 VDD<br>0.15 VDD<br>0.15 VDD<br>0.15 VDD<br>0.15 VDD<br>0.3 VDD |                                 | Pin at hi-impedance<br>PIC16C5X-RC only <sup>(3)</sup><br>PIC16C5X-XT, 10, HS, LP                                                                                                                                                                                                                                                                                                                                                                     |
| D040               | Vih    | Input High Voltage<br>I/O ports<br>I/O ports<br>I/O ports<br>MCLR (Schmitt Trigger)<br>T0CKI (Schmitt Trigger)<br>OSC1 (Schmitt Trigger)<br>OSC1 (Schmitt Trigger) | 0.45 VDD<br>2.0<br>0.36 VDD<br>0.85 VDD<br>0.85 VDD<br>0.85 VDD<br>0.7 VDD                                                           |                               | VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD                | V<br>V<br>V<br>V<br>V<br>V<br>V | For all $V_{DD}^{(4)}$<br>4.0V < $V_{DD} \le 5.5V^{(4)}$<br>$V_{DD} > 5.5 V$<br>PIC16C5X-RC only <sup>(3)</sup><br>PIC16C5X-XT, 10, HS, LP                                                                                                                                                                                                                                                                                                            |
| D050               | VHYS   | Hysteresis of Schmitt<br>Trigger inputs                                                                                                                            | 0.15 Vdd*                                                                                                                            | —                             | —                                                                   | V                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| D060               | Ιι∟    | Input Leakage Current <sup>(1,2)</sup><br>I/O ports<br>MCLR<br>MCLR<br>T0CKI<br>OSC1                                                                               | -1<br>-5<br><br>-3<br>-3                                                                                                             | 0.5<br>—<br>0.5<br>0.5<br>0.5 | +1<br><br>+5<br>+3<br>+3                                            | μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ      | $\label{eq:statestar} \begin{array}{l} \mbox{For Vdd} \leq \mbox{5.5 V:} \\ \mbox{Vss} \leq \mbox{VplN} \leq \mbox{Vdd}, \\ \mbox{pin at hi-impedance} \\ \mbox{VplN} = \mbox{Vss} + \mbox{0.25V} \\ \mbox{VplN} = \mbox{Vdd} \\ \mbox{VplN} = \mbox{Vdd} \\ \mbox{Vss} \leq \mbox{VplN} \leq \mbox{Vdd} \\ \mbox{Vss} \leq \mbox{VplN} \leq \mbox{Vdd} \\ \mbox{Vss} \leq \mbox{VplN} \leq \mbox{Vdd} \\ \mbox{PlC16C5X-XT, 10, HS, LP} \end{array}$ |
| D080               | Vol    | Output Low Voltage<br>I/O ports<br>OSC2/CLKOUT                                                                                                                     |                                                                                                                                      | _                             | 0.6<br>0.6                                                          | V<br>V                          | IOL = 8.7 mA, VDD = 4.5V<br>IOL = 1.6 mA, VDD = 4.5V,<br>PIC16C5X-RC                                                                                                                                                                                                                                                                                                                                                                                  |
| D090               | Voн    | Output High Voltage <sup>(2)</sup><br>I/O ports<br>OSC2/CLKOUT                                                                                                     | VDD - 0.7<br>VDD - 0.7                                                                                                               |                               |                                                                     | V<br>V                          | IOH = -5.4 mA, VDD = 4.5V<br>IOH = -1.0 mA, VDD = 4.5V,<br>PIC16C5X-RC                                                                                                                                                                                                                                                                                                                                                                                |

These parameters are characterized but not tested.

† Data in the Typical ("Typ") column is based on characterization results at 25°C. This data is for design guidance only and is not tested.

Note 1: The leakage current on the MCLR/VPP pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltage.

2: Negative current is defined as coming out of the pin.

3: For PIC16C5X-RC devices, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC16C5X be driven with external clock in RC mode.

4: The user may use the better of the two specifications.

# 12.6 Timing Parameter Symbology and Load Conditions

The timing parameter symbols have been created with one of the following formats:

1. TppS2ppS

| 2. Tp | ppS                                     |                    |
|-------|-----------------------------------------|--------------------|
| Т     |                                         |                    |
| F     | Frequency                               | T Time             |
| Lowe  | ercase letters (pp) and their meanings: |                    |
| рр    |                                         |                    |
| 2     | to                                      | mc MCLR            |
| ck    | CLKOUT                                  | osc oscillator     |
| су    | cycle time                              | os OSC1            |
| drt   | device reset timer                      | t0 T0CKI           |
| io    | I/O port                                | wdt watchdog timer |
| Uppe  | ercase letters and their meanings:      |                    |
| S     |                                         |                    |
| F     | Fall                                    | P Period           |
| н     | High                                    | R Rise             |
| Ι     | Invalid (Hi-impedance)                  | V Valid            |
| L     | Low                                     | Z Hi-impedance     |

# FIGURE 12-1: LOAD CONDITIONS FOR DEVICE TIMING SPECIFICATIONS - PIC16C54/55/56/57



# 13.1 DC Characteristics: PIC16CR54A-04, 10, 20, PIC16LCR54A-04 (Commercial) PIC16CR54A-04I, 10I, 20I, PIC16LCR54A-04I (Industrial)

| PIC16LCR54A-04<br>PIC16LCR54A-04I<br>(Commercial, Industrial)                 |        |                                   |                 | $\begin{array}{l} \mbox{Standard Operating Conditions (unless otherwise specified)} \\ \mbox{Operating Temperature} & 0^{\circ}C \leq TA \leq +70^{\circ}C \mbox{ for commercial} \\ -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for industrial} \end{array}$ |                               |                        |                                                                                                                                        |  |
|-------------------------------------------------------------------------------|--------|-----------------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--|
| PIC16CR54A-04, 10, 20<br>PIC16CR54A-04I, 10I, 20I<br>(Commercial, Industrial) |        |                                   | Standa<br>Opera | ard Oper<br>ting Temp                                                                                                                                                                                                                                           | erating C                     | ondition<br>0°<br>–40° | s (unless otherwise specified)<br>$C \le TA \le +70^{\circ}C$ for commercial<br>$C \le TA \le +85^{\circ}C$ for industrial             |  |
| Param<br>No.                                                                  | Symbol | Characteristic/Device             | Min             | Тур†                                                                                                                                                                                                                                                            | Max                           | Units                  | Conditions                                                                                                                             |  |
|                                                                               | IPD    | Power-down Current <sup>(2)</sup> |                 |                                                                                                                                                                                                                                                                 |                               |                        |                                                                                                                                        |  |
| D006                                                                          |        | PIC16LCR54A-Commercial            |                 | 1.0<br>2.0<br>3.0<br>5.0                                                                                                                                                                                                                                        | 6.0<br>8.0*<br>15<br>25       | μΑ<br>μΑ<br>μΑ<br>μΑ   | VDD = 2.5V, WDT disabled<br>VDD = 4.0V, WDT disabled<br>VDD = 6.0V, WDT disabled<br>VDD = 6.0V, WDT enabled                            |  |
| D006A                                                                         |        | PIC16CR54A-Commercial             |                 | 1.0<br>2.0<br>3.0<br>5.0                                                                                                                                                                                                                                        | 6.0<br>8.0*<br>15<br>25       | μΑ<br>μΑ<br>μΑ<br>μΑ   | VDD = 2.5V, WDT disabled<br>VDD = 4.0V, WDT disabled<br>VDD = 6.0V, WDT disabled<br>VDD = 6.0V, WDT enabled                            |  |
| D007                                                                          |        | PIC16LCR54A-Industrial            | <br>            | 1.0<br>2.0<br>3.0<br>3.0<br>5.0                                                                                                                                                                                                                                 | 8.0<br>10*<br>20*<br>18<br>45 | μΑ<br>μΑ<br>μΑ<br>μΑ   | VDD = 2.5V, WDT disabled<br>VDD = 4.0V, WDT disabled<br>VDD = 4.0V, WDT enabled<br>VDD = 6.0V, WDT disabled<br>VDD = 6.0V, WDT enabled |  |
| D007A                                                                         |        | PIC16CR54A-Industrial             |                 | 1.0<br>2.0<br>3.0<br>3.0<br>5.0                                                                                                                                                                                                                                 | 8.0<br>10*<br>20*<br>18<br>45 | μΑ<br>μΑ<br>μΑ<br>μΑ   | VDD = 2.5V, WDT disabled<br>VDD = 4.0V, WDT disabled<br>VDD = 4.0V, WDT enabled<br>VDD = 6.0V, WDT disabled<br>VDD = 6.0V, WDT enabled |  |

Legend: Rows with standard voltage device data only are shaded for improved readability.

- \* These parameters are characterized but not tested.
- † Data in "Typ" column is at 5V, 25°C, unless otherwise stated. These parameters are for design guidance only, and are not tested.
- **Note 1:** This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.
  - 2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern and temperature also have an impact on the current consumption.
    - a) The test conditions for all IDD measurements in active Operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tristated, pulled to Vss, TOCKI = VDD, MCLR = VDD; WDT enabled/ disabled as specified.
    - b) For standby current measurements, the conditions are the same, except that the device is in SLEEP mode. The power-down current in SLEEP mode does not depend on the oscillator type.
  - 3: Does not include current through REXT. The current through the resistor can be estimated by the formula: IR = VDD/2REXT (mA) with REXT in k $\Omega$ .

# 13.3 DC Characteristics: PIC16CR54A-04, 10, 20, PIC16LCR54A-04 (Commercial) PIC16CR54A-04I, 10I, 20I, PIC16LCR54A-04I (Industrial)

| DC CHARACTERISTICS |        |                                                                                                                                     | $\begin{array}{ll} \mbox{Standard Operating Conditions (unless otherwise specified)} \\ \mbox{Operating Temperature} & 0^{\circ}C \leq TA \leq +70^{\circ}C \mbox{ for commercial} \\ -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for industrial} \end{array}$ |                       |                                                                     |                       |                                                                                                                          |  |
|--------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------------------------------------------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------|--|
| Param<br>No.       | Symbol | Characteristic                                                                                                                      | Min                                                                                                                                                                                                                                                              | Тур†                  | Max                                                                 | Units                 | Conditions                                                                                                               |  |
| D030               | VIL    | Input Low Voltage<br>I/O ports<br>MCLR (Schmitt Trigger)<br>T0CKI (Schmitt Trigger)<br>OSC1 (Schmitt Trigger)<br>OSC1               | Vss<br>Vss<br>Vss<br>Vss<br>Vss                                                                                                                                                                                                                                  |                       | 0.2 VDD<br>0.15 VDD<br>0.15 VDD<br>0.15 VDD<br>0.15 VDD<br>0.15 VDD | > > > > >             | Pin at hi-impedance<br>RC mode only <sup>(3)</sup><br>XT, HS and LP modes                                                |  |
| D040               | Vih    | Input High Voltage<br>I/O ports<br>I/O ports<br>MCLR (Schmitt Trigger)<br>T0CKI (Schmitt Trigger)<br>OSC1 (Schmitt Trigger)<br>OSC1 | 2.0<br>0.6 VDD<br>0.85 VDD<br>0.85 VDD<br>0.85 VDD<br>0.85 VDD                                                                                                                                                                                                   |                       | VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD                              | V<br>V<br>V<br>V<br>V | VDD = 3.0V to 5.5V <sup>(4)</sup><br>Full VDD range <sup>(4)</sup><br>RC mode only <sup>(3)</sup><br>XT, HS and LP modes |  |
| D050               | VHYS   | Hysteresis of Schmitt<br>Trigger inputs                                                                                             | 0.15 Vdd*                                                                                                                                                                                                                                                        | _                     | _                                                                   | V                     |                                                                                                                          |  |
| D060               | lı∟    | Input Leakage Current <sup>(1,2)</sup><br>I/O ports                                                                                 | -1.0                                                                                                                                                                                                                                                             | _                     | +1.0                                                                | μA                    | For VDD $\leq$ 5.5V:<br>VSS $\leq$ VPIN $\leq$ VDD,<br>pin at hi-impedance                                               |  |
|                    |        | MCLR<br>MCLR<br>TOCKI<br>OSC1                                                                                                       | -5.0<br><br>-3.0<br>-3.0                                                                                                                                                                                                                                         | <br>0.5<br>0.5<br>0.5 |                                                                     | μΑ<br>μΑ<br>μΑ<br>μΑ  | $VPIN = VSS + 0.25V$ $VPIN = VDD$ $VSS \le VPIN \le VDD$ $VSS \le VPIN \le VDD,$ $XT, HS and LP modes$                   |  |
| D080               | Vol    | Output Low Voltage<br>I/O ports<br>OSC2/CLKOUT                                                                                      |                                                                                                                                                                                                                                                                  | _                     | 0.5<br>0.5                                                          | V<br>V                | IOL = 10  mA,  VDD = 6.0  V<br>IOL = 1.9  mA,  VDD = 6.0  V,<br>RC mode only                                             |  |
| D090               | Vон    | Output High Voltage <sup>(2)</sup><br>I/O ports<br>OSC2/CLKOUT                                                                      | Vdd – 0.5<br>Vdd – 0.5                                                                                                                                                                                                                                           | _                     |                                                                     | V<br>V                | IOH = -4.0  mA,  VDD = 6.0  V<br>IOH = -0.8  mA,  VDD = 6.0  V,<br>RC mode only                                          |  |

\* These parameters are characterized but not tested.

- † Data in the Typical ("Typ") column is based on characterization results at 25°C. This data is for design guidance only and is not tested.
- **Note 1:** The leakage current on the MCLR/VPP pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltage.
  - 2: Negative current is defined as coming out of the pin.
  - **3:** For the RC mode, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC16C5X be driven with external clock in RC mode.
  - 4: The user may use the better of the two specifications.

# PIC16C5X

# **FIGURE 14-2: TYPICAL RC OSC** FREQUENCY vs. VDD, CEXT = 20 PF Typical: statistical mean @ 25°C Maximum: mean + 3s (-40°C to 125°C) Minimum: mean – 3s (-40°C to 125°C) 5.5 R = 3.3K5.0 4.5 R = 5K 4.0 3.5 Fosc (MHz) 3.0 R = 10K 2.5 2.0 Measured on DIP Packages, $T = 25^{\circ}C$ 1.5 1.0 R = 100K 0.5 0.0 3.0 3.5 4.0 4.5 5.0 5.5 6.0 VDD (Volts)

### FIGURE 14-3:

## TYPICAL RC OSC FREQUENCY vs. VDD, CEXT = 100 PF



### FIGURE 14-6: MAXIMUM IPD vs. VDD, WATCHDOG DISABLED



# FIGURE 14-7: TYPICA

### TYPICAL IPD vs. VDD, WATCHDOG ENABLED



### FIGURE 14-8: MAXIMUM IPD vs. VDD, WATCHDOG ENABLED



IPD, with WDT enabled, has two components: The leakage current, which increases with higher temperature, and the operating current of the WDT logic, which increases with lower temperature. At  $-40^{\circ}$ C, the latter dominates explaining the apparently anomalous behavior.

### FIGURE 14-9: VTH (INPUT THRESHOLD VOLTAGE) OF I/O PINS vs. VDD



















## TABLE 14-2: INPUT CAPACITANCE FOR PIC16C54/56

| Pin         | Typical Capacitance (pF) |          |  |  |  |
|-------------|--------------------------|----------|--|--|--|
| FIII        | 18L PDIP                 | 18L SOIC |  |  |  |
| RA port     | 5.0                      | 4.3      |  |  |  |
| RB port     | 5.0                      | 4.3      |  |  |  |
| MCLR        | 17.0                     | 17.0     |  |  |  |
| OSC1        | 4.0                      | 3.5      |  |  |  |
| OSC2/CLKOUT | 4.3                      | 3.5      |  |  |  |
| TOCKI       | 3.2                      | 2.8      |  |  |  |

All capacitance values are typical at  $25^{\circ}$ C. A part-to-part variation of ±25% (three standard deviations) should be taken into account.

| TABLE 14-3: | INPUT CAPACITANCE FOR |
|-------------|-----------------------|
|             | PIC16C55/57           |

|             | Typical Capacitance (pF) |          |  |  |  |  |
|-------------|--------------------------|----------|--|--|--|--|
| Pin         | 28L PDIP<br>(600 mil)    | 28L SOIC |  |  |  |  |
| RA port     | 5.2                      | 4.8      |  |  |  |  |
| RB port     | 5.6                      | 4.7      |  |  |  |  |
| RC port     | 5.0                      | 4.1      |  |  |  |  |
| MCLR        | 17.0                     | 17.0     |  |  |  |  |
| OSC1        | 6.6                      | 3.5      |  |  |  |  |
| OSC2/CLKOUT | 4.6                      | 3.5      |  |  |  |  |
| TOCKI       | 4.5                      | 3.5      |  |  |  |  |

All capacitance values are typical at  $25^{\circ}$ C. A part-to-part variation of ±25% (three standard deviations) should be taken into account.



# TABLE 15-4: TIMER0 CLOCK REQUIREMENTS - PIC16C54A

|              | Standard Operating Conditions (unless otherwise specified)                |                        |                         |              |         |          |                        |  |
|--------------|---------------------------------------------------------------------------|------------------------|-------------------------|--------------|---------|----------|------------------------|--|
|              | Operating Temperature $0^{\circ}C \le TA \le +70^{\circ}C$ for commercial |                        |                         |              |         |          |                        |  |
|              | AC Chara                                                                  | acteristics            | -40°C ≤                 | $TA \le +8$  | 85°C fo | or indus | trial                  |  |
|              |                                                                           |                        | –20°C ≤                 | $TA \leq +8$ | 85°C fc | or indus | trial - PIC16LV54A-02I |  |
|              |                                                                           |                        | -40°C ≤                 | TA ≤ +1      | 25°C    | for exte | nded                   |  |
| Param<br>No. | Symbol                                                                    | Characteristic         | Min                     | Тур†         | Max     | Units    | Conditions             |  |
| 40           | Tt0H                                                                      | T0CKI High Pulse Width |                         |              |         |          |                        |  |
|              |                                                                           | - No Prescaler         | 0.5 TCY + 20*           | —            | —       | ns       |                        |  |
|              |                                                                           | - With Prescaler       | 10*                     |              |         | ns       |                        |  |
| 41           | Tt0L                                                                      | T0CKI Low Pulse Width  |                         |              |         |          |                        |  |
|              |                                                                           | - No Prescaler         | 0.5 TCY + 20*           | —            | —       | ns       |                        |  |
|              |                                                                           | - With Prescaler       | 10*                     |              |         | ns       |                        |  |
| 42           | Tt0P                                                                      | T0CKI Period           | 20 or <u>Tcy + 40</u> * | _            | _       | ns       | Whichever is greater.  |  |
|              |                                                                           |                        | N                       |              |         |          | N = Prescale Value     |  |
|              |                                                                           |                        |                         |              |         |          | (1, 2, 4,, 256)        |  |

\* These parameters are characterized but not tested.

† Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

# 17.1 DC Characteristics:PIC16C54C/C55A/C56A/C57C/C58B-04, 20 (Commercial, Industrial) PIC16LC54C/LC55A/LC56A/LC57C/LC58B-04 (Commercial, Industrial) PIC16CR54C/CR56A/CR57C/CR58B-04, 20 (Commercial, Industrial) PIC16LCR54C/LCR56A/LCR57C/LCR58B-04 (Commercial, Industrial)

| PIC16LC5X<br>PIC16LCR5X<br>(Commercial, Industrial)<br>PIC16C5X<br>PIC16CR5X<br>(Commercial, Industrial) |        |                                                |                   |                    |                   |             |                                                                                                                                                                                      |  |  |
|----------------------------------------------------------------------------------------------------------|--------|------------------------------------------------|-------------------|--------------------|-------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Param<br>No.                                                                                             | Symbol | Characteristic/Device                          | Min               | Min Typ† Max Units |                   |             | Conditions                                                                                                                                                                           |  |  |
|                                                                                                          | Vdd    | Supply Voltage                                 |                   |                    |                   |             |                                                                                                                                                                                      |  |  |
| D001                                                                                                     |        | PIC16LC5X                                      | 2.5<br>2.7<br>2.5 |                    | 5.5<br>5.5<br>5.5 | V<br>V<br>V | $\begin{array}{l} -40^{\circ}C \leq TA \leq +\ 85^{\circ}C,\ 16LCR5X \\ -40^{\circ}C \leq TA \leq 0^{\circ}C,\ 16LC5X \\ 0^{\circ}C \leq TA \leq +\ 85^{\circ}C\ 16LC5X \end{array}$ |  |  |
| D001A                                                                                                    |        | PIC16C5X                                       | 3.0<br>4.5        |                    | 5.5<br>5.5        | V<br>V      | RC, XT, LP and HS mode<br>from 0 - 10 MHz<br>from 10 - 20 MHz                                                                                                                        |  |  |
| D002                                                                                                     | Vdr    | RAM Data Retention Volt-<br>age <sup>(1)</sup> | -                 | 1.5*               | -                 | V           | Device in SLEEP mode                                                                                                                                                                 |  |  |
| D003                                                                                                     | VPOR   | VDD Start Voltage to ensure<br>Power-on Reset  | _                 | Vss                | —                 | V           | See Section 5.1 for details on<br>Power-on Reset                                                                                                                                     |  |  |
| D004                                                                                                     | SVDD   | VDD Rise Rate to ensure<br>Power-on Reset      | 0.05*             | —                  | _                 | V/ms        | See Section 5.1 for details on<br>Power-on Reset                                                                                                                                     |  |  |

Legend: Rows with standard voltage device data only are shaded for improved readability.

\* These parameters are characterized but not tested.

- † Data in "Typ" column is at 5V, 25°C, unless otherwise stated. These parameters are for design guidance only, and are not tested.
- Note 1: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.
  - 2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern and temperature also have an impact on the current consumption.
    - a) The test conditions for all IDD measurements in active Operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tristated, pulled to Vss, T0CKI = VDD, MCLR = VDD; WDT enabled/disabled as specified.
    - b) For standby current measurements, the conditions are the same, except that the device is in SLEEP mode. The power-down current in SLEEP mode does not depend on the oscillator type.
  - **3:** Does not include current through REXT. The current through the resistor can be estimated by the formula: IR = VDD/2REXT (mA) with REXT in k $\Omega$ .

# 20.0 DEVICE CHARACTERIZATION - PIC16LC54C 40MHz

The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.

"Typical" represents the mean of the distribution at 25°C. "Maximum" or "minimum" represents (mean +  $3\sigma$ ) or (mean -  $3\sigma$ ) respectively, where  $\sigma$  is a standard deviation, over the whole temperature range.





© 1997-2013 Microchip Technology Inc.

# 21.0 PACKAGING INFORMATION

# 21.1 Package Marketing Information

# 18-Lead PDIP



# 28-Lead Skinny PDIP (.300")



# 28-Lead PDIP (.600")



# 18-Lead SOIC



# 28-Lead SOIC



# 20-Lead SSOP



# 28-Lead SSOP





# Example



# Example



# Example



# Example



# Example



# Example



# 18-Lead Plastic Dual In-line (P) – 300 mil (PDIP)

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                            | Units | INCHES* |      |      | MILLIMETERS |       |       |
|----------------------------|-------|---------|------|------|-------------|-------|-------|
| Dimension Limits           |       | MIN     | NOM  | MAX  | MIN         | NOM   | MAX   |
| Number of Pins             | n     |         | 18   |      |             | 18    |       |
| Pitch                      | р     |         | .100 |      |             | 2.54  |       |
| Top to Seating Plane       | А     | .140    | .155 | .170 | 3.56        | 3.94  | 4.32  |
| Molded Package Thickness   | A2    | .115    | .130 | .145 | 2.92        | 3.30  | 3.68  |
| Base to Seating Plane      | A1    | .015    |      |      | 0.38        |       |       |
| Shoulder to Shoulder Width | Е     | .300    | .313 | .325 | 7.62        | 7.94  | 8.26  |
| Molded Package Width       | E1    | .240    | .250 | .260 | 6.10        | 6.35  | 6.60  |
| Overall Length             | D     | .890    | .898 | .905 | 22.61       | 22.80 | 22.99 |
| Tip to Seating Plane       | L     | .125    | .130 | .135 | 3.18        | 3.30  | 3.43  |
| Lead Thickness             | С     | .008    | .012 | .015 | 0.20        | 0.29  | 0.38  |
| Upper Lead Width           | B1    | .045    | .058 | .070 | 1.14        | 1.46  | 1.78  |
| Lower Lead Width           | В     | .014    | .018 | .022 | 0.36        | 0.46  | 0.56  |
| Overall Row Spacing §      | eB    | .310    | .370 | .430 | 7.87        | 9.40  | 10.92 |
| Mold Draft Angle Top       | α     | 5       | 10   | 15   | 5           | 10    | 15    |
| Mold Draft Angle Bottom    | ß     | 5       | 10   | 15   | 5           | 10    | 15    |

\* Controlling Parameter § Significant Characteristic

Notes:

n

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MS-001 Drawing No. C04-007