



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 4MHz                                                                      |
| Connectivity               | -                                                                         |
| Peripherals                | POR, WDT                                                                  |
| Number of I/O              | 12                                                                        |
| Program Memory Size        | 768B (512 x 12)                                                           |
| Program Memory Type        | OTP                                                                       |
| EEPROM Size                | <u> </u>                                                                  |
| RAM Size                   | 25 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V                                                               |
| Data Converters            | -                                                                         |
| Oscillator Type            | External                                                                  |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 20-SSOP (0.209", 5.30mm Width)                                            |
| Supplier Device Package    | 20-SSOP                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16c54a-04-ss |
|                            |                                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 6.5 Program Counter

As a program instruction is executed, the Program Counter (PC) will contain the address of the next program instruction to be executed. The PC value is increased by one, every instruction cycle, unless an instruction changes the PC.

For a GOTO instruction, bits 8:0 of the PC are provided by the GOTO instruction word. The PC Latch (PCL) is mapped to PC<7:0> (Figure 6-7, Figure 6-8 and Figure 6-9).

For the PIC16C56, PIC16CR56, PIC16C57, PIC16CR57, PIC16C757, PIC16C58 and PIC16CR58, a page number must be supplied as well. Bit5 and bit6 of the STA-TUS Register provide page information to bit9 and bit10 of the PC (Figure 6-8 and Figure 6-9).

For a CALL instruction, or any instruction where the PCL is the destination, bits 7:0 of the PC again are provided by the instruction word. However, PC<8> does not come from the instruction word, but is always cleared (Figure 6-7 and Figure 6-8).

Instructions where the PCL is the destination, or modify PCL instructions, include MOVWF PCL, ADDWF PCL, and BSF PCL, 5.

For the PIC16C56, PIC16CR56, PIC16C57, PIC16CR57, PIC16C58 and PIC16CR58, a page number again must be supplied. Bit5 and bit6 of the STA-TUS Register provide page information to bit9 and bit10 of the PC (Figure 6-8 and Figure 6-9).

| Note: | Because PC<8> is cleared in the CALL           |  |  |  |  |
|-------|------------------------------------------------|--|--|--|--|
|       | instruction, or any modify PCL instruction,    |  |  |  |  |
|       | all subroutine calls or computed jumps are     |  |  |  |  |
|       | limited to the first 256 locations of any pro- |  |  |  |  |
|       | gram memory page (512 words long).             |  |  |  |  |

#### FIGURE 6-7: LOADING OF PC BRANCH INSTRUCTIONS - PIC16C54, PIC16CR54, PIC16C55



#### FIGURE 6-8:

#### LOADING OF PC BRANCH INSTRUCTIONS - PIC16C56/PIC16CR56



FIGURE 6-9:

LOADING OF PC BRANCH INSTRUCTIONS - PIC16C57/PIC16CR57, AND PIC16C58/ PIC16CR58



#### 6.5.1 PAGING CONSIDERATIONS – PIC16C56/CR56, PIC16C57/CR57 AND PIC16C58/CR58

If the Program Counter is pointing to the last address of a selected memory page, when it increments it will cause the program to continue in the next higher page. However, the page preselect bits in the STATUS Register will not be updated. Therefore, the next GOTO, CALL or modify PCL instruction will send the program to the page specified by the page preselect bits (PA0 or PA<1:0>).

For example, a NOP at location 1FFh (page 0) increments the PC to 200h (page 1). A GOTO xxx at 200h will return the program to address xxh on page 0 (assuming that PA<1:0> are clear).

To prevent this, the page preselect bits must be updated under program control.

#### 6.5.2 EFFECTS OF RESET

The Program Counter is set upon a RESET, which means that the PC addresses the last location in the last page (i.e., the RESET vector).

The STATUS Register page preselect bits are cleared upon a RESET, which means that page 0 is pre-selected.

Therefore, upon a RESET, a GOTO instruction at the RESET vector location will automatically cause the program to jump to page 0.

#### 6.6 Stack

PIC16C5X devices have a 10-bit or 11-bit wide, two-level hardware push/pop stack.

A CALL instruction will push the current value of stack 1 into stack 2 and then push the current program counter value, incremented by one, into stack level 1. If more than two sequential CALL's are executed, only the most recent two return addresses are stored.

A RETLW instruction will pop the contents of stack level 1 into the program counter and then copy stack level 2 contents into level 1. If more than two sequential RETLW's are executed, the stack will be filled with the address previously stored in level 2. Note that the W Register will be loaded with the literal value specified in the instruction. This is particularly useful for the implementation of data look-up tables within the program memory.

For the RETLW instruction, the PC is loaded with the Top of Stack (TOS) contents. All of the devices covered in this data sheet have a two-level stack. The stack has the same bit width as the device PC, therefore, paging is not an issue when returning from a subroutine.

## 7.6 I/O Programming Considerations

#### 7.6.1 BI-DIRECTIONAL I/O PORTS

Some instructions operate internally as read followed by write operations. The BCF and BSF instructions, for example, read the entire port into the CPU, execute the bit operation and re-write the result. Caution must be used when these instructions are applied to a port where one or more pins are used as input/outputs. For example, a BSF operation on bit5 of PORTB will cause all eight bits of PORTB to be read into the CPU, bit5 to be set and the PORTB value to be written to the output latches. If another bit of PORTB is used as a bi-directional I/O pin (say bit0) and it is defined as an input at this time, the input signal present on the pin itself would be read into the CPU and rewritten to the data latch of this particular pin, overwriting the previous content. As long as the pin stays in the Input mode, no problem occurs. However, if bit0 is switched into Output mode later on, the content of the data latch may now be unknown.

Example 7-1 shows the effect of two sequential read-modify-write instructions (e.g., BCF, BSF, etc.) on an I/O port.

A pin actively outputting a high or a low should not be driven from external devices at the same time in order to change the level on this pin ("wired-or", "wired-and"). The resulting high output currents may damage the chip.

#### EXAMPLE 7-1: READ-MODIFY-WRITE INSTRUCTIONS ON AN I/O PORT

;Initial PORT Settings
; PORTB<7:4> Inputs
; PORTB<3:0> Outputs
;PORTB<7:6> have external pull-ups and are
;not connected to other circuitry
;

| ; |       |        |   | PORT  | latch | PORT | pins |
|---|-------|--------|---|-------|-------|------|------|
| ; |       |        |   |       |       |      |      |
|   | BCF   | PORTB, | 7 | ;01pp | pppp  | 11pp | pppp |
|   | BCF   | PORTB, | 6 | ;10pp | pppp  | 11pp | pppp |
|   | MOVLW | H'3F'  |   | ;     |       |      |      |
|   | TRIS  | PORTB  |   | ;10pp | pppp  | 10pp | pppp |
| ; |       |        |   |       |       |      |      |

;Note that the user may have expected the pin ;values to be 00pp pppp. The 2nd BCF caused ;RB7 to be latched as the pin value (High).

#### 7.6.2 SUCCESSIVE OPERATIONS ON I/O PORTS

The actual write to an I/O port happens at the end of an instruction cycle, whereas for reading, the data must be valid at the beginning of the instruction cycle (Figure 7-2). Therefore, care must be exercised if a write followed by a read operation is carried out on the same I/O port. The sequence of instructions should allow the pin voltage to stabilize (load dependent) before the next instruction, which causes that file to be read into the CPU, is executed. Otherwise, the previous state of that pin may be read into the CPU rather than the new state. When in doubt, it is better to separate these instructions with a NOP or another instruction not accessing this I/O port.



### FIGURE 7-2: SUCCESSIVE I/O OPERATION

#### 8.2 Prescaler

An 8-bit counter is available as a prescaler for the Timer0 module, or as a postscaler for the Watchdog Timer (WDT), respectively (Section 9.2.1). For simplicity, this counter is being referred to as "prescaler" throughout this data sheet. Note that the prescaler may be used by either the Timer0 module or the WDT, but not both. Thus, a prescaler assignment for the Timer0 module means that there is no prescaler for the WDT, and vice-versa.

The PSA and PS<2:0> bits (OPTION<3:0>) determine prescaler assignment and prescale ratio.

When assigned to the Timer0 module, all instructions writing to the TMR0 register (e.g., CLRF 1, MOVWF 1, BSF 1, x, etc.) will clear the prescaler. When assigned to WDT, a CLRWDT instruction will clear the prescaler along with the WDT. The prescaler is neither readable nor writable. On a RESET, the prescaler contains all '0's.

#### 8.2.1 SWITCHING PRESCALER ASSIGNMENT

The prescaler assignment is fully under software control (i.e., it can be changed "on the fly" during program execution). To avoid an unintended device RESET, the following instruction sequence (Example 8-1) must be executed when changing the prescaler assignment from Timer0 to the WDT.

#### EXAMPLE 8-1: CHANGING PRESCALER (TIMER0→WDT)

| CLRWDT            | ;Clear WDT              |
|-------------------|-------------------------|
| CLRF TMR0         | Clear TMR0 & Prescaler  |
| MOVLW B'00xx1111' | ;Last 3 instructions in |
|                   | this example            |
| OPTION            | ;are required only if   |
|                   | ;desired                |
| CLRWDT            | ;PS<2:0> are 000 or     |
|                   | ;001                    |
| MOVLW B'00xx1xxx' | ;Set Prescaler to       |
| OPTION            | ;desired WDT rate       |
|                   |                         |

To change prescaler from the WDT to the Timer0 module, use the sequence shown in Example 8-2. This sequence must be used even if the WDT is disabled. A CLRWDT instruction should be executed before switching the prescaler.

# EXAMPLE 8-2: CHANGING PRESCALER (WDT $\rightarrow$ TIMER0)

| CLRWDT |             | ;Clear WDT and      |
|--------|-------------|---------------------|
|        |             | ;prescaler          |
| MOVLW  | B'xxxx0xxx' | ;Select TMR0, new   |
|        |             | ;prescale value and |
|        |             | ;clock source       |

OPTION

#### 13.4 DC Characteristics: PIC16CR54A-04E, 10E, 20E (Extended)

| DC CH        | ARACTER | RISTICS                                 | Standard O<br>Operating Te |      |          |       | otherwise specified)<br>125°C for extended    |
|--------------|---------|-----------------------------------------|----------------------------|------|----------|-------|-----------------------------------------------|
| Param<br>No. | Symbol  | Characteristic                          | Min                        | Тур† | Мах      | Units | Conditions                                    |
| D030         | VIL     | Input Low Voltage                       |                            |      |          |       |                                               |
|              |         | I/O ports                               | Vss                        |      | 0.15 Vdd | V     | Pin at hi-impedance                           |
|              |         | MCLR (Schmitt Trigger)                  | Vss                        |      | 0.15 VDD | V     |                                               |
|              |         | T0CKI (Schmitt Trigger)                 | Vss                        |      | 0.15 VDD | V     |                                               |
|              |         | OSC1 (Schmitt Trigger)                  | Vss                        |      | 0.15 VDD | V     | RC mode only <sup>(3)</sup>                   |
|              |         | OSC1                                    | Vss                        | —    | 0.3 Vdd  | V     | XT, HS and LP modes                           |
| D040         | Vін     | Input High Voltage                      |                            |      |          |       |                                               |
|              |         | I/O ports                               | 0.45 Vdd                   |      | Vdd      | V     | For all VDD <sup>(4)</sup>                    |
|              |         | I/O ports                               | 2.0                        |      | Vdd      | V     | $4.0V < VDD \le 5.5V^{(4)}$                   |
|              |         | I/O ports                               | 0.36 Vdd                   |      | Vdd      | V     | VDD > 5.5V                                    |
|              |         | MCLR (Schmitt Trigger)                  | 0.85 VDD                   |      | Vdd      | V     |                                               |
|              |         | T0CKI (Schmitt Trigger)                 | 0.85 VDD                   |      | Vdd      | V     |                                               |
|              |         | OSC1 (Schmitt Trigger)                  | 0.85 VDD                   |      | Vdd      | V     | RC mode only <sup>(3)</sup>                   |
|              |         | OSC1                                    | 0.7 Vdd                    | —    | Vdd      | V     | XT, HS and LP modes                           |
| D050         | VHYS    | Hysteresis of Schmitt<br>Trigger inputs | 0.15 Vdd*                  | —    | _        | V     |                                               |
| D060         | lı∟     | Input Leakage Current <sup>(1,2)</sup>  |                            |      |          |       | <b>For</b> VDD ≤ <b>5.5</b> V:                |
|              |         | I/O ports                               | -1.0                       | 0.5  | +1.0     | μA    | $VSS \leq VPIN \leq VDD$ ,                    |
|              |         |                                         |                            |      |          |       | pin at hi-impedance                           |
|              |         | MCLR                                    | -5.0                       |      | _        | μA    | VPIN = VSS + 0.25V                            |
|              |         | MCLR                                    | _                          | 0.5  | +5.0     | μΑ    | VPIN = VDD                                    |
|              |         | TOCKI                                   | -3.0                       | 0.5  | +3.0     | μΑ    | $VSS \leq VPIN \leq VDD$                      |
|              |         | OSC1                                    | -3.0                       | 0.5  | +3.0     | μA    | $VSS \leq VPIN \leq VDD$ ,                    |
|              |         |                                         |                            |      |          |       | XT, HS and LP modes                           |
| D080         | Vol     | Output Low Voltage                      |                            |      |          |       |                                               |
|              |         | I/O ports                               | I —                        | —    | 0.6      | V     | IOL = 8.7 mA, VDD = 4.5V                      |
|              |         | OSC2/CLKOUT                             |                            |      | 0.6      | V     | IOL = 1.6  mA, VDD = 4.5 V,                   |
|              |         |                                         |                            |      |          |       | RC mode only                                  |
| D090         | Voh     | Output High Voltage <sup>(2)</sup>      |                            |      |          |       |                                               |
|              |         | I/O ports                               | Vdd - 0.7                  | —    | —        | V     | IOH = −5.4 mA, VDD = 4.5\                     |
|              |         | OSC2/CLKOUT                             | Vdd - 0.7                  | —    | -        | V     | IOH = -1.0  mA,  VDD = 4.5  V<br>RC mode only |

† Data in the Typical ("Typ") column is based on characterization results at 25°C. This data is for design guidance only and is not tested.

Note 1: The leakage current on the MCLR/VPP pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltage.

**2:** Negative current is defined as coming out of the pin.

3: For the RC mode, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC16C5X be driven with external clock in RC mode.

4: The user may use the better of the two specifications.



### TABLE 13-2: CLKOUT AND I/O TIMING REQUIREMENTS - PIC16CR54A

| AC Chara     | acteristics | $-40^{\circ}C \le TA$                                                 | s otherwise sp<br>≤ +70°C for com<br>≤ +85°C for indu<br>≤ +125°C for ext | mercial<br>strial |      |       |
|--------------|-------------|-----------------------------------------------------------------------|---------------------------------------------------------------------------|-------------------|------|-------|
| Param<br>No. | Symbol      | Characteristic                                                        | Min                                                                       | Тур†              | Max  | Units |
| 10           | TosH2ckL    | OSC1↑ to CLKOUT↓ <sup>(1)</sup>                                       | —                                                                         | 15                | 30** | ns    |
| 11           | TosH2ckH    | OSC1↑ to CLKOUT↑ <sup>(1)</sup>                                       | —                                                                         | 15                | 30** | ns    |
| 12           | TckR        | CLKOUT rise time <sup>(1)</sup>                                       | —                                                                         | 5.0               | 15** | ns    |
| 13           | TckF        | CLKOUT fall time <sup>(1)</sup>                                       | —                                                                         | 5.0               | 15** | ns    |
| 14           | TckL2ioV    | CLKOUT↓ to Port out valid <sup>(1)</sup>                              | —                                                                         | —                 | 40** | ns    |
| 15           | TioV2ckH    | Port in valid before CLKOUT <sup>(1)</sup>                            | 0.25 TCY+30*                                                              | —                 |      | ns    |
| 16           | TckH2iol    | Port in hold after CLKOUT <sup>(1)</sup>                              | 0*                                                                        | —                 |      | ns    |
| 17           | TosH2ioV    | OSC1↑ (Q1 cycle) to Port out valid <sup>(2)</sup>                     | —                                                                         | —                 | 100* | ns    |
| 18           | TosH2iol    | OSC1 <sup>↑</sup> (Q2 cycle) to Port input invalid (I/O in hold time) | TBD                                                                       | —                 | —    | ns    |
| 19           | TioV2osH    | Port input valid to OSC1↑<br>(I/O in setup time)                      | TBD                                                                       | —                 | —    | ns    |
| 20           | TioR        | Port output rise time <sup>(2)</sup>                                  | _                                                                         | 10                | 25** | ns    |
| 21           | TioF        | Port output fall time <sup>(2)</sup>                                  | _                                                                         | 10                | 25** | ns    |

\* These parameters are characterized but not tested.

- \*\* These parameters are design targets and are not tested. No characterization data available at this time.
- † Data in the Typical ("Typ") column is based on characterization results at 25°C. This data is for design guidance only and is not tested.

**Note 1:** Measurements are taken in RC Mode where CLKOUT output is 4 x Tosc.

2: Please refer to Figure 13.1 for load conditions.

# 14.0 DEVICE CHARACTERIZATION - PIC16C54A

The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.

"Typical" represents the mean of the distribution at 25°C. "Maximum" or "minimum" represents (mean +  $3\sigma$ ) or (mean -  $3\sigma$ ) respectively, where  $\sigma$  is a standard deviation, over the whole temperature range.





#### TABLE 14-1: RC OSCILLATOR FREQUENCIES

| Сехт   | Rext | Ave<br>Fosc @ |       |
|--------|------|---------------|-------|
| 20 pF  | 3.3K | 5 MHz         | ± 27% |
|        | 5K   | 3.8 MHz       | ± 21% |
|        | 10K  | 2.2 MHz       | ± 21% |
|        | 100K | 262 kHz       | ± 31% |
| 100 pF | 3.3K | 1.6 MHz       | ± 13% |
|        | 5K   | 1.2 MHz       | ± 13% |
|        | 10K  | 684 kHz       | ± 18% |
|        | 100K | 71 kHz        | ± 25% |
| 300 pF | 3.3K | 660 kHz       | ± 10% |
|        | 5.0K | 484 kHz       | ± 14% |
|        | 10K  | 267 kHz       | ± 15% |
|        | 100K | 29 kHz        | ± 19% |

The frequencies are measured on DIP packages.

The percentage variation indicated here is part-to-part variation due to normal process distribution. The variation indicated is  $\pm 3$  standard deviations from the average value for VDD = 5V.



#### FIGURE 15-4: RESET, WATCHDOG TIMER, AND DEVICE RESET TIMER TIMING - PIC16C54A

#### TABLE 15-3: RESET, WATCHDOG TIMER, AND DEVICE RESET TIMER - PIC16C54A

|                                                                        |            | Standard Operating Condition                                              | ns (unle             | ess othe         | erwise    | specifie         | ed)                          |  |  |
|------------------------------------------------------------------------|------------|---------------------------------------------------------------------------|----------------------|------------------|-----------|------------------|------------------------------|--|--|
|                                                                        |            | Operating Temperature $0^{\circ}C \le TA \le +70^{\circ}C$ for commercial |                      |                  |           |                  |                              |  |  |
| AC Chara                                                               | cteristics | -40                                                                       | $0^{\circ}C \leq TA$ | √≤ <b>+</b> 85°  | C for ind | dustrial         |                              |  |  |
| $-20^{\circ}C \le TA \le +85^{\circ}C$ for industrial - PIC16LV54A-02I |            |                                                                           |                      |                  |           | - PIC16LV54A-02I |                              |  |  |
|                                                                        |            | -40                                                                       | $0^{\circ}C \leq TA$ | ∖ ≤ <b>+</b> 125 | °C for e  | xtended          | ł                            |  |  |
| Param                                                                  |            |                                                                           |                      |                  |           |                  |                              |  |  |
| No.                                                                    | Symbol     | Characteristic                                                            | Min                  | Тур†             | Мах       | Units            | Conditions                   |  |  |
| 30                                                                     | TmcL       | MCLR Pulse Width (low)                                                    | 100*                 | _                | _         | ns               | VDD = 5.0V                   |  |  |
|                                                                        |            |                                                                           | 1                    | —                | —         | μS               | VDD = 5.0V (PIC16LV54A only) |  |  |
| 31                                                                     | Twdt       | Watchdog Timer Time-out                                                   | 9.0*                 | 18*              | 30*       | ms               | VDD = 5.0V (Comm)            |  |  |
|                                                                        |            | Period (No Prescaler)                                                     |                      |                  |           |                  |                              |  |  |
| 32                                                                     | Tdrt       | Device Reset Timer Period                                                 | 9.0*                 | 18*              | 30*       | ms               | VDD = 5.0V (Comm)            |  |  |
| 34                                                                     | Tioz       | I/O Hi-impedance from MCLR                                                | _                    | _                | 100*      | ns               |                              |  |  |
|                                                                        |            | Low                                                                       | —                    |                  | 1μs       | —                | (PIC16LV54A only)            |  |  |

These parameters are characterized but not tested.

† Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.



#### FIGURE 16-12: TYPICAL IDD vs. FREQUENCY (WDT DISABLED, RC MODE @ 100 PF, 25°C)

FIGURE 16-13: MAXIMUM IDD vs. FREQUENCY (WDT DISABLED, RC MODE @ 100 PF, -40°C to +85°C)



 Typical: statistical mean @ 25°C.

 Maximum: mean + 3s (-40°C to 125°C)

 Minimum: mean - 3s (-40°C to 125°C)
 </tr

FIGURE 16-14: TYPICAL IDD vs. FREQUENCY (WDT DISABLED, RC MODE @ 300 PF, 25°C)

FIGURE 16-15: MAXIMUM IDD vs. FREQUENCY (WDT DISABLED, RC MODE @ 300 PF, -40°C to +85°C)





#### FIGURE 16-17: TRANSCONDUCTANCE (gm) OF HS OSCILLATOR vs. VDD



### 17.2 DC Characteristics: PIC16C54C/C55A/C56A/C57C/C58B-04E, 20E (Extended) PIC16CR54C/CR56A/CR57C/CR58B-04E, 20E (Extended)

|              | R54C/CR | A/C56A/C57C/C58B-04E, 20E<br>56A/CR57C/CR58B-04E, 20E                      |            |                                    |                                       |                                  | tions (unless otherwise specified) $40^{\circ}C \le TA \le +125^{\circ}C$ for extended                                                                            |
|--------------|---------|----------------------------------------------------------------------------|------------|------------------------------------|---------------------------------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Param<br>No. | Symbol  | Characteristic                                                             | Min        | Тур†                               | Max                                   | Units                            | Conditions                                                                                                                                                        |
| D001         | Vdd     | Supply Voltage                                                             | 3.0<br>4.5 |                                    | 5.5<br>5.5                            |                                  | RC, XT, LP, and HS mode<br>from 0 - 10 MHz<br>from 10 - 20 MHz                                                                                                    |
| D002         | Vdr     | RAM Data Retention Voltage <sup>(1)</sup>                                  | —          | 1.5*                               | —                                     | V                                | Device in SLEEP mode                                                                                                                                              |
| D003         | VPOR    | VDD start voltage to ensure<br>Power-on Reset                              | —          | Vss                                | —                                     | V                                | See Section 5.1 for details on<br>Power-on Reset                                                                                                                  |
| D004         | SVDD    | VDD rise rate to ensure<br>Power-on Reset                                  | 0.05*      | —                                  | —                                     | V/ms                             | See Section 5.1 for details on<br>Power-on Reset                                                                                                                  |
| D010         | IDD     | Supply Current <sup>(2)</sup><br>XT and RC <sup>(3)</sup> modes<br>HS mode | _          | 1.8<br>9.0                         | 3.3<br>20                             | mA<br>mA                         | Fosc = 4.0 MHz, Vdd = 5.5V<br>Fosc = 20 MHz, Vdd = 5.5V                                                                                                           |
| D020         | IPD     | Power-down Current <sup>(2)</sup>                                          |            | 0.3<br>10<br>12<br>4.8<br>18<br>26 | 17<br>50*<br>60*<br>31*<br>68*<br>90* | μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ | VDD = 3.0V, WDT disabled<br>VDD = 4.5V, WDT disabled<br>VDD = 5.5V, WDT disabled<br>VDD = 3.0V, WDT enabled<br>VDD = 4.5V, WDT enabled<br>VDD = 5.5V, WDT enabled |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C, unless otherwise stated. These parameters are for design guidance only, and are not tested.

- Note 1: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.
  - 2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern, and temperature also have an impact on the current consumption.
    - a) The test conditions for all IDD measurements in active Operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tristated, pulled to Vss, TOCKI = VDD, MCLR = VDD; WDT enabled/ disabled as specified.
    - b) For standby current measurements, the conditions are the same, except that the device is in SLEEP mode. The power-down current in SLEEP mode does not depend on the oscillator type.
  - **3:** Does not include current through REXT. The current through the resistor can be estimated by the formula: IR = VDD/2REXT (mA) with REXT in kΩ.







| TABLE 19-2: | CLKOUT AND I/O TIMING REQUIREMENTS - PIC16C5X-40 |
|-------------|--------------------------------------------------|
|             |                                                  |

| AC Char      | acteristics | $\begin{array}{llllllllllllllllllllllllllllllllllll$                     | otherwise spectrum<br>D°C for commerce | •    |      |       |
|--------------|-------------|--------------------------------------------------------------------------|----------------------------------------|------|------|-------|
| Param<br>No. | Symbol      | Characteristic                                                           | Min                                    | Тур† | Max  | Units |
| 10           | TosH2ckL    | OSC1↑ to CLKOUT↓ <sup>(1,2)</sup>                                        | —                                      | 15   | 30** | ns    |
| 11           | TosH2ckH    | OSC1↑ to CLKOUT↑ <sup>(1,2)</sup>                                        | —                                      | 15   | 30** | ns    |
| 12           | TckR        | CLKOUT rise time <sup>(1,2)</sup>                                        | —                                      | 5.0  | 15** | ns    |
| 13           | TckF        | CLKOUT fall time <sup>(1,2)</sup>                                        | —                                      | 5.0  | 15** | ns    |
| 14           | TckL2ioV    | CLKOUT↓ to Port out valid <sup>(1,2)</sup>                               | —                                      | —    | 40** | ns    |
| 15           | TioV2ckH    | Port in valid before CLKOUT <sup>(1,2)</sup>                             | 0.25 TCY+30*                           | —    | _    | ns    |
| 16           | TckH2iol    | Port in hold after CLKOUT <sup>(1,2)</sup>                               | 0*                                     | —    | _    | ns    |
| 17           | TosH2ioV    | OSC1 <sup>↑</sup> (Q1 cycle) to Port out valid <sup>(2)</sup>            | —                                      | —    | 100  | ns    |
| 18           | TosH2iol    | OSC1 <sup>↑</sup> (Q2 cycle) to Port input invalid<br>(I/O in hold time) | TBD                                    | —    | —    | ns    |
| 19           | TioV2osH    | Port input valid to OSC1↑<br>(I/O in setup time)                         | TBD                                    | —    | —    | ns    |
| 20           | TioR        | Port output rise time <sup>(2)</sup>                                     | —                                      | 10   | 25** | ns    |
| 21           | TioF        | Port output fall time <sup>(2)</sup>                                     | —                                      | 10   | 25** | ns    |

\* These parameters are characterized but not tested.

- \*\* These parameters are design targets and are not tested. No characterization data available at this time.
- † Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: Measurements are taken in RC Mode where CLKOUT output is 4 x Tosc.

2: Refer to Figure 19-2 for load conditions.

© 1997-2013 Microchip Technology Inc.

# 20.0 DEVICE CHARACTERIZATION - PIC16LC54C 40MHz

The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.

"Typical" represents the mean of the distribution at 25°C. "Maximum" or "minimum" represents (mean +  $3\sigma$ ) or (mean -  $3\sigma$ ) respectively, where  $\sigma$  is a standard deviation, over the whole temperature range.





© 1997-2013 Microchip Technology Inc.

FIGURE 20-4: VTH (INPUT THRESHOLD TRIP POINT VOLTAGE) OF I/O PINS vs. VDD



FIGURE 20-5: VTH (INPUT THRESHOLD TRIP POINT VOLTAGE) OF OSC1 INPUT (HS MODE) vs. VDD



# PIC16C5X



#### FIGURE 20-9: IOL vs. VOL, VDD = 5 V



# 21.0 PACKAGING INFORMATION

# 21.1 Package Marketing Information

#### 18-Lead PDIP



#### 28-Lead Skinny PDIP (.300")



#### 28-Lead PDIP (.600")



#### 18-Lead SOIC



#### 28-Lead SOIC



#### 20-Lead SSOP



#### 28-Lead SSOP





#### Example



#### Example



# Example



# Example



#### Example



#### Example



#### 18-Lead Plastic Small Outline (SO) - Wide, 300 mil (SOIC)

For the most current package drawings, please see the Microchip Packaging Specification located Note: at http://www.microchip.com/packaging



|                          | Units     | INCHES* |      |      | MILLIMETERS |       |       |
|--------------------------|-----------|---------|------|------|-------------|-------|-------|
| Dimensi                  | on Limits | MIN     | NOM  | MAX  | MIN         | NOM   | MAX   |
| Number of Pins           | n         |         | 18   |      |             | 18    |       |
| Pitch                    | р         |         | .050 |      |             | 1.27  |       |
| Overall Height           | А         | .093    | .099 | .104 | 2.36        | 2.50  | 2.64  |
| Molded Package Thickness | A2        | .088    | .091 | .094 | 2.24        | 2.31  | 2.39  |
| Standoff §               | A1        | .004    | .008 | .012 | 0.10        | 0.20  | 0.30  |
| Overall Width            | E         | .394    | .407 | .420 | 10.01       | 10.34 | 10.67 |
| Molded Package Width     | E1        | .291    | .295 | .299 | 7.39        | 7.49  | 7.59  |
| Overall Length           | D         | .446    | .454 | .462 | 11.33       | 11.53 | 11.73 |
| Chamfer Distance         | h         | .010    | .020 | .029 | 0.25        | 0.50  | 0.74  |
| Foot Length              | L         | .016    | .033 | .050 | 0.41        | 0.84  | 1.27  |
| Foot Angle               | φ         | 0       | 4    | 8    | 0           | 4     | 8     |
| Lead Thickness           | С         | .009    | .011 | .012 | 0.23        | 0.27  | 0.30  |
| Lead Width               | В         | .014    | .017 | .020 | 0.36        | 0.42  | 0.51  |
| Mold Draft Angle Top     | α         | 0       | 12   | 15   | 0           | 12    | 15    |
| Mold Draft Angle Bottom  | β         | 0       | 12   | 15   | 0           | 12    | 15    |

\* Controlling Parameter § Significant Characteristic

Notes:

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MS-013 Drawing No. C04-051