Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 20MHz | | Connectivity | - | | Peripherals | POR, WDT | | Number of I/O | 12 | | Program Memory Size | 768B (512 x 12) | | Program Memory Type | OTP | | EEPROM Size | - | | RAM Size | 25 x 8 | | Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V | | Data Converters | - | | Oscillator Type | External | | Operating Temperature | 0°C ~ 70°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 18-SOIC (0.295", 7.50mm Width) | | Supplier Device Package | 18-SOIC | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic16c54a-20-so | #### 5.0 RESET PIC16C5X devices may be RESET in one of the following ways: - Power-On Reset (POR) - MCLR Reset (normal operation) - MCLR Wake-up Reset (from SLEEP) - WDT Reset (normal operation) - WDT Wake-up Reset (from SLEEP) Table 5-1 shows these RESET conditions for the PCL and STATUS registers. Some registers are not affected in any RESET condition. Their status is unknown on POR and unchanged in any other RESET. Most other registers are reset to a "RESET state" on Power-On Reset (POR), MCLR or WDT Reset. A MCLR or WDT wake-up from SLEEP also results in a device RESET, and not a continuation of operation before SLEEP. The TO and PD bits (STATUS <4:3>) are set or cleared depending on the different RESET conditions (Table 5-1). These bits may be used to determine the nature of the RESET. Table 5-3 lists a full description of RESET states of all registers. Figure 5-1 shows a simplified block diagram of the On-chip Reset circuit. TABLE 5-1: STATUS BITS AND THEIR SIGNIFICANCE | Condition | TO | PD | |-------------------------------|----|----| | Power-On Reset | 1 | 1 | | MCLR Reset (normal operation) | u | u | | MCLR Wake-up (from SLEEP) | 1 | 0 | | WDT Reset (normal operation) | 0 | 1 | | WDT Wake-up (from SLEEP) | 0 | 0 | Legend: u = unchanged, x = unknown, -= unimplemented read as '0'. TABLE 5-2: SUMMARY OF REGISTERS ASSOCIATED WITH RESET | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on POR | Value on MCLR and WDT Reset | |---------|--------|-------|-------|-------|-------|-------|-------|-------|-------|--------------|-----------------------------| | 03h | STATUS | PA2 | PA1 | PA0 | TO | PD | Z | DC | С | 0001 1xxx | 000q quuu | Legend: u = unchanged, x = unknown, q = see Table 5-1 for possible values. #### 5.2 Device Reset Timer (DRT) The Device Reset Timer (DRT) provides an 18 ms nominal time-out on RESET regardless of Oscillator mode used. The DRT operates on an internal RC oscillator. The processor is kept in RESET as long as the DRT is active. The DRT delay allows VDD to rise above VDD min., and for the oscillator to stabilize. Oscillator circuits based on crystals or ceramic resonators require a certain time after power-up to establish a stable oscillation. The on-chip DRT keeps the device in a RESET condition for approximately 18 ms after the voltage on the MCLR/VPP pin has reached a logic high (VIH) level. Thus, external RC networks connected to the MCLR input are not required in most cases, allowing for savings in cost-sensitive and/or space restricted applications. The Device Reset time delay will vary from chip to chip due to VDD, temperature, and process variation. See AC parameters for details. The DRT will also be triggered upon a Watchdog Timer time-out. This is particularly important for applications using the WDT to wake the PIC16C5X from SLEEP mode automatically. #### 5.3 Reset on Brown-Out A brown-out is a condition where device power (VDD) dips below its minimum value, but not to zero, and then recovers. The device should be RESET in the event of a brown-out. To RESET PIC16C5X devices when a brown-out occurs, external brown-out protection circuits may be built, as shown in Figure 5-6, Figure 5-7 and Figure 5-8. FIGURE 5-6: EXTERNAL BROWN-OUT PROTECTION CIRCUIT 1 ## FIGURE 5-7: EXTERNAL BROWN-OUT PROTECTION CIRCUIT 2 This brown-out circuit is less expensive, although less accurate. Transistor Q1 turns off when VDD is below a certain level such that: $$V_{DD} \bullet \frac{R1}{R1 + R2} = 0.7V$$ ## FIGURE 5-8: EXTERNAL BROWN-OUT PROTECTION CIRCUIT 3 This brown-out protection circuit employs Microchip Technology's MCP809 microcontroller supervisor. The MCP8XX and MCP1XX families of supervisors provide push-pull and open collector outputs with both "active high and active low" RESET pins. There are 7 different trip point selections to accommodate 5V and 3V systems. + 0.7V (where Vz = Zener voltage). #### 6.0 MEMORY ORGANIZATION PIC16C5X memory is organized into program memory and data memory. For devices with more than 512 bytes of program memory, a paging scheme is used. Program memory pages are accessed using one or two STATUS Register bits. For devices with a data memory register file of more than 32 registers, a banking scheme is used. Data memory banks are accessed using the File Selection Register (FSR). #### 6.1 Program Memory Organization The PIC16C54, PIC16CR54 and PIC16C55 have a 9-bit Program Counter (PC) capable of addressing a 512 x 12 program memory space (Figure 6-1). The PIC16C56 and PIC16CR56 have a 10-bit Program Counter (PC) capable of addressing a 1K x 12 program memory space (Figure 6-2). The PIC16CR57, PIC16C58 and PIC16CR58 have an 11-bit Program Counter capable of addressing a 2K x 12 program memory space (Figure 6-3). Accessing a location above the physically implemented address will cause a wraparound. A NOP at the RESET vector location will cause a restart at location 000h. The RESET vector for the PIC16C54, PIC16CR54 and PIC16C55 is at 1FFh. The RESET vector for the PIC16C56 and PIC16CR56 is at 3FFh. The RESET vector for the PIC16C57, PIC16CR57, PIC16C58, and PIC16CR58 is at 7FFh. See Section 6.5 for additional information using CALL and GOTO instructions. FIGURE 6-1: PIC16C54/CR54/C55 PROGRAM MEMORY MAP AND STACK FIGURE 6-2: PIC16C56/CR56 PROGRAM MEMORY MAP AND STACK FIGURE 6-3: PIC16C57/CR57/C58/ CR58 PROGRAM MEMORY MAP AND STACK ## 8.0 TIMERO MODULE AND TMRO REGISTER The Timer0 module has the following features: - 8-bit timer/counter register, TMR0 - Readable and writable - 8-bit software programmable prescaler - · Internal or external clock select - Edge select for external clock Figure 8-1 is a simplified block diagram of the Timer0 module, while Figure 8-2 shows the electrical structure of the Timer0 input. Timer mode is selected by clearing the TOCS bit (OPTION<5>). In Timer mode, the Timer0 module will increment every instruction cycle (without prescaler). If TMR0 register is written, the increment is inhibited for the following two cycles (Figure 8-3 and Figure 8-4). The user can work around this by writing an adjusted value to the TMR0 register. Counter mode is selected by setting the T0CS bit (OPTION<5>). In this mode, Timer0 will increment either on every rising or falling edge of pin T0CKI. The incrementing edge is determined by the source edge select bit T0SE (OPTION<4>). Clearing the T0SE bit selects the rising edge. Restrictions on the external clock input are discussed in detail in Section 8.1. Note: The prescaler may be used by either the Timer0 module or the Watchdog Timer, but not both. The prescaler assignment is controlled in software by the control bit PSA (OPTION<3>). Clearing the PSA bit will assign the prescaler to Timer0. The prescaler is not readable or writable. When the prescaler is assigned to the Timer0 module, prescale values of 1:2, 1:4,..., 1:256 are selectable. Section 8.2 details the operation of the prescaler. A summary of registers associated with the Timer0 module is found in Table 8-1. #### FIGURE 8-1: TIMERO BLOCK DIAGRAM #### FIGURE 8-2: ELECTRICAL STRUCTURE OF TOCKI PIN | SUBWF | Subtract W from f | SWAPF | Swap Nibbles in f | |-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [ <i>label</i> ] SUBWF f,d | Syntax: | [label] SWAPF f,d | | Operands: | $0 \le f \le 31$<br>$d \in [0,1]$ | Operands: | $0 \le f \le 31$<br>$d \in [0,1]$ | | Operation: Status Affected: | $(f) - (W) \rightarrow (dest)$<br>C, DC, Z | Operation: | $(f<3:0>) \rightarrow (dest<7:4>);$<br>$(f<7:4>) \rightarrow (dest<3:0>)$ | | | | Status Affected: | None | | Encoding: | 0000 10df ffff | Encoding: | 0011 10df ffff | | Description: | Subtract (2's complement method) the W register from register 'f'. If 'd' is 0 the result is stored in the W register. If 'd' is 1 the result is stored back in register 'f'. | Description: | The upper and lower nibbles of register 'f' are exchanged. If 'd' is 0 the result is placed in W register. If 'd' is 1 the result is placed in | | Words: | 1 | | register 'f'. | | Cycles: | 1 | Words: | 1 | | Example 1: | SUBWF REG1, 1 | Cycles: | 1 | | Before Instru | uction | Example | SWAPF REG1, 0 | | REG1<br>W<br>C<br>After Instruc<br>REG1 | = 3<br>= 2<br>= ?<br>ition<br>= 1 | Before Instr<br>REG1<br>After Instruc<br>REG1<br>W | = 0xA5 | | W | = 2 | | | | C<br>Evernle 2: | = 1 ; result is positive | | | | Example 2:<br>Before Instru | uction | TRIS | Load TRIS Register | | REG1 | = 2 | Syntax: | [label] TRIS f | | W | = 2 | Operands: | f = 5, 6 or 7 | | С | = ? | Operation: | $(W) \rightarrow TRIS$ register f | | After Instruc | | Status Affected: | • , | | REG1 | = 0 | | | | W | = 2 | Encoding: | 0000 0000 Offf | | C<br>Example 3:<br>Before Ins | | Description: | TRIS register 'f' (f = 5, 6, or 7) is loaded with the contents of the W register. | | REG1 | = 1 | Words: | 1 | | W | = 2 | Cycles: | 1 | | C | = ? | • | | | After Instruc<br>REG1 | · · | Example | TRIS PORTB | | W | = 0xFF<br>= 2 | Before Instru | | | C | = 0 ; result is negative | W<br>After Instruc<br>TRISB | = 0xA5<br>tion<br>= 0xA5 | #### 12.5 DC Characteristics: PIC16C54/55/56/57-RCE, XTE, 10E, HSE, LPE (Extended) | DC CH | ARACTER | RISTICS | Standard Operating Conditions (unless otherwise specified) Operating Temperature $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ for extended | | | | | | | |--------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|---------------------------------------------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Param<br>No. | Symbol | Characteristic | Min | Typ† | Max | Units | Conditions | | | | D030 | VIL | Input Low Voltage I/O ports MCLR (Schmitt Trigger) TOCKI (Schmitt Trigger) OSC1 (Schmitt Trigger) OSC1 (Schmitt Trigger) | Vss<br>Vss<br>Vss<br>Vss<br>Vss | 11111 | 0.15 VDD<br>0.15 VDD<br>0.15 VDD<br>0.15 VDD<br>0.3 VDD | V<br>V<br>V<br>V | Pin at hi-impedance PIC16C5X-RC only <sup>(3)</sup> PIC16C5X-XT, 10, HS, LP | | | | D040 | VHYS | Input High Voltage I/O ports I/O ports I/O ports MCLR (Schmitt Trigger) TOCKI (Schmitt Trigger) OSC1 (Schmitt Trigger) OSC1 (Schmitt Trigger) Hysteresis of Schmitt | 0.45 VDD<br>2.0<br>0.36 VDD<br>0.85 VDD<br>0.85 VDD<br>0.85 VDD<br>0.7 VDD | | VDD VDD VDD VDD VDD VDD VDD VDD | V<br>V<br>V<br>V<br>V | For all $VDD^{(4)}$<br>$4.0V < VDD \le 5.5V^{(4)}$<br>VDD > 5.5 V<br>PIC16C5X-RC only <sup>(3)</sup><br>PIC16C5X-XT, 10, HS, LP | | | | D060 | lι∟ | Trigger inputs Input Leakage Current (1,2) I/O ports MCLR MCLR TOCKI OSC1 | -1<br>-5<br>-3<br>-3 | 0.5<br><br>0.5<br>0.5<br>0.5 | +1<br><br>+5<br>+3<br>+3 | μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ | For VDD $\leq$ 5.5 V:<br>VSS $\leq$ VPIN $\leq$ VDD,<br>pin at hi-impedance<br>VPIN = VSS + 0.25V<br>VPIN = VDD<br>VSS $\leq$ VPIN $\leq$ VDD<br>VSS $\leq$ VPIN $\leq$ VDD,<br>PIC16C5X-XT, 10, HS, LP | | | | D080 | Vol | Output Low Voltage I/O ports OSC2/CLKOUT | | _ | 0.6<br>0.6 | V<br>V | IOL = 8.7 mA, VDD = 4.5V<br>IOL = 1.6 mA, VDD = 4.5V,<br>PIC16C5X-RC | | | | D090 | Voн | Output High Voltage <sup>(2)</sup> I/O ports OSC2/CLKOUT | VDD - 0.7<br>VDD - 0.7 | _ | | V<br>V | IOH = -5.4 mA, VDD = 4.5V<br>IOH = -1.0 mA, VDD = 4.5V,<br>PIC16C5X-RC | | | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in the Typical ("Typ") column is based on characterization results at 25°C. This data is for design guidance only and is not tested. Note 1: The leakage current on the MCLR/VPP pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltage. <sup>2:</sup> Negative current is defined as coming out of the pin. **<sup>3:</sup>** For PIC16C5X-RC devices, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC16C5X be driven with external clock in RC mode. **<sup>4:</sup>** The user may use the better of the two specifications. #### 12.7 Timing Diagrams and Specifications FIGURE 12-2: EXTERNAL CLOCK TIMING - PIC16C54/55/56/57 TABLE 12-1: EXTERNAL CLOCK TIMING REQUIREMENTS - PIC16C54/55/56/57 | AC Chara | cteristics | -40 | )°C ≤ ]<br>)°C ≤ ] | nless oth<br>「A ≤ +70°<br>「A ≤ +85°<br>「A ≤ +125 | C for con<br>C for ind | nmercia<br>ustrial | • | | | |--------------|------------|-----------------------------------------|----------------------------------------------|--------------------------------------------------|------------------------|--------------------|------------------------|--|--| | Param<br>No. | Symbol | Characteristic | Characteristic Min Typ† Max Units Conditions | | | | | | | | 1A | Fosc | External CLKIN Frequency <sup>(1)</sup> | DC | _ | 4.0 | MHz | XT osc mode | | | | | | | DC | _ | 10 | MHz | 10 MHz mode | | | | | | | DC | _ | 20 | MHz | HS osc mode (Comm/Ind) | | | | | | | DC | _ | 16 | MHz | HS osc mode (Ext) | | | | | | | DC | _ | 40 | kHz | LP osc mode | | | | | | Oscillator Frequency <sup>(1)</sup> | DC | _ | 4.0 | MHz | RC osc mode | | | | | | | 0.1 | _ | 4.0 | MHz | XT osc mode | | | | | | | 4.0 | _ | 10 | MHz | 10 MHz mode | | | | | | | 4.0 | _ | 20 | MHz | HS osc mode (Comm/Ind) | | | | | | | 4.0 | _ | 16 | MHz | HS osc mode (Ext) | | | | | | | DC | _ | 40 | kHz | LP osc mode | | | <sup>\*</sup> These parameters are characterized but not tested. - Note 1: All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. When an external clock input is used, the "max" cycle time limit is "DC" (no clock) for all devices. - 2: Instruction cycle period (Tcy) equals four times the input oscillator time base period. <sup>†</sup> Data in the Typical ("Typ") column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. FIGURE 12-4: RESET, WATCHDOG TIMER, AND DEVICE RESET TIMER TIMING - PIC16C54/55/56/57 TABLE 12-3: RESET, WATCHDOG TIMER, AND DEVICE RESET TIMER - PIC16C54/55/56/57 | AC Chara | cteristics | Standard Operating Conditions (u Operating Temperature $0^{\circ}C \le -40^{\circ}C \le -40^{\circ}C \le 10^{\circ}$ | $TA \le +7$ $TA \le +8$ | 0°C for<br>5°C for | commei<br>industria | rcial<br>al | | |----------------------------------------------|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-------------------------|--------------------|---------------------|-------------|-------------------| | Param No. Symbol Characteristic Min Typ† Max | | | | | Units | Conditions | | | 30 | TmcL | MCLR Pulse Width (low) | 100* | _ | _ | ns | VDD = 5.0V | | 31 | 31 Twdt Watchdog Timer Time-out Period (No Prescaler) | | 9.0* | 18* | 30* | ms | VDD = 5.0V (Comm) | | 32 | TDRT | Device Reset Timer Period | 9.0* | 18* | 30* | ms | VDD = 5.0V (Comm) | | 34 | | | | | | | | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in the Typical ("Typ") column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. # 13.1 DC Characteristics: PIC16CR54A-04, 10, 20, PIC16LCR54A-04 (Commercial) PIC16CR54A-04I, 10I, 20I, PIC16LCR54A-04I (Industrial) | PIC16LCR54A-04 PIC16LCR54A-04I (Commercial, Industrial) | | | | Standard Operating Conditions (unless otherwise specified) Operating Temperature $0^{\circ}C \leq TA \leq +70^{\circ}C \text{ for commercial} \\ -40^{\circ}C \leq TA \leq +85^{\circ}C \text{ for industrial}$ | | | | | | | |-------------------------------------------------------------------------------|--------|----------------------------------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------------------|----------------------------------------------------------|--|--|--| | PIC16CR54A-04, 10, 20<br>PIC16CR54A-04I, 10I, 20I<br>(Commercial, Industrial) | | | | | | | | | | | | Param<br>No. | Symbol | Characteristic/Device | Min | Тур† | Max | Units | Conditions | | | | | | VDD | Supply Voltage | | | | | | | | | | D001 | | PIC16LCR54A | 2.0 | _ | 6.25 | V | | | | | | D001<br>D001A | | PIC16CR54A | 2.5<br>4.5 | | 6.25<br>5.5 | <b>&gt;</b> > | RC and XT modes<br>HS mode | | | | | D002 | VDR | RAM Data Retention<br>Voltage <sup>(1)</sup> | | 1.5* | _ | V | Device in SLEEP mode | | | | | D003 | VPOR | VDD Start Voltage to ensure Power-on Reset | | Vss | _ | V | See Section 5.1 for details on Power-on Reset | | | | | D004 | SVDD | VDD Rise Rate to ensure<br>Power-on Reset | 0.05* | _ | _ | V/ms | See Section 5.1 for details on Power-on Reset | | | | | | IDD | Supply Current <sup>(2)</sup> | | | | | | | | | | D005 | | PICLCR54A | | 10<br>— | 20<br>70 | μ <b>Α</b><br>μ <b>Α</b> | Fosc = 32 kHz, VDD = 2.0V<br>Fosc = 32 kHz, VDD = 6.0V | | | | | D005A | | | | | | | RC <sup>(3)</sup> and XT modes: | | | | | | | PIC16CR54A | _ | 2.0 | 3.6 | mA | FOSC = 4.0 MHz, VDD = 6.0V | | | | | | | | | 0.8<br>90 | 1.8<br>350 | mA<br>^ | FOSC = 4.0 MHz, VDD = 3.0V<br>FOSC = 200 kHz, VDD = 2.5V | | | | | | | | | 90 | 330 | μΑ | HS mode: | | | | | | | | _ | 4.8 | 10 | mA | FOSC = 10 MHz, VDD = 5.5V | | | | | | | | _ | 9.0 | 20 | mA | FOSC = 20 MHz, VDD = 5.5V | | | | Legend: Rows with standard voltage device data only are shaded for improved readability. - \* These parameters are characterized but not tested. - † Data in "Typ" column is at 5V, 25°C, unless otherwise stated. These parameters are for design guidance only, and are not tested. - Note 1: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data. - 2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern and temperature also have an impact on the current consumption. - a) The test conditions for all IDD measurements in active Operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tristated, pulled to Vss, T0CKI = VDD, MCLR = VDD; WDT enabled/disabled as specified. - b) For standby current measurements, the conditions are the same, except that the device is in SLEEP mode. The power-down current in SLEEP mode does not depend on the oscillator type. - 3: Does not include current through REXT. The current through the resistor can be estimated by the formula: IR = VDD/2REXT (mA) with REXT in $k\Omega$ . ## 13.3 DC Characteristics: PIC16CR54A-04, 10, 20, PIC16LCR54A-04 (Commercial) PIC16CR54A-04I, 10I, 20I, PIC16LCR54A-04I (Industrial) | DC CH | ARACTE | RISTICS | | Standard Operating Conditions (unless otherwise specified) Operating Temperature $0^{\circ}C \le TA \le +70^{\circ}C$ for commercial $-40^{\circ}C \le TA \le +85^{\circ}C$ for industrial | | | | | | |--------------|--------|-------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Param<br>No. | Symbol | Characteristic | Min | Тур† | Max | Units | Conditions | | | | D030 | VIL | Input Low Voltage I/O ports MCLR (Schmitt Trigger) TOCKI (Schmitt Trigger) OSC1 (Schmitt Trigger) OSC1 | Vss<br>Vss<br>Vss<br>Vss<br>Vss | _<br>_<br>_<br>_ | 0.2 VDD<br>0.15 VDD<br>0.15 VDD<br>0.15 VDD<br>0.15 VDD | V<br>V<br>V | Pin at hi-impedance RC mode only <sup>(3)</sup> XT, HS and LP modes | | | | D040 | VIH | Input High Voltage I/O ports I/O ports MCLR (Schmitt Trigger) T0CKI (Schmitt Trigger) OSC1 (Schmitt Trigger) OSC1 | 2.0<br>0.6 VDD<br>0.85 VDD<br>0.85 VDD<br>0.85 VDD | _<br>_<br>_<br>_ | VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD | V<br>V<br>V<br>V | VDD = 3.0V to 5.5V <sup>(4)</sup> Full VDD range <sup>(4)</sup> RC mode only <sup>(3)</sup> XT, HS and LP modes | | | | D050 | VHYS | Hysteresis of Schmitt<br>Trigger inputs | 0.15 VDD* | _ | _ | V | | | | | D060 | lı∟ | Input Leakage Current <sup>(1,2)</sup> I/O ports MCLR MCLR | -1.0<br>-5.0<br> | —<br>—<br>0.5 | +1.0<br>—<br>+5.0 | μΑ<br>μΑ<br>μΑ | For VDD $\leq$ 5.5V:<br>VSS $\leq$ VPIN $\leq$ VDD,<br>pin at hi-impedance<br>VPIN = VSS + 0.25V<br>VPIN = VDD | | | | | | T0CKI<br>OSC1 | -3.0<br>-3.0 | 0.5<br>0.5 | +3.0<br>+3.0 | μΑ<br>μΑ | $\label{eq:VSS} \begin{array}{l} \text{VSS} \leq \text{VPIN} \leq \text{VDD} \\ \text{VSS} \leq \text{VPIN} \leq \text{VDD}, \\ \text{XT, HS and LP modes} \end{array}$ | | | | D080 | Vol | Output Low Voltage I/O ports OSC2/CLKOUT | | | 0.5<br>0.5 | V<br>V | IOL = 10 mA, VDD = 6.0V<br>IOL = 1.9 mA, VDD = 6.0V,<br>RC mode only | | | | D090 | Voн | Output High Voltage <sup>(2)</sup> I/O ports OSC2/CLKOUT | VDD - 0.5<br>VDD - 0.5 | | | V<br>V | IOH = -4.0 mA, $VDD = 6.0VIOH = -0.8$ mA, $VDD = 6.0V$ ,<br>RC mode only | | | <sup>\*</sup> These parameters are characterized but not tested. - 2: Negative current is defined as coming out of the pin. - 3: For the RC mode, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC16C5X be driven with external clock in RC mode. - 4: The user may use the better of the two specifications. <sup>†</sup> Data in the Typical ("Typ") column is based on characterization results at 25°C. This data is for design guidance only and is not tested. Note 1: The leakage current on the MCLR/VPP pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltage. ### 13.5 Timing Parameter Symbology and Load Conditions The timing parameter symbols have been created with one of the following formats: - 1. TppS2ppS - 2. TppS | Frequency | T Time | |----------------------------------------|-----------------------------------------| | rcase letters (pp) and their meanings: | | | | | | to | mc MCLR | | CLKOUT | osc oscillator | | cycle time | os OSC1 | | device reset timer | t0 T0CKI | | I/O port | wdt watchdog timer | | | to CLKOUT cycle time device reset timer | Uppercase letters and their meanings: | OPP | ordado fottoro arra trion rificariningo. | | | |-----|------------------------------------------|---|--------------| | S | | | | | F | Fall | Р | Period | | Н | High | R | Rise | | ı | Invalid (Hi-impedance) | V | Valid | | L | Low | Z | Hi-impedance | #### FIGURE 13-1: LOAD CONDITIONS FOR DEVICE TIMING SPECIFICATIONS - PIC16CR54A TABLE 13-3: RESET, WATCHDOG TIMER, AND DEVICE RESET TIMER - PIC16CR54A | AC Charac | cteristics | Standard Operating Conditions (u Operating Temperature $0^{\circ}C \le -40^{\circ}C $ | $TA \le +7$ $TA \le +8$ | 0°C for<br>5°C for | comme<br>industria | rcial<br>al | | |------------------------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--------------------|--------------------|-------------|-------------------| | Param<br>No. Symbol Characteristic | | | Min | Тур† | Max | Units | Conditions | | 30 | TmcL | MCLR Pulse Width (low) | 1.0* | _ | | μS | VDD = 5.0V | | 31 | 31 Twdt Watchdog Timer Time-out Period (No Prescaler) | | 7.0* | 18* | 40* | ms | VDD = 5.0V (Comm) | | 32 | TDRT | Device Reset Timer Period | 7.0* | 18* | 30* | ms | VDD = 5.0V (Comm) | | 34 | Tioz | I/O Hi-impedance from MCLR Low | _ | _ | 1.0* | μS | | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in the Typical ("Typ") column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. FIGURE 14-6: MAXIMUM IPD vs. VDD, WATCHDOG DISABLED FIGURE 14-7: TYPICAL IPD vs. VDD, WATCHDOG ENABLED ## FIGURE 14-8: MAXIMUM IPD vs. VDD, WATCHDOG ENABLED IPD, with WDT enabled, has two components: The leakage current, which increases with higher temperature, and the operating current of the WDT logic, which increases with lower temperature. At $-40^{\circ}$ C, the latter dominates explaining the apparently anomalous behavior. ## 19.2 DC Characteristics: PIC16C54C/C55A/C56A/C57C/C58B-40 (Commercial)<sup>(1)</sup> | DC CHARACTERISTICS | | | Standard Operating Conditions (unless otherwise specified)<br>Operating Temperature $0^{\circ}C \le TA \le +70^{\circ}C$ for commercial | | | | | | |--------------------|--------|----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------------------------|----------------------|----------------------------------------------------------------------------------|--| | Param<br>No. | Symbol | Characteristic | Min | Тур† | Max | Units | Conditions | | | D030 | VIL | Input Low Voltage I/O Ports MCLR (Schmitt Trigger) T0CKI (Schmitt Trigger) OSC1 | Vss<br>Vss<br>Vss<br>Vss | _<br>_<br>_ | 0.8<br>0.15 VDD<br>0.15 VDD<br>0.2 VDD | V<br>V<br>V | $4.5V < VDD \le 5.5V$<br>HS, 20 MHz $\le$ Fosc $\le 40$ MHz | | | D040 | ViH | Input High Voltage I/O ports MCLR (Schmitt Trigger) T0CKI (Schmitt Trigger) OSC1 | 2.0<br>0.85 Vdd<br>0.85 Vdd<br>0.8 Vdd | _<br>_<br>_<br>_ | VDD<br>VDD<br>VDD<br>VDD | V<br>V<br>V | 4.5V < VDD ≤ 5.5V<br>HS, 20 MHz ≤ FOSC ≤ 40 MHz | | | D050 | VHYS | Hysteresis of Schmitt<br>Trigger inputs | 0.15 VDD* | _ | _ | V | | | | D060 | lıL | Input Leakage Current <sup>(2,3)</sup> I/O ports MCLR | -1.0<br>-5.0 | 0.5 | +1.0<br>+5.0 | μΑ | For VDD ≤ 5.5V:<br>VSS ≤ VPIN ≤ VDD,<br>pin at hi-impedance<br>VPIN = VSS +0.25V | | | | | MCLR<br>TOCKI<br>OSC1 | -3.0<br>-3.0<br>-3.0 | 0.5<br>0.5<br>0.5 | +3.0<br>+3.0<br>+3.0 | μΑ<br>μΑ<br>μΑ<br>μΑ | VPIN = VSS +0.25V<br>VPIN = VDD<br>VSS ≤ VPIN ≤ VDD<br>VSS ≤ VPIN ≤ VDD, HS | | | D080 | Vol | Output Low Voltage<br>I/O ports | _ | _ | 0.6 | ٧ | IOL = 8.7 mA, VDD = 4.5V | | | D090 | Voн | Output High Voltage <sup>(3)</sup> I/O ports | VDD - 0.7 | _ | _ | V | IOH = -5.4 mA, VDD = 4.5V | | <sup>\*</sup> These parameters are characterized but not tested. - **Note 1:** Device operation between 20 MHz to 40 MHz requires the following: VDD between 4.5V to 5.5V, OSC1 pin externally driven, OSC2 pin not connected and HS oscillator mode and commercial temperatures. For operation between DC and 20 MHz, See Section 17.3. - 2: The leakage current on the MCLR/VPP pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltage. - 3: Negative current is defined as coming out of the pin. <sup>†</sup> Data in the Typical ("Typ") column is based on characterization results at 25°C. This data is for design guidance only and is not tested. **FIGURE 19-4: CLKOUT AND I/O TIMING - PIC16C5X-40** **CLKOUT AND I/O TIMING REQUIREMENTS - PIC16C5X-40 TABLE 19-2:** | AC Characteristics | | Standard Operating Conditions (unless otherwise specified) Operating Temperature $0^{\circ}C \le TA \le +70^{\circ}C$ for commercial | | | | | | | | |--------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------|--------------|------|------|-------|--|--|--| | Param<br>No. | Symbol | Characteristic | Min | Тур† | Max | Units | | | | | 10 | TosH2ckL | OSC1↑ to CLKOUT↓ <sup>(1,2)</sup> | _ | 15 | 30** | ns | | | | | 11 | TosH2ckH | OSC1↑ to CLKOUT↑ <sup>(1,2)</sup> | _ | 15 | 30** | ns | | | | | 12 | TckR | CLKOUT rise time <sup>(1,2)</sup> | _ | 5.0 | 15** | ns | | | | | 13 | TckF | CLKOUT fall time <sup>(1,2)</sup> | _ | 5.0 | 15** | ns | | | | | 14 | TckL2ioV | CLKOUT↓ to Port out valid <sup>(1,2)</sup> | _ | _ | 40** | ns | | | | | 15 | TioV2ckH | Port in valid before CLKOUT <sup>(1,2)</sup> | 0.25 TCY+30* | _ | _ | ns | | | | | 16 | TckH2iol | Port in hold after CLKOUT <sup>(1,2)</sup> | 0* | _ | _ | ns | | | | | 17 | TosH2ioV | OSC1 <sup>↑</sup> (Q1 cycle) to Port out valid <sup>(2)</sup> | _ | _ | 100 | ns | | | | | 18 | TosH2iol | OSC1 <sup>↑</sup> (Q2 cycle) to Port input invalid (I/O in hold time) | TBD | _ | _ | ns | | | | | 19 | TioV2osH | Port input valid to OSC1↑ (I/O in setup time) | TBD | _ | _ | ns | | | | | 20 | TioR | Port output rise time <sup>(2)</sup> | _ | 10 | 25** | ns | | | | | 21 | TioF | Port output fall time <sup>(2)</sup> | _ | 10 | 25** | ns | | | | These parameters are characterized but not tested. Note 1: Measurements are taken in RC Mode where CLKOUT output is 4 x Tosc. 2: Refer to Figure 19-2 for load conditions. These parameters are design targets and are not tested. No characterization data available at this time. Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. FIGURE 19-6: TIMERO CLOCK TIMINGS - PIC16C5X-40 TABLE 19-4: TIMERO CLOCK REQUIREMENTS PIC16C5X-40 | A | AC Charac | TERISTICS | Standard Operating Conditions (unless otherwise specified) Operating Temperature $0^{\circ}C \le TA \le +70^{\circ}C$ for commercial | | | | | | | |--------------|-----------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|------|-----|-------|----------------------------------------------------------------|--|--| | Param<br>No. | Symbol | Characteristic | Min | Тур† | Max | Units | Conditions | | | | 40 | Tt0H | T0CKI High Pulse Width - No Prescaler | 0.5 Tcy + 20* | _ | | ns | | | | | | | - With Prescaler | 10* | | — | ns | | | | | 41 | TtOL | T0CKI Low Pulse Width - No Prescaler | 0.5 Tcy + 20* | _ | _ | ns | | | | | | | - With Prescaler | 10* | _ | _ | ns | | | | | 42 | Tt0P | T0CKI Period | 20 or <u>Tcy + 40</u> *<br>N | _ | _ | ns | Whichever is greater.<br>N = Prescale Value<br>(1, 2, 4,, 256) | | | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. ## PIC16C5X NOTES: #### **ON-LINE SUPPORT** Microchip provides on-line support on the Microchip World Wide Web (WWW) site. The web site is used by Microchip as a means to make files and information easily available to customers. To view the site, the user must have access to the Internet and a web browser, such as Netscape or Microsoft Explorer. Files are also available for FTP download from our FTP site. #### Connecting to the Microchip Internet Web Site The Microchip web site is available by using your favorite Internet browser to attach to: #### www.microchip.com The file transfer site is available by using an FTP service to connect to: #### ftp://ftp.microchip.com The web site and file transfer site provide a variety of services. Users may download files for the latest Development Tools, Data Sheets, Application Notes, User's Guides, Articles and Sample Programs. A variety of Microchip specific business information is also available, including listings of Microchip sales offices, distributors and factory representatives. Other data available for consideration is: - Latest Microchip Press Releases - Technical Support Section with Frequently Asked Questions - · Design Tips - Device Errata - · Job Postings - Microchip Consultant Program Member Listing - Links to other useful web sites related to Microchip Products - Conferences for products, Development Systems, technical information and more - · Listing of seminars and events #### PRODUCT IDENTIFICATION SYSTEM To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office. | PART NO. | - <u>xx</u> | X | <u>/XX</u> | XXX | Exam | ples: | |-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|---------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Device | Frequency<br>Range/OSC<br>Type | Temperature<br>Range | Package | Pattern | a) I | PIC16C55A -<br>PDIP packag<br>QTP pattern :<br>PIC16LC54C | | Device | PIC16C54<br>PIC16C54A<br>PIC16C754A<br>PIC16C754C<br>PIC16C55<br>PIC16C55A<br>PIC16C56A<br>PIC16C56A<br>PIC16C57<br>PIC16C57C<br>PIC16C57C<br>PIC16C58B<br>PIC16C788B | PIC16C54T <sup>G</sup> PIC16C54AT PIC16CR54AT PIC16CR54C PIC16CR54C PIC16C55AT PIC16C55AT PIC16C56AT PIC16C56AT PIC16C57CT PIC16C87CT PIC16C87CT PIC16C87CT PIC16C88BT PIC16CR58E | (2)<br>\(\frac{1}{1}\)(2)<br>(2)<br>(2)<br>(2)<br>(2)<br>\(\frac{1}{1}\)(2)<br>(2)<br>\(\frac{1}{1}\)(2)<br>(-(2)<br>(-(2)<br>(-(2)<br>(-(2) | | c) I | protections of the control co | | Frequency Range/<br>Oscillator Type | RC Resistor Capacitor LP Low Power Crystal XT Standard Crystal/Resonator HS High Speed Crystal 02 200 KHz (LP) or 2 MHz (XT and RC) 04 200 KHz (LP) or 4 MHz (XT and RC) 10 10 MHz (HS only) 20 20 MHz (HS only) 40 40 MHz (HS only) 40 No oscillator type for JW packages <sup>(3)</sup> *RC/LP/XT/HS are for 16C54/55/56/57 devices only -02 is available for 16LV54A only -04/10/20 options are available for all other devices -40 is available for 16C54C/55A/56A/57C/58B devices only | | | | | 2: I = III packa 3: JW De progration. J requirinclud 4: b = Bl | | Temperature Range | b <sup>(4)</sup> = 0°C<br>I = -40°C<br>E = -40°C | to +85°C | | | | | | Package | JW = 28-pin<br>DIP <sup>(3)</sup><br>P = 28-pin<br>SO = 300 m<br>SS = 209 m<br>SP = 28-pin | Waffle Pack<br>600 mil/18-pin 300<br>600 mil/18-pin 300<br>il SOIC<br>il SSOP<br>300 mil Skinny PE<br>for additional packa | ) mil PDIP | | | | | Pattern | | /I code (factory spe<br>lank for OTP and V | | | | | - 04/P 301 = Commercial Temp., ge, 4 MHz, standard VDD limits, - 04I/SO Industrial Temp., SOIC kHz, extended V<sub>DD</sub> limits - RC/SP = RC Oscillator, commernny PDIP package, 4 MHz, stan- - $\Gamma$ -40/SS 123 = commercial P package in tape and reel, 4 ded VDD limits, ROM pattern ormal voltage range extended - tape and reel SOIC and SSOP iges only - evices are UV erasable and can be ammed to any device configura-IW Devices meet the electrical ements of each oscillator type, ing LC devices. - ank #### Sales and Support #### **Data Sheets** Products supported by a preliminary Data Sheet may have an errata sheet describing minor operational differences and recommended workarounds. To determine if an errata sheet exists for a particular device, please contact one of the following: - Your local Microchip sales office - The Microchip Worldwide Site (www.microchip.com) #### Note the following details of the code protection feature on Microchip devices: - · Microchip products meet the specification contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions. - There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property. - Microchip is willing to work with the customer who is concerned about the integrity of their code. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable." Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights. # QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949 #### Trademarks The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MTP, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A. Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries. Analog-for-the-Digital Age, Application Maestro, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, SQI, Serial Quad I/O, Total Endurance, TSHARC, UniWinDriver, WiperLock, ZENA and Z-Scale are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. SQTP is a service mark of Microchip Technology Incorporated in the U.S.A. GestIC and ULPP are registered trademarks of Microchip Technology Germany II GmbH & Co. & KG, a subsidiary of Microchip Technology Inc., in other countries. All other trademarks mentioned herein are property of their respective companies. © 1997-2013, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved. Printed on recycled paper. ISBN: 9781620769355 Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.