

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                      |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 20MHz                                                                       |
| Connectivity               | -                                                                           |
| Peripherals                | POR, WDT                                                                    |
| Number of I/O              | 12                                                                          |
| Program Memory Size        | 768B (512 x 12)                                                             |
| Program Memory Type        | ОТР                                                                         |
| EEPROM Size                | -                                                                           |
| RAM Size                   | 25 x 8                                                                      |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V                                                                 |
| Data Converters            | -                                                                           |
| Oscillator Type            | External                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 18-SOIC (0.295", 7.50mm Width)                                              |
| Supplier Device Package    | 18-SOIC                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16c54at-20i-so |
|                            |                                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

NOTES:

#### 4.4 RC Oscillator

For timing insensitive applications, the RC device option offers additional cost savings. The RC oscillator frequency is a function of the supply voltage, the resistor (REXT) and capacitor (CEXT) values, and the operating temperature. In addition to this, the oscillator frequency will vary from unit to unit due to normal process parameter variation. Furthermore, the difference in lead frame capacitance between package types will also affect the oscillation frequency, especially for low CEXT values. The user also needs to take into account variation due to tolerance of external R and C components used.

Figure 4-5 shows how the R/C combination is connected to the PIC16C5X. For REXT values below 2.2 k $\Omega$ , the oscillator operation may become unstable, or stop completely. For very high REXT values (e.g., 1 M $\Omega$ ) the oscillator becomes sensitive to noise, humidity and leakage. Thus, we recommend keeping REXT between 3 k $\Omega$  and 100 k $\Omega$ .

Although the oscillator will operate with no external capacitor (CEXT = 0 pF), we recommend using values above 20 pF for noise and stability reasons. With no or small external capacitance, the oscillation frequency can vary dramatically due to changes in external capacitances, such as PCB trace capacitance or package lead frame capacitance.

The Electrical Specifications sections show RC frequency variation from part to part due to normal process variation. The variation is larger for larger R (since leakage current variation will affect RC frequency more for large R) and for smaller C (since variation of input capacitance will affect RC frequency more).

Also, see the Electrical Specifications sections for variation of oscillator frequency due to VDD for given REXT/ CEXT values as well as frequency variation due to operating temperature for given R, C, and VDD values.

The oscillator frequency, divided by 4, is available on the OSC2/CLKOUT pin, and can be used for test purposes or to synchronize other logic.



**Note:** If you change from this device to another device, please verify oscillator characteristics in your application.

## 5.0 RESET

PIC16C5X devices may be RESET in one of the following ways:

- Power-On Reset (POR)
- MCLR Reset (normal operation)
- MCLR Wake-up Reset (from SLEEP)
- WDT Reset (normal operation)
- WDT Wake-up Reset (from SLEEP)

Table 5-1 shows these RESET conditions for the PCL and STATUS registers.

Some registers are not affected in any RESET condition. Their status is unknown on POR and unchanged in any other RESET. Most other registers are reset to a "RESET state" on Power-On Reset (POR), MCLR or WDT Reset. A MCLR or WDT wake-up from SLEEP also results in a device RESET, and not a continuation of operation before SLEEP. The  $\overline{\text{TO}}$  and  $\overline{\text{PD}}$  bits (STATUS <4:3>) are set or cleared depending on the different RESET conditions (Table 5-1). These bits may be used to determine the nature of the RESET.

Table 5-3 lists a full description of RESET states of all registers. Figure 5-1 shows a simplified block diagram of the On-chip Reset circuit.

#### TABLE 5-1: STATUS BITS AND THEIR SIGNIFICANCE

| Condition                     | ТО | PD |
|-------------------------------|----|----|
| Power-On Reset                | 1  | 1  |
| MCLR Reset (normal operation) | u  | u  |
| MCLR Wake-up (from SLEEP)     | 1  | 0  |
| WDT Reset (normal operation)  | 0  | 1  |
| WDT Wake-up (from SLEEP)      | 0  | 0  |

Legend: u = unchanged, x = unknown, - = unimplemented read as '0'.

#### TABLE 5-2: SUMMARY OF REGISTERS ASSOCIATED WITH RESET

| Address | Name   | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR | <u>Value</u> on<br>MCLR and<br>WDT Reset |
|---------|--------|-------|-------|-------|-------|-------|-------|-------|-------|-----------------|------------------------------------------|
| 03h     | STATUS | PA2   | PA1   | PA0   | TO    | PD    | Z     | DC    | С     | 0001 1xxx       | 000q quuu                                |

Legend: u = unchanged, x = unknown, q = see Table 5-1 for possible values.

#### TABLE 5-3: RESET CONDITIONS FOR ALL REGISTERS

| Register                       | Address | Power-On Reset | MCLR or WDT Reset |
|--------------------------------|---------|----------------|-------------------|
| W                              | N/A     | XXXX XXXX      | uuuu uuuu         |
| TRIS                           | N/A     | 1111 1111      | 1111 1111         |
| OPTION                         | N/A     | 11 1111        | 11 1111           |
| INDF                           | 00h     | XXXX XXXX      | uuuu uuuu         |
| TMR0                           | 01h     | XXXX XXXX      | uuuu uuuu         |
| PCL                            | 02h     | 1111 1111      | 1111 1111         |
| STATUS                         | 03h     | 0001 1xxx      | 000q quuu         |
| FSR <sup>(1)</sup>             | 04h     | 1xxx xxxx      | luuu uuuu         |
| PORTA                          | 05h     | xxxx           | uuuu              |
| PORTB                          | 06h     | XXXX XXXX      | uuuu uuuu         |
| PORTC <sup>(2)</sup>           | 07h     | XXXX XXXX      | uuuu uuuu         |
| General Purpose Register Files | 07-7Fh  | XXXX XXXX      | սսսս սսսս         |

Legend: x = unknown u = unchanged - = unimplemented, read as '0'<math>q = see tables in Table 5-1 for possible values.

- Note 1: These values are valid for PIC16C57/CR57/CR58/CR58. For the PIC16C54/CR54/C55/C56/CR56, the value on RESET is 111x xxxx and for MCLR and WDT Reset, the value is 111u uuuu.
  - **2:** General purpose register file on PIC16C54/CR54/C56/CR56/C58/CR58.

#### FIGURE 5-1: SIMPLIFIED BLOCK DIAGRAM OF ON-CHIP RESET CIRCUIT



### 6.0 MEMORY ORGANIZATION

PIC16C5X memory is organized into program memory and data memory. For devices with more than 512 bytes of program memory, a paging scheme is used. Program memory pages are accessed using one or two STATUS Register bits. For devices with a data memory register file of more than 32 registers, a banking scheme is used. Data memory banks are accessed using the File Selection Register (FSR).

#### 6.1 Program Memory Organization

The PIC16C54, PIC16CR54 and PIC16C55 have a 9bit Program Counter (PC) capable of addressing a 512 x 12 program memory space (Figure 6-1). The PIC16C56 and PIC16CR56 have a 10-bit Program Counter (PC) capable of addressing a 1K x 12 program memory space (Figure 6-2). The PIC16CR57, PIC16C58 and PIC16CR58 have an 11-bit Program Counter capable of addressing a 2K x 12 program memory space (Figure 6-3). Accessing a location above the physically implemented address will cause a wraparound.

A NOP at the RESET vector location will cause a restart at location 000h. The RESET vector for the PIC16C54, PIC16CR54 and PIC16C55 is at 1FFh. The RESET vector for the PIC16C56 and PIC16CR56 is at 3FFh. The RESET vector for the PIC16C57, PIC16CR57, PIC16C58, and PIC16CR58 is at 7FFh. See Section 6.5 for additional information using CALL and GOTO instructions.

#### FIGURE 6-1: PIC16C54/CR54/C55 PROGRAM MEMORY MAP AND STACK



#### FIGURE 6-2:

#### PIC16C56/CR56 PROGRAM MEMORY MAP AND STACK



FIGURE 6-3:

PIC16C57/CR57/C58/ CR58 PROGRAM MEMORY MAP AND STACK



#### 6.3 STATUS Register

This register contains the arithmetic status of the ALU, the RESET status and the page preselect bits for program memories larger than 512 words.

The STATUS Register can be the destination for any instruction, as with any other register. If the STATUS Register is the destination for an instruction that affects the Z, DC or C bits, then the write to these three bits is disabled. These bits are set or cleared according to the device logic. Furthermore, the TO and PD bits are not

writable. Therefore, the result of an instruction with the STATUS Register as destination may be different than intended.

For example, CLRF STATUS will clear the upper three bits and set the Z bit. This leaves the STATUS Register as  $000u \ u1uu$  (where u = unchanged).

It is recommended, therefore, that only BCF, BSF and MOVWF instructions be used to alter the STATUS Register because these instructions do not affect the Z, DC or C bits from the STATUS Register. For other instructions which do affect STATUS Bits, see Section 10.0, Instruction Set Summary.

#### REGISTER 6-1: STATUS REGISTER (ADDRESS: 03h)

|          | R/W-0                              | R/W-0                              | R/W-0        | R-1          | R-1                        | R/W-x         | R/W-x          | R/W-x          |
|----------|------------------------------------|------------------------------------|--------------|--------------|----------------------------|---------------|----------------|----------------|
|          | PA2                                | PA1                                | PA0          | TO           | PD                         | Z             | DC             | С              |
|          | bit 7                              |                                    |              |              |                            |               |                | bit 0          |
| bit 7:   | PA2: This bit                      | unused at th                       | is time.     |              |                            |               |                |                |
|          |                                    | A2 bit as a ge<br>with future pr   |              | e read/write | bit is not recor           | mmended, sir  | nce this may a | affect upward  |
| bit 6-5: |                                    |                                    |              | -            | CR56)(PIC16                |               |                | 58)            |
|          |                                    |                                    |              |              | 16C57/CR57,<br>16C57/CR57, |               |                |                |
|          |                                    | (400h - 5FFh                       |              |              |                            | FIC 10C30/C   | N00            |                |
|          | 11 = Page 3                        | (600h - 7FFh                       |              |              |                            |               |                |                |
|          | Each page is                       |                                    | deperal pur  | ose read/wr  | ite bits in devi           | ices which do | not use them   | for program    |
|          |                                    |                                    |              |              | affect upward              |               |                |                |
| bit 4:   | TO: Time-ou                        |                                    |              | ,            | •                          |               |                |                |
|          |                                    | ver-up, CLRWI<br>ime-out occur     |              | , or sleep i | nstruction                 |               |                |                |
| bit 3:   | PD: Power-d                        | lown bit                           |              |              |                            |               |                |                |
|          | •                                  | ver-up or by tl<br>ution of the SI |              |              |                            |               |                |                |
| bit 2:   | Z: Zero bit                        |                                    |              |              |                            |               |                |                |
|          |                                    | lt of an arithm<br>It of an arithm |              |              |                            |               |                |                |
| bit 1:   | DC: Digit car                      | ry/borrow bit                      | (for ADDWF a | nd SUBWF in  | structions)                |               |                |                |
|          | ADDWF                              |                                    |              |              |                            |               |                |                |
|          |                                    | rom the 4th la<br>rom the 4th la   |              |              |                            |               |                |                |
|          | SUBWF                              |                                    |              |              |                            |               |                |                |
|          |                                    |                                    |              |              | did not occur              |               |                |                |
|          |                                    | from the 4th                       |              |              |                            |               |                |                |
| bit 0:   | -                                  | row bit (for AI                    |              |              | F instructions             |               | _              |                |
|          | <b>ADDWF</b><br>1 = A carry o      | ocurred                            |              | orrow did n  | ot occur                   | RRF or RLI    |                | , respectively |
|          | $\pm = \pi \operatorname{carry} 0$ | locurrou                           | / · ·        |              |                            |               |                |                |

| Legena:           |                  |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
| -n = Value at POR | 1 = bit is set   | 0 = bit is cleared        | x = bit is unknown |

### 8.0 TIMER0 MODULE AND TMR0 REGISTER

The Timer0 module has the following features:

- 8-bit timer/counter register, TMR0
  - Readable and writable
- 8-bit software programmable prescaler
- · Internal or external clock select
- Edge select for external clock

Figure 8-1 is a simplified block diagram of the Timer0 module, while Figure 8-2 shows the electrical structure of the Timer0 input.

Timer mode is selected by clearing the T0CS bit (OPTION<5>). In Timer mode, the Timer0 module will increment every instruction cycle (without prescaler). If TMR0 register is written, the increment is inhibited for the following two cycles (Figure 8-3 and Figure 8-4). The user can work around this by writing an adjusted value to the TMR0 register.



Counter mode is selected by setting the T0CS bit (OPTION<5>). In this mode, Timer0 will increment either on every rising or falling edge of pin T0CKI. The incrementing edge is determined by the source edge select bit T0SE (OPTION<4>). Clearing the T0SE bit selects the rising edge. Restrictions on the external clock input are discussed in detail in Section 8.1.

Note: The prescaler may be used by either the Timer0 module or the Watchdog Timer, but not both.

The prescaler assignment is controlled in software by the control bit PSA (OPTION<3>). Clearing the PSA bit will assign the prescaler to Timer0. The prescaler is not readable or writable. When the prescaler is assigned to the Timer0 module, prescale values of 1:2, 1:4,..., 1:256 are selectable. Section 8.2 details the operation of the prescaler.

A summary of registers associated with the Timer0 module is found in Table 8-1.



#### FIGURE 8-2: ELECTRICAL STRUCTURE OF TOCKI PIN



#### 8.1 Using Timer0 with an External Clock

When an external clock input is used for Timer0, it must meet certain requirements. The external clock requirement is due to internal phase clock (Tosc) synchronization. Also, there is a delay in the actual incrementing of Timer0 after synchronization.

#### 8.1.1 EXTERNAL CLOCK SYNCHRONIZATION

When no prescaler is used, the external clock input is the same as the prescaler output. The synchronization of T0CKI with the internal phase clocks is accomplished by sampling the prescaler output on the Q2 and Q4 cycles of the internal phase clocks (Figure 8-5). Therefore, it is necessary for T0CKI to be high for at least 2Tosc (and a small RC delay of 20 ns) and low for at least 2Tosc (and a small RC delay of 20 ns). Refer to the electrical specification of the desired device. When a prescaler is used, the external clock input is divided by the asynchronous ripple counter-type prescaler so that the prescaler output is symmetrical. For the external clock to meet the sampling requirement, the ripple counter must be taken into account. Therefore, it is necessary for TOCKI to have a period of at least 4Tosc (and a small RC delay of 40 ns) divided by the prescaler value. The only requirement on TOCKI high and low time is that they do not violate the minimum pulse width requirement of 10 ns. Refer to parameters 40, 41 and 42 in the electrical specification of the desired device.

#### 8.1.2 TIMER0 INCREMENT DELAY

Since the prescaler output is synchronized with the internal clocks, there is a small delay from the time the external clock edge occurs to the time the Timer0 module is actually incremented. Figure 8-5 shows the delay from the external clock edge to the timer incrementing.



Belay from clock input change to Timer0 increment is 3 lose to 7 lose (duration of Q = lose). There the error in measuring the interval between two edges on Timer0 input = ± 4 Tose max.

# 9.0 SPECIAL FEATURES OF THE CPU

What sets a microcontroller apart from other processors are special circuits that deal with the needs of realtime applications. The PIC16C5X family of microcontrollers have a host of such features intended to maximize system reliability, minimize cost through elimination of external components, provide power saving operating modes and offer code protection. These features are:

- Oscillator Selection (Section 4.0)
- RESET (Section 5.0)
- Power-On Reset (Section 5.1)
- Device Reset Timer (Section 5.2)
- Watchdog Timer (WDT) (Section 9.2)
- SLEEP (Section 9.3)
- Code protection (Section 9.4)
- ID locations (Section 9.5)

The PIC16C5X Family has a Watchdog Timer which can be shut off only through configuration bit WDTE. It runs off of its own RC oscillator for added reliability. There is an 18 ms delay provided by the Device Reset Timer (DRT), intended to keep the chip in RESET until the crystal oscillator is stable. With this timer on-chip, most applications need no external RESET circuitry.

The SLEEP mode is designed to offer a very low current Power-down mode. The user can wake up from SLEEP through external RESET or through a Watchdog Timer time-out. Several oscillator options are also made available to allow the part to fit the application. The RC oscillator option saves system cost while the LP crystal option saves power. A set of configuration bits are used to select various options.

# 10.0 INSTRUCTION SET SUMMARY

Each PIC16C5X instruction is a 12-bit word divided into an OPCODE, which specifies the instruction type and one or more operands which further specify the operation of the instruction. The PIC16C5X instruction set summary in Table 10-2 groups the instructions into byte-oriented, bit-oriented, and literal and control operations. Table 10-1 shows the opcode field descriptions.

For **byte-oriented** instructions, 'f' represents a file register designator and 'd' represents a destination designator. The file register designator is used to specify which one of the 32 file registers in that bank is to be used by the instruction.

The destination designator specifies where the result of the operation is to be placed. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed in the file register specified in the instruction.

For **bit-oriented** instructions, 'b' represents a bit field designator which selects the number of the bit affected by the operation, while 'f' represents the number of the file in which the bit is located.

For **literal and control** operations, 'k' represents an 8 or 9-bit constant or literal value.

| TABLE 10-1: | OPCODE FIELD |
|-------------|--------------|
|             | DESCRIPTIONS |

| DESCRIPTIONS  |                                                                                                                                 |  |  |  |
|---------------|---------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Field         | Description                                                                                                                     |  |  |  |
| f             | Register file address (0x00 to 0x1F)                                                                                            |  |  |  |
| W             | Working register (accumulator)                                                                                                  |  |  |  |
| b             | Bit address within an 8-bit file register                                                                                       |  |  |  |
| k             | Literal field, constant data or label                                                                                           |  |  |  |
| x             | Don't care location (= 0 or 1)<br>The assembler will generate code with $x = 0$ .<br>It is the recommended form of use for com- |  |  |  |
|               | patibility with all Microchip software tools.                                                                                   |  |  |  |
| d             | Destination select;<br>d = 0 (store result in W)<br>d = 1 (store result in file register 'f')<br>Default is d = 1               |  |  |  |
| label         | Label name                                                                                                                      |  |  |  |
| TOS           | Top of Stack                                                                                                                    |  |  |  |
| PC            | Program Counter                                                                                                                 |  |  |  |
| WDT           | Watchdog Timer Counter                                                                                                          |  |  |  |
| TO            | Time-out bit                                                                                                                    |  |  |  |
| PD            | Power-down bit                                                                                                                  |  |  |  |
| dest          | Destination, either the W register or the<br>specified register file location                                                   |  |  |  |
| [ ]           | Options                                                                                                                         |  |  |  |
| ( )           | Contents                                                                                                                        |  |  |  |
| $\rightarrow$ | Assigned to                                                                                                                     |  |  |  |
| < >           | Register bit field                                                                                                              |  |  |  |
| ∈             | In the set of                                                                                                                   |  |  |  |
| italics       | User defined term (font is courier)                                                                                             |  |  |  |

All instructions are executed within one single instruction cycle, unless a conditional test is true or the program counter is changed as a result of an instruction. In this case, the execution takes two instruction cycles. One instruction cycle consists of four oscillator periods. Thus, for an oscillator frequency of 4 MHz, the normal instruction execution time would be 1  $\mu$ s. If a conditional test is true or the program counter is changed as a result of an instruction, the instruction execution time would be 2  $\mu$ s.

Figure 10-1 shows the three general formats that the instructions can have. All examples in the figure use the following format to represent a hexadecimal number:

0xhhh

where 'h' signifies a hexadecimal digit.

# FIGURE 10-1: GENERAL FORMAT FOR INSTRUCTIONS

| Byte-oriented file register operations                                    |                                                                                                        |                  |  |  |  |
|---------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|------------------|--|--|--|
| <u>11 6</u>                                                               | 5                                                                                                      | 4 0              |  |  |  |
| OPCODE                                                                    | d                                                                                                      | f (FILE #)       |  |  |  |
| d = 0 for destination<br>d = 1 for destination<br>f = 5-bit file register | on f                                                                                                   |                  |  |  |  |
| Bit-oriented file registe                                                 | r ope                                                                                                  | erations         |  |  |  |
| 11 8                                                                      | 7                                                                                                      | 5 4 0            |  |  |  |
| OPCODE                                                                    | b (Bl                                                                                                  | IT #) f (FILE #) |  |  |  |
| Literal and control ope                                                   | <ul><li>f = 5-bit file register address</li><li>Literal and control operations (except GOTO)</li></ul> |                  |  |  |  |
| 11                                                                        | 8                                                                                                      | 7 0              |  |  |  |
| OPCODE                                                                    |                                                                                                        | k (literal)      |  |  |  |
| k = 8-bit immedia                                                         | k = 8-bit immediate value                                                                              |                  |  |  |  |
| Literal and control operations - GOTO instruction                         |                                                                                                        |                  |  |  |  |
| 11                                                                        | 9                                                                                                      | 8 0              |  |  |  |
| OPCODE                                                                    |                                                                                                        | k (literal)      |  |  |  |
| k = 9-bit immediate value                                                 |                                                                                                        |                  |  |  |  |

<sup>© 1997-2013</sup> Microchip Technology Inc.

| ADDWF                                                       | Add W                                                          | and f                                      |                                                      |                    |
|-------------------------------------------------------------|----------------------------------------------------------------|--------------------------------------------|------------------------------------------------------|--------------------|
| Syntax:                                                     | [ label ] A                                                    | DDWF                                       | f,d                                                  |                    |
| Operands:                                                   | $\begin{array}{l} 0 \leq f \leq 31 \\ d \in [0,1] \end{array}$ |                                            |                                                      |                    |
| Operation:                                                  | (W) + (f)                                                      | $\rightarrow$ (dest)                       |                                                      |                    |
| Status Affected:                                            | C, DC, Z                                                       |                                            |                                                      |                    |
| Encoding:                                                   | 0001                                                           | 11df                                       | ffff                                                 |                    |
| Description:                                                | and regis                                                      | ster 'f'. If 'd<br>in the W<br>sult is sto | of the W r<br>d' is 0 the<br>register. I<br>red back | result<br>f 'd' is |
| Words:                                                      | 1                                                              |                                            |                                                      |                    |
| Cycles:                                                     | 1                                                              |                                            |                                                      |                    |
| Example:                                                    | ADDWF                                                          | TEMP_RE                                    | CG, 0                                                |                    |
| Before Instr<br>W<br>TEMP_I<br>After Instruc<br>W<br>TEMP_F | =<br>REG =<br>ction<br>=                                       | 0x17<br>0xC2<br>0xD9<br>0xC2               |                                                      |                    |

| ANDWF                                                      | AND W with f                                                                                                                                                                            |
|------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:                                                    | [label] ANDWF f,d                                                                                                                                                                       |
| Operands:                                                  | $\begin{array}{l} 0 \leq f \leq 31 \\ d \in [0,1] \end{array}$                                                                                                                          |
| Operation:                                                 | (W) .AND. (f) $\rightarrow$ (dest)                                                                                                                                                      |
| Status Affected:                                           | Z                                                                                                                                                                                       |
| Encoding:                                                  | 0001 01df ffff                                                                                                                                                                          |
| Description:                                               | The contents of the W register are<br>AND'ed with register 'f'. If 'd' is 0<br>the result is stored in the W regis-<br>ter. If 'd' is '1' the result is stored<br>back in register 'f'. |
| Words:                                                     | 1                                                                                                                                                                                       |
| Cycles:                                                    | 1                                                                                                                                                                                       |
| Example:                                                   | ANDWF TEMP_REG, 1                                                                                                                                                                       |
| Before Instru<br>W<br>TEMP_<br>After Instruc<br>W<br>TEMP_ | = 0x17<br>REG = 0xC2<br>tion<br>= 0x17                                                                                                                                                  |

| ANDLW                                        | AND literal with W                                                                                                           |
|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|
| Syntax:                                      | [ <i>label</i> ] ANDLW k                                                                                                     |
| Operands:                                    | $0 \le k \le 255$                                                                                                            |
| Operation:                                   | (W).AND. (k) $\rightarrow$ (W)                                                                                               |
| Status Affected:                             | Z                                                                                                                            |
| Encoding:                                    | 1110 kkkk kkkk                                                                                                               |
| Description:                                 | The contents of the W register are<br>AND'ed with the eight-bit literal 'k'.<br>The result is placed in the W regis-<br>ter. |
| Words:                                       | 1                                                                                                                            |
| Cycles:                                      | 1                                                                                                                            |
| Example:                                     | ANDLW H'5F'                                                                                                                  |
| Before Instru<br>W =<br>After Instruc<br>W = | 0xA3                                                                                                                         |

| BCF                                                        | Bit Clear f            |                                                                    |             |  |  |  |  |  |  |
|------------------------------------------------------------|------------------------|--------------------------------------------------------------------|-------------|--|--|--|--|--|--|
| Syntax:                                                    | [label] BCF f,b        |                                                                    |             |  |  |  |  |  |  |
| Operands:                                                  |                        | $\begin{array}{l} 0 \leq f \leq 31 \\ 0 \leq b \leq 7 \end{array}$ |             |  |  |  |  |  |  |
| Operation:                                                 | $0 \rightarrow (f < b$ | >)                                                                 |             |  |  |  |  |  |  |
| Status Affected:                                           | Status Affected: None  |                                                                    |             |  |  |  |  |  |  |
| Encoding:                                                  | 0100                   | bbbf                                                               | ffff        |  |  |  |  |  |  |
| Description:                                               | Bit 'b' in i           | register 'f'                                                       | is cleared. |  |  |  |  |  |  |
| Words:                                                     | 1                      |                                                                    |             |  |  |  |  |  |  |
| Cycles:                                                    | 1                      |                                                                    |             |  |  |  |  |  |  |
| Example:                                                   | BCF                    | FLAG_RE                                                            | IG, 7       |  |  |  |  |  |  |
| Before Instruction<br>FLAG_REG = 0xC7<br>After Instruction |                        |                                                                    |             |  |  |  |  |  |  |
| FLAG_F                                                     | $FLAG_REG = 0x47$      |                                                                    |             |  |  |  |  |  |  |

| AC Characteristics |            | Standard Operating Conditions (unless otherwise specified)Operating Temperature $0^{\circ}C \le TA \le +70^{\circ}C$ for commercial $-40^{\circ}C \le TA \le +85^{\circ}C$ for industrial $-40^{\circ}C \le TA \le +125^{\circ}C$ for extended |      |        |        |       |                  |  |  |
|--------------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------|--------|-------|------------------|--|--|
| Param<br>No.       | Symbol     | Characteristic                                                                                                                                                                                                                                 | Min  | Тур†   | Max    | Units | Conditions       |  |  |
| 1                  | Tosc       | External CLKIN Period <sup>(1)</sup>                                                                                                                                                                                                           | 250  |        | —      | ns    | XT osc mode      |  |  |
|                    |            |                                                                                                                                                                                                                                                | 250  | —      | —      | ns    | HS osc mode (04) |  |  |
|                    |            |                                                                                                                                                                                                                                                | 100  | —      | —      | ns    | HS osc mode (10) |  |  |
|                    |            |                                                                                                                                                                                                                                                | 50   | —      | —      | ns    | HS osc mode (20) |  |  |
|                    |            |                                                                                                                                                                                                                                                | 5.0  | —      | —      | μS    | LP OSC mode      |  |  |
| Osci               |            | Oscillator Period <sup>(1)</sup>                                                                                                                                                                                                               | 250  | _      | —      | ns    | RC osc mode      |  |  |
|                    |            |                                                                                                                                                                                                                                                | 250  | —      | 10,000 | ns    | XT OSC mode      |  |  |
|                    |            |                                                                                                                                                                                                                                                | 250  | —      | 250    | ns    | HS osc mode (04) |  |  |
|                    |            |                                                                                                                                                                                                                                                | 100  | —      | 250    | ns    | HS osc mode (10) |  |  |
|                    |            |                                                                                                                                                                                                                                                | 50   | —      | 250    | ns    | HS osc mode (20) |  |  |
|                    |            |                                                                                                                                                                                                                                                | 5.0  | —      | 200    | μS    | LP OSC mode      |  |  |
| 2                  | Тсу        | Instruction Cycle Time <sup>(2)</sup>                                                                                                                                                                                                          | —    | 4/Fosc | —      | _     |                  |  |  |
| 3                  | TosL, TosH | Clock in (OSC1) Low or High                                                                                                                                                                                                                    | 50*  | _      | —      | ns    | XT oscillator    |  |  |
|                    |            | Time                                                                                                                                                                                                                                           | 20*  | —      | —      | ns    | HS oscillator    |  |  |
|                    |            |                                                                                                                                                                                                                                                | 2.0* | —      | —      | μS    | LP oscillator    |  |  |
| 4                  | TosR, TosF | Clock in (OSC1) Rise or Fall                                                                                                                                                                                                                   | —    | —      | 25*    | ns    | XT oscillator    |  |  |
|                    |            | Time                                                                                                                                                                                                                                           | -    | —      | 25*    | ns    | HS oscillator    |  |  |
|                    |            |                                                                                                                                                                                                                                                | —    | —      | 50*    | ns    | LP oscillator    |  |  |

| TABLE 13-1: | EXTERNAL CLOCK TIMING REQUIREMENTS - PIC16CR54A |
|-------------|-------------------------------------------------|
|-------------|-------------------------------------------------|

These parameters are characterized but not tested.

† Data in the Typical ("Typ") column is based on characterization results at 25°C. This data is for design guidance only and is not tested.

Note 1: All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. When an external clock input is used, the "max" cycle time limit is "DC" (no clock) for all devices.

2: Instruction cycle period (TCY) equals four times the input oscillator time base period.



#### FIGURE 14-5: TYPICAL IPD vs. VDD, WATCHDOG DISABLED



# 16.0 DEVICE CHARACTERIZATION - PIC16C54A

The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.

"Typical" represents the mean of the distribution at 25°C. "Maximum" or "minimum" represents (mean +  $3\sigma$ ) or (mean -  $3\sigma$ ) respectively, where  $\sigma$  is a standard deviation, over the whole temperature range.



FIGURE 16-1: TYPICAL RC OSCILLATOR FREQUENCY vs. TEMPERATURE

| TABLE 16-1: | RC OSCILLATOR FREQUENCIES |
|-------------|---------------------------|
|-------------|---------------------------|

| Сехт   | Rext |         | rage<br>5 V, 25°C |
|--------|------|---------|-------------------|
| 20 pF  | 3.3K | 5 MHz   | ± 27%             |
|        | 5K   | 3.8 MHz | ± 21%             |
|        | 10K  | 2.2 MHz | ± 21%             |
|        | 100K | 262 kHz | ± 31%             |
| 100 pF | 3.3K | 1.6 MHz | ± 13%             |
|        | 5K   | 1.2 MHz | ± 13%             |
|        | 10K  | 684 kHz | ± 18%             |
|        | 100K | 71 kHz  | ± 25%             |
| 300 pF | 3.3K | 660 kHz | ± 10%             |
|        | 5.0K | 484 kHz | ± 14%             |
|        | 10K  | 267 kHz | ± 15%             |
|        | 100K | 29 kHz  | ± 19%             |

The frequencies are measured on DIP packages.

The percentage variation indicated here is part-to-part variation due to normal process distribution. The variation indicated is  $\pm 3$  standard deviation from average value for VDD = 5V.



#### FIGURE 16-17: TRANSCONDUCTANCE (gm) OF HS OSCILLATOR vs. VDD



#### 17.3 DC Characteristics: PIC16C54C/C55A/C56A/C57C/C58B-04, 20 (Commercial, Industrial, Extended) PIC16LC54C/LC55A/LC56A/LC57C/LC58B-04 (Commercial, Industrial) PIC16CR54C/CR56A/CR57C/CR58B-04, 20 (Commercial, Industrial, Extended) PIC16LCR54C/LCR56A/LCR57C/LCR58B-04 (Commercial, Industrial)

| DC CHARACTERISTICS |        |                                                                                                                                     | Standard Operating Co<br>Operating Temperature                                 |                               | nditions (unless otherwise specified)<br>$0^{\circ}C \le TA \le +70^{\circ}C$ for commercial<br>$-40^{\circ}C \le TA \le +85^{\circ}C$ for industrial<br>$-40^{\circ}C \le TA \le +125^{\circ}C$ for extended |                            |                                                                                                                                                                                                   |  |
|--------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Param<br>No.       | Symbol | Characteristic                                                                                                                      | Min                                                                            | Тур†                          | Max                                                                                                                                                                                                           | Units                      | Conditions                                                                                                                                                                                        |  |
| D030               | VIL    | Input Low Voltage<br>I/O Ports<br>I/O Ports<br>MCLR (Schmitt Trigger)<br>TOCKI (Schmitt Trigger)<br>OSC1 (Schmitt Trigger)<br>OSC1  | Vss<br>Vss<br>Vss<br>Vss<br>Vss<br>Vss<br>Vss                                  | <br><br>                      | 0.8 V<br>0.15 VDD<br>0.15 VDD<br>0.15 VDD<br>0.15 VDD<br>0.3 VDD                                                                                                                                              | V<br>V<br>V<br>V<br>V      | 4.5V <v<sub>DD ≤ 5.5V<br/>Otherwise<br/>RC mode only<sup>(3)</sup><br/>XT, HS and LP modes</v<sub>                                                                                                |  |
| D040               | Viн    | Input High Voltage<br>I/O ports<br>I/O ports<br>MCLR (Schmitt Trigger)<br>TOCKI (Schmitt Trigger)<br>OSC1 (Schmitt Trigger)<br>OSC1 | 2.0<br>0.25 Vdd+0.8<br>0.85 Vdd<br>0.85 Vdd<br>0.85 Vdd<br>0.85 Vdd<br>0.7 Vdd | <br>                          | Vdd<br>Vdd<br>Vdd<br>Vdd<br>Vdd<br>Vdd<br>Vdd                                                                                                                                                                 | V<br>V<br>V<br>V<br>V      | 4.5V < VDD ≤ 5.5V<br>Otherwise<br>RC mode only <sup>(3)</sup><br>XT, HS and LP modes                                                                                                              |  |
| D050               | VHYS   | Hysteresis of Schmitt<br>Trigger inputs                                                                                             | 0.15 Vdd*                                                                      | —                             | _                                                                                                                                                                                                             | V                          |                                                                                                                                                                                                   |  |
| D060               | Ιι∟    | Input Leakage Current <sup>(1,2)</sup><br>I/O ports<br>MCLR<br>MCLR<br>T0CKI<br>OSC1                                                | -1.0<br>-5.0<br>-3.0<br>-3.0                                                   | 0.5<br>—<br>0.5<br>0.5<br>0.5 | +1.0<br>+5.0<br>+3.0<br>+3.0<br>—                                                                                                                                                                             | μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ | For VDD $\leq$ 5.5V:<br>VSS $\leq$ VPIN $\leq$ VDD,<br>pin at hi-impedance<br>VPIN = VSS +0.25V<br>VPIN = VDD<br>VSS $\leq$ VPIN $\leq$ VDD<br>VSS $\leq$ VPIN $\leq$ VDD,<br>XT, HS and LP modes |  |
| D080               | Vol    | Output Low Voltage<br>I/O ports<br>OSC2/CLKOUT                                                                                      |                                                                                | _                             | 0.6<br>0.6                                                                                                                                                                                                    | V<br>V                     | IOL = 8.7  mA, VDD = 4.5V<br>IOL = 1.6  mA, VDD = 4.5V,<br>RC mode only                                                                                                                           |  |
| D090               | Vон    | Output High Voltage <sup>(2)</sup><br>I/O ports<br>OSC2/CLKOUT                                                                      | Vdd - 0.7<br>Vdd - 0.7                                                         | _                             | _                                                                                                                                                                                                             | V<br>V                     | IOH = -5.4 mA, VDD = 4.5V<br>IOH = -1.0 mA, VDD = 4.5V,<br>RC mode only                                                                                                                           |  |

† Data in the Typical ("Typ") column is based on characterization results at 25°C. This data is for design guidance only and is not tested.

- Note 1: The leakage current on the MCLR/VPP pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltage.
  - **2:** Negative current is defined as coming out of the pin.
  - 3: For the RC mode, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC16C5X be driven with external clock in RC mode.

# 17.4 Timing Parameter Symbology and Load Conditions

The timing parameter symbols have been created with one of the following formats:

1. TppS2ppS

| 2. Tp | pS                                      |                    |
|-------|-----------------------------------------|--------------------|
| Т     |                                         |                    |
| F     | Frequency                               | T Time             |
| Lowe  | ercase letters (pp) and their meanings: |                    |
| рр    |                                         |                    |
| 2     | to                                      | mc MCLR            |
| ck    | CLKOUT                                  | osc oscillator     |
| су    | cycle time                              | os OSC1            |
| drt   | device reset timer                      | t0 T0CKI           |
| io    | I/O port                                | wdt watchdog timer |
| Uppe  | ercase letters and their meanings:      |                    |
| S     |                                         |                    |
| F     | Fall                                    | P Period           |
| н     | High                                    | R Rise             |
| T     | Invalid (Hi-impedance)                  | V Valid            |
| L     | Low                                     | Z Hi-impedance     |

#### FIGURE 17-5: LOAD CONDITIONS FOR DEVICE TIMING SPECIFICATIONS -PIC16C54C/CR54C/C55A/C56A/CR56A/C57C/CR57C/C58B/CR58B-04, 20



# PIC16C5X

# FIGURE 18-10: VTH (INPUT THRESHOLD TRIP POINT VOLTAGE) OF OSC1 INPUT (IN XT, HS AND LP MODES) vs. VDD







#### 28-Lead Skinny Plastic Dual In-line (SP) - 300 mil (PDIP)





в

|                            | Units     |       | INCHES* |       | Μ     | IILLIMETERS |       |
|----------------------------|-----------|-------|---------|-------|-------|-------------|-------|
| Dimensi                    | on Limits | MIN   | NOM     | MAX   | MIN   | NOM         | MAX   |
| Number of Pins             | n         |       | 28      |       |       | 28          |       |
| Pitch                      | р         |       | .100    |       |       | 2.54        |       |
| Top to Seating Plane       | А         | .140  | .150    | .160  | 3.56  | 3.81        | 4.06  |
| Molded Package Thickness   | A2        | .125  | .130    | .135  | 3.18  | 3.30        | 3.43  |
| Base to Seating Plane      | A1        | .015  |         |       | 0.38  |             |       |
| Shoulder to Shoulder Width | Е         | .300  | .310    | .325  | 7.62  | 7.87        | 8.26  |
| Molded Package Width       | E1        | .275  | .285    | .295  | 6.99  | 7.24        | 7.49  |
| Overall Length             | D         | 1.345 | 1.365   | 1.385 | 34.16 | 34.67       | 35.18 |
| Tip to Seating Plane       | L         | .125  | .130    | .135  | 3.18  | 3.30        | 3.43  |
| Lead Thickness             | С         | .008  | .012    | .015  | 0.20  | 0.29        | 0.38  |
| Upper Lead Width           | B1        | .040  | .053    | .065  | 1.02  | 1.33        | 1.65  |
| Lower Lead Width           | В         | .016  | .019    | .022  | 0.41  | 0.48        | 0.56  |
| Overall Row Spacing        | § eB      | .320  | .350    | .430  | 8.13  | 8.89        | 10.92 |
| Mold Draft Angle Top       | α         | 5     | 10      | 15    | 5     | 10          | 15    |
| Mold Draft Angle Bottom    | β         | 5     | 10      | 15    | 5     | 10          | 15    |

\* Controlling Parameter § Significant Characteristic

eВ

Dimension D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed

.010" (0.254mm) per side.

JEDEC Equivalent: MO-095

Drawing No. C04-070

- p -

Notes:

#### 20-Lead Plastic Shrink Small Outline (SS) - 209 mil, 5.30 mm (SSOP)

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | Units     | INCHES* |      |      | MILLIMETERS |        |        |
|--------------------------|-----------|---------|------|------|-------------|--------|--------|
| Dimensio                 | on Limits | MIN     | NOM  | MAX  | MIN         | NOM    | MAX    |
| Number of Pins           | n         |         | 20   |      |             | 20     |        |
| Pitch                    | р         |         | .026 |      |             | 0.65   |        |
| Overall Height           | Α         | .068    | .073 | .078 | 1.73        | 1.85   | 1.98   |
| Molded Package Thickness | A2        | .064    | .068 | .072 | 1.63        | 1.73   | 1.83   |
| Standoff §               | A1        | .002    | .006 | .010 | 0.05        | 0.15   | 0.25   |
| Overall Width            | Е         | .299    | .309 | .322 | 7.59        | 7.85   | 8.18   |
| Molded Package Width     | E1        | .201    | .207 | .212 | 5.11        | 5.25   | 5.38   |
| Overall Length           | D         | .278    | .284 | .289 | 7.06        | 7.20   | 7.34   |
| Foot Length              | L         | .022    | .030 | .037 | 0.56        | 0.75   | 0.94   |
| Lead Thickness           | С         | .004    | .007 | .010 | 0.10        | 0.18   | 0.25   |
| Foot Angle               | ф         | 0       | 4    | 8    | 0.00        | 101.60 | 203.20 |
| Lead Width               | В         | .010    | .013 | .015 | 0.25        | 0.32   | 0.38   |
| Mold Draft Angle Top     | α         | 0       | 5    | 10   | 0           | 5      | 10     |
| Mold Draft Angle Bottom  | β         | 0       | 5    | 10   | 0           | 5      | 10     |

\* Controlling Parameter

§ Significant Characteristic

Notes:

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MO-150 Drawing No. C04-072